Lines Matching +full:edge +full:- +full:triggered
12 # error Please include asm/mips-cps.h rather than asm/mips-gic.h
33 /* For read-only shared registers */
37 /* For read-write shared registers */
41 /* For read-only local registers */
46 /* For read-write local registers */
51 /* For read-only shared per-interrupt registers */
64 /* For read-write shared per-interrupt registers */
75 /* For read-only local per-interrupt registers */
82 /* For read-write local per-interrupt registers */
89 /* For read-only shared bit-per-interrupt registers */
112 /* For read-write shared bit-per-interrupt registers */
153 /* For read-only local bit-per-interrupt registers */
160 /* For read-write local bit-per-interrupt registers */
167 /* GIC_SH_CONFIG - Information about the GIC configuration */
174 /* GIC_SH_COUNTER - Shared global counter value */
179 /* GIC_SH_POL_* - Configures interrupt polarity */
181 #define GIC_POL_ACTIVE_LOW 0 /* when level triggered */
182 #define GIC_POL_ACTIVE_HIGH 1 /* when level triggered */
183 #define GIC_POL_FALLING_EDGE 0 /* when single-edge triggered */
184 #define GIC_POL_RISING_EDGE 1 /* when single-edge triggered */
186 /* GIC_SH_TRIG_* - Configures interrupts to be edge or level triggered */
191 /* GIC_SH_DUAL_* - Configures whether interrupts trigger on both edges */
193 #define GIC_DUAL_SINGLE 0 /* when edge-triggered */
194 #define GIC_DUAL_DUAL 1 /* when edge-triggered */
196 /* GIC_SH_WEDGE - Write an 'edge', ie. trigger an interrupt */
201 /* GIC_SH_RMASK_* - Reset/clear shared interrupt mask bits */
204 /* GIC_SH_SMASK_* - Set shared interrupt mask bits */
207 /* GIC_SH_MASK_* - Read the current shared interrupt mask */
210 /* GIC_SH_PEND_* - Read currently pending shared interrupts */
213 /* GIC_SH_MAPx_PIN - Map shared interrupts to a particular CPU pin */
219 /* GIC_SH_MAPx_VP - Map shared interrupts to a particular Virtual Processor */
222 /* GIC_Vx_CTL - VP-level interrupt control */
230 /* GIC_Vx_PEND - Read currently pending local interrupts */
233 /* GIC_Vx_MASK - Read the current local interrupt mask */
236 /* GIC_Vx_RMASK - Reset/clear local interrupt mask bits */
239 /* GIC_Vx_SMASK - Set local interrupt mask bits */
242 /* GIC_Vx_*_MAP - Route local interrupts to the desired pins */
245 /* GIC_Vx_WD_MAP - Route the local watchdog timer interrupt */
248 /* GIC_Vx_COMPARE_MAP - Route the local count/compare interrupt */
251 /* GIC_Vx_TIMER_MAP - Route the local CPU timer (cp0 count/compare) interrupt */
254 /* GIC_Vx_FDC_MAP - Route the local fast debug channel interrupt */
257 /* GIC_Vx_PERFCTR_MAP - Route the local performance counter interrupt */
260 /* GIC_Vx_SWINT0_MAP - Route the local software interrupt 0 */
263 /* GIC_Vx_SWINT1_MAP - Route the local software interrupt 1 */
266 /* GIC_Vx_OTHER - Configure access to other Virtual Processor registers */
270 /* GIC_Vx_IDENT - Retrieve the local Virtual Processor's ID */
274 /* GIC_Vx_COMPARE - Value to compare with GIC_SH_COUNTER */
277 /* GIC_Vx_EIC_SHADOW_SET_BASE - Set shadow register set for each interrupt */
281 * enum mips_gic_local_interrupt - GIC local interrupts
305 * mips_gic_present() - Determine whether a GIC is present
318 * mips_gic_vx_map_reg() - Return GIC_Vx_<intr>_MAP register offset
348 * gic_get_c0_compare_int() - Return cp0 count/compare interrupt virq
358 * gic_get_c0_perfcount_int() - Return performance counter interrupt virq
368 * gic_get_c0_fdc_int() - Return fast debug channel interrupt virq