Lines Matching full:pvt
86 static void f15h_select_dct(struct amd64_pvt *pvt, u8 dct) in f15h_select_dct() argument
90 amd64_read_pci_cfg(pvt->F1, DCT_CFG_SEL, ®); in f15h_select_dct()
91 reg &= (pvt->model == 0x30) ? ~3 : ~1; in f15h_select_dct()
93 amd64_write_pci_cfg(pvt->F1, DCT_CFG_SEL, reg); in f15h_select_dct()
110 static inline int amd64_read_dct_pci_cfg(struct amd64_pvt *pvt, u8 dct, in amd64_read_dct_pci_cfg() argument
113 switch (pvt->fam) { in amd64_read_dct_pci_cfg()
126 if (dct_ganging_enabled(pvt)) in amd64_read_dct_pci_cfg()
138 dct = (dct && pvt->model == 0x30) ? 3 : dct; in amd64_read_dct_pci_cfg()
139 f15h_select_dct(pvt, dct); in amd64_read_dct_pci_cfg()
150 return amd64_read_pci_cfg(pvt->F2, offset, val); in amd64_read_dct_pci_cfg()
167 static inline void __f17h_set_scrubval(struct amd64_pvt *pvt, u32 scrubval) in __f17h_set_scrubval() argument
176 pci_write_bits32(pvt->F6, F17H_SCR_LIMIT_ADDR, scrubval, 0xF); in __f17h_set_scrubval()
177 pci_write_bits32(pvt->F6, F17H_SCR_BASE_ADDR, 1, 0x1); in __f17h_set_scrubval()
179 pci_write_bits32(pvt->F6, F17H_SCR_BASE_ADDR, 0, 0x1); in __f17h_set_scrubval()
186 static int __set_scrub_rate(struct amd64_pvt *pvt, u32 new_bw, u32 min_rate) in __set_scrub_rate() argument
214 if (pvt->fam == 0x17) { in __set_scrub_rate()
215 __f17h_set_scrubval(pvt, scrubval); in __set_scrub_rate()
216 } else if (pvt->fam == 0x15 && pvt->model == 0x60) { in __set_scrub_rate()
217 f15h_select_dct(pvt, 0); in __set_scrub_rate()
218 pci_write_bits32(pvt->F2, F15H_M60H_SCRCTRL, scrubval, 0x001F); in __set_scrub_rate()
219 f15h_select_dct(pvt, 1); in __set_scrub_rate()
220 pci_write_bits32(pvt->F2, F15H_M60H_SCRCTRL, scrubval, 0x001F); in __set_scrub_rate()
222 pci_write_bits32(pvt->F3, SCRCTRL, scrubval, 0x001F); in __set_scrub_rate()
233 struct amd64_pvt *pvt = mci->pvt_info; in set_scrub_rate() local
236 if (pvt->fam == 0xf) in set_scrub_rate()
239 if (pvt->fam == 0x15) { in set_scrub_rate()
241 if (pvt->model < 0x10) in set_scrub_rate()
242 f15h_select_dct(pvt, 0); in set_scrub_rate()
244 if (pvt->model == 0x60) in set_scrub_rate()
247 return __set_scrub_rate(pvt, bw, min_scrubrate); in set_scrub_rate()
252 struct amd64_pvt *pvt = mci->pvt_info; in get_scrub_rate() local
256 switch (pvt->fam) { in get_scrub_rate()
259 if (pvt->model < 0x10) in get_scrub_rate()
260 f15h_select_dct(pvt, 0); in get_scrub_rate()
262 if (pvt->model == 0x60) in get_scrub_rate()
263 amd64_read_pci_cfg(pvt->F2, F15H_M60H_SCRCTRL, &scrubval); in get_scrub_rate()
265 amd64_read_pci_cfg(pvt->F3, SCRCTRL, &scrubval); in get_scrub_rate()
269 amd64_read_pci_cfg(pvt->F6, F17H_SCR_BASE_ADDR, &scrubval); in get_scrub_rate()
271 amd64_read_pci_cfg(pvt->F6, F17H_SCR_LIMIT_ADDR, &scrubval); in get_scrub_rate()
280 amd64_read_pci_cfg(pvt->F3, SCRCTRL, &scrubval); in get_scrub_rate()
299 static bool base_limit_match(struct amd64_pvt *pvt, u64 sys_addr, u8 nid) in base_limit_match() argument
311 return ((addr >= get_dram_base(pvt, nid)) && in base_limit_match()
312 (addr <= get_dram_limit(pvt, nid))); in base_limit_match()
324 struct amd64_pvt *pvt; in find_mc_by_sys_addr() local
332 pvt = mci->pvt_info; in find_mc_by_sys_addr()
339 intlv_en = dram_intlv_en(pvt, 0); in find_mc_by_sys_addr()
343 if (base_limit_match(pvt, sys_addr, node_id)) in find_mc_by_sys_addr()
359 if ((dram_intlv_sel(pvt, node_id) & intlv_en) == bits) in find_mc_by_sys_addr()
367 if (unlikely(!base_limit_match(pvt, sys_addr, node_id))) { in find_mc_by_sys_addr()
388 static void get_cs_base_and_mask(struct amd64_pvt *pvt, int csrow, u8 dct, in get_cs_base_and_mask() argument
394 if (pvt->fam == 0xf && pvt->ext_model < K8_REV_F) { in get_cs_base_and_mask()
395 csbase = pvt->csels[dct].csbases[csrow]; in get_cs_base_and_mask()
396 csmask = pvt->csels[dct].csmasks[csrow]; in get_cs_base_and_mask()
405 } else if (pvt->fam == 0x16 || in get_cs_base_and_mask()
406 (pvt->fam == 0x15 && pvt->model >= 0x30)) { in get_cs_base_and_mask()
407 csbase = pvt->csels[dct].csbases[csrow]; in get_cs_base_and_mask()
408 csmask = pvt->csels[dct].csmasks[csrow >> 1]; in get_cs_base_and_mask()
423 csbase = pvt->csels[dct].csbases[csrow]; in get_cs_base_and_mask()
424 csmask = pvt->csels[dct].csmasks[csrow >> 1]; in get_cs_base_and_mask()
427 if (pvt->fam == 0x15) in get_cs_base_and_mask()
444 #define for_each_chip_select(i, dct, pvt) \ argument
445 for (i = 0; i < pvt->csels[dct].b_cnt; i++)
447 #define chip_select_base(i, dct, pvt) \ argument
448 pvt->csels[dct].csbases[i]
450 #define for_each_chip_select_mask(i, dct, pvt) \ argument
451 for (i = 0; i < pvt->csels[dct].m_cnt; i++)
459 struct amd64_pvt *pvt; in input_addr_to_csrow() local
463 pvt = mci->pvt_info; in input_addr_to_csrow()
465 for_each_chip_select(csrow, 0, pvt) { in input_addr_to_csrow()
466 if (!csrow_enabled(csrow, 0, pvt)) in input_addr_to_csrow()
469 get_cs_base_and_mask(pvt, csrow, 0, &base, &mask); in input_addr_to_csrow()
476 pvt->mc_node_id); in input_addr_to_csrow()
482 (unsigned long)input_addr, pvt->mc_node_id); in input_addr_to_csrow()
506 struct amd64_pvt *pvt = mci->pvt_info; in amd64_get_dram_hole_info() local
509 if (pvt->fam == 0xf && pvt->ext_model < K8_REV_E) { in amd64_get_dram_hole_info()
511 pvt->ext_model, pvt->mc_node_id); in amd64_get_dram_hole_info()
516 if (pvt->fam >= 0x10 && !dhar_mem_hoist_valid(pvt)) { in amd64_get_dram_hole_info()
521 if (!dhar_valid(pvt)) { in amd64_get_dram_hole_info()
523 pvt->mc_node_id); in amd64_get_dram_hole_info()
545 *hole_base = dhar_base(pvt); in amd64_get_dram_hole_info()
548 *hole_offset = (pvt->fam > 0xf) ? f10_dhar_offset(pvt) in amd64_get_dram_hole_info()
549 : k8_dhar_offset(pvt); in amd64_get_dram_hole_info()
552 pvt->mc_node_id, (unsigned long)*hole_base, in amd64_get_dram_hole_info()
590 struct amd64_pvt *pvt = mci->pvt_info; in sys_addr_to_dram_addr() local
594 dram_base = get_dram_base(pvt, pvt->mc_node_id); in sys_addr_to_dram_addr()
646 struct amd64_pvt *pvt; in dram_addr_to_input_addr() local
650 pvt = mci->pvt_info; in dram_addr_to_input_addr()
656 intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0)); in dram_addr_to_input_addr()
718 static unsigned long determine_edac_cap(struct amd64_pvt *pvt) in determine_edac_cap() argument
723 if (pvt->umc) { in determine_edac_cap()
727 if (!(pvt->umc[i].sdp_ctrl & UMC_SDP_INIT)) in determine_edac_cap()
733 if (pvt->umc[i].umc_cfg & BIT(12)) in determine_edac_cap()
740 bit = (pvt->fam > 0xf || pvt->ext_model >= K8_REV_F) in determine_edac_cap()
744 if (pvt->dclr0 & BIT(bit)) in determine_edac_cap()
753 static void debug_dump_dramcfg_low(struct amd64_pvt *pvt, u32 dclr, int chan) in debug_dump_dramcfg_low() argument
757 if (pvt->dram_type == MEM_LRDDR3) { in debug_dump_dramcfg_low()
758 u32 dcsm = pvt->csels[chan].csmasks[0]; in debug_dump_dramcfg_low()
774 if (pvt->fam == 0x10) in debug_dump_dramcfg_low()
785 static void debug_display_dimm_sizes_df(struct amd64_pvt *pvt, u8 ctrl) in debug_display_dimm_sizes_df() argument
795 if (csrow_enabled(cs0, ctrl, pvt)) in debug_display_dimm_sizes_df()
796 size0 = pvt->ops->dbam_to_cs(pvt, ctrl, 0, cs0); in debug_display_dimm_sizes_df()
801 if (csrow_enabled(cs1, ctrl, pvt)) in debug_display_dimm_sizes_df()
802 size1 = pvt->ops->dbam_to_cs(pvt, ctrl, 0, cs1); in debug_display_dimm_sizes_df()
810 static void __dump_misc_regs_df(struct amd64_pvt *pvt) in __dump_misc_regs_df() argument
817 umc = &pvt->umc[i]; in __dump_misc_regs_df()
824 amd_smn_read(pvt->mc_node_id, umc_base + UMCCH_ECC_BAD_SYMBOL, &tmp); in __dump_misc_regs_df()
827 amd_smn_read(pvt->mc_node_id, umc_base + UMCCH_UMC_CAP, &tmp); in __dump_misc_regs_df()
841 if (pvt->dram_type == MEM_LRDDR4) { in __dump_misc_regs_df()
842 amd_smn_read(pvt->mc_node_id, umc_base + UMCCH_ADDR_CFG, &tmp); in __dump_misc_regs_df()
847 debug_display_dimm_sizes_df(pvt, i); in __dump_misc_regs_df()
851 pvt->dhar, dhar_base(pvt)); in __dump_misc_regs_df()
855 static void __dump_misc_regs(struct amd64_pvt *pvt) in __dump_misc_regs() argument
857 edac_dbg(1, "F3xE8 (NB Cap): 0x%08x\n", pvt->nbcap); in __dump_misc_regs()
860 (pvt->nbcap & NBCAP_DCT_DUAL) ? "yes" : "no"); in __dump_misc_regs()
863 (pvt->nbcap & NBCAP_SECDED) ? "yes" : "no", in __dump_misc_regs()
864 (pvt->nbcap & NBCAP_CHIPKILL) ? "yes" : "no"); in __dump_misc_regs()
866 debug_dump_dramcfg_low(pvt, pvt->dclr0, 0); in __dump_misc_regs()
868 edac_dbg(1, "F3xB0 (Online Spare): 0x%08x\n", pvt->online_spare); in __dump_misc_regs()
871 pvt->dhar, dhar_base(pvt), in __dump_misc_regs()
872 (pvt->fam == 0xf) ? k8_dhar_offset(pvt) in __dump_misc_regs()
873 : f10_dhar_offset(pvt)); in __dump_misc_regs()
875 debug_display_dimm_sizes(pvt, 0); in __dump_misc_regs()
878 if (pvt->fam == 0xf) in __dump_misc_regs()
881 debug_display_dimm_sizes(pvt, 1); in __dump_misc_regs()
884 if (!dct_ganging_enabled(pvt)) in __dump_misc_regs()
885 debug_dump_dramcfg_low(pvt, pvt->dclr1, 1); in __dump_misc_regs()
889 static void dump_misc_regs(struct amd64_pvt *pvt) in dump_misc_regs() argument
891 if (pvt->umc) in dump_misc_regs()
892 __dump_misc_regs_df(pvt); in dump_misc_regs()
894 __dump_misc_regs(pvt); in dump_misc_regs()
896 edac_dbg(1, " DramHoleValid: %s\n", dhar_valid(pvt) ? "yes" : "no"); in dump_misc_regs()
899 ((pvt->ecc_sym_sz == 8) ? "x8" : "x4")); in dump_misc_regs()
905 static void prep_chip_selects(struct amd64_pvt *pvt) in prep_chip_selects() argument
907 if (pvt->fam == 0xf && pvt->ext_model < K8_REV_F) { in prep_chip_selects()
908 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8; in prep_chip_selects()
909 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 8; in prep_chip_selects()
910 } else if (pvt->fam == 0x15 && pvt->model == 0x30) { in prep_chip_selects()
911 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 4; in prep_chip_selects()
912 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 2; in prep_chip_selects()
914 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8; in prep_chip_selects()
915 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 4; in prep_chip_selects()
922 static void read_dct_base_mask(struct amd64_pvt *pvt) in read_dct_base_mask() argument
926 prep_chip_selects(pvt); in read_dct_base_mask()
928 if (pvt->umc) { in read_dct_base_mask()
940 for_each_chip_select(cs, 0, pvt) { in read_dct_base_mask()
943 u32 *base0 = &pvt->csels[0].csbases[cs]; in read_dct_base_mask()
944 u32 *base1 = &pvt->csels[1].csbases[cs]; in read_dct_base_mask()
946 if (pvt->umc) { in read_dct_base_mask()
947 if (!amd_smn_read(pvt->mc_node_id, reg0, base0)) in read_dct_base_mask()
951 if (!amd_smn_read(pvt->mc_node_id, reg1, base1)) in read_dct_base_mask()
955 if (!amd64_read_dct_pci_cfg(pvt, 0, reg0, base0)) in read_dct_base_mask()
959 if (pvt->fam == 0xf) in read_dct_base_mask()
962 if (!amd64_read_dct_pci_cfg(pvt, 1, reg0, base1)) in read_dct_base_mask()
964 cs, *base1, (pvt->fam == 0x10) ? reg1 in read_dct_base_mask()
969 for_each_chip_select_mask(cs, 0, pvt) { in read_dct_base_mask()
972 u32 *mask0 = &pvt->csels[0].csmasks[cs]; in read_dct_base_mask()
973 u32 *mask1 = &pvt->csels[1].csmasks[cs]; in read_dct_base_mask()
975 if (pvt->umc) { in read_dct_base_mask()
976 if (!amd_smn_read(pvt->mc_node_id, reg0, mask0)) in read_dct_base_mask()
980 if (!amd_smn_read(pvt->mc_node_id, reg1, mask1)) in read_dct_base_mask()
984 if (!amd64_read_dct_pci_cfg(pvt, 0, reg0, mask0)) in read_dct_base_mask()
988 if (pvt->fam == 0xf) in read_dct_base_mask()
991 if (!amd64_read_dct_pci_cfg(pvt, 1, reg0, mask1)) in read_dct_base_mask()
993 cs, *mask1, (pvt->fam == 0x10) ? reg1 in read_dct_base_mask()
999 static void determine_memory_type(struct amd64_pvt *pvt) in determine_memory_type() argument
1003 switch (pvt->fam) { in determine_memory_type()
1005 if (pvt->ext_model >= K8_REV_F) in determine_memory_type()
1008 pvt->dram_type = (pvt->dclr0 & BIT(18)) ? MEM_DDR : MEM_RDDR; in determine_memory_type()
1012 if (pvt->dchr0 & DDR3_MODE) in determine_memory_type()
1015 pvt->dram_type = (pvt->dclr0 & BIT(16)) ? MEM_DDR2 : MEM_RDDR2; in determine_memory_type()
1019 if (pvt->model < 0x60) in determine_memory_type()
1031 amd64_read_dct_pci_cfg(pvt, 0, DRAM_CONTROL, &dram_ctrl); in determine_memory_type()
1032 dcsm = pvt->csels[0].csmasks[0]; in determine_memory_type()
1035 pvt->dram_type = MEM_DDR4; in determine_memory_type()
1036 else if (pvt->dclr0 & BIT(16)) in determine_memory_type()
1037 pvt->dram_type = MEM_DDR3; in determine_memory_type()
1039 pvt->dram_type = MEM_LRDDR3; in determine_memory_type()
1041 pvt->dram_type = MEM_RDDR3; in determine_memory_type()
1049 if ((pvt->umc[0].dimm_cfg | pvt->umc[1].dimm_cfg) & BIT(5)) in determine_memory_type()
1050 pvt->dram_type = MEM_LRDDR4; in determine_memory_type()
1051 else if ((pvt->umc[0].dimm_cfg | pvt->umc[1].dimm_cfg) & BIT(4)) in determine_memory_type()
1052 pvt->dram_type = MEM_RDDR4; in determine_memory_type()
1054 pvt->dram_type = MEM_DDR4; in determine_memory_type()
1058 WARN(1, KERN_ERR "%s: Family??? 0x%x\n", __func__, pvt->fam); in determine_memory_type()
1059 pvt->dram_type = MEM_EMPTY; in determine_memory_type()
1064 pvt->dram_type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3; in determine_memory_type()
1068 static int k8_early_channel_count(struct amd64_pvt *pvt) in k8_early_channel_count() argument
1072 if (pvt->ext_model >= K8_REV_F) in k8_early_channel_count()
1074 flag = pvt->dclr0 & WIDTH_128; in k8_early_channel_count()
1077 flag = pvt->dclr0 & REVE_WIDTH_128; in k8_early_channel_count()
1080 pvt->dclr1 = 0; in k8_early_channel_count()
1086 static u64 get_error_address(struct amd64_pvt *pvt, struct mce *m) in get_error_address() argument
1098 pvt = mci->pvt_info; in get_error_address()
1100 if (pvt->fam == 0xf) { in get_error_address()
1110 if (pvt->fam == 0x15) { in get_error_address()
1119 amd64_read_pci_cfg(pvt->F1, DRAM_LOCAL_NODE_LIM, &tmp); in get_error_address()
1134 amd64_read_pci_cfg(pvt->F1, DRAM_LOCAL_NODE_BASE, &tmp); in get_error_address()
1167 static void read_dram_base_limit_regs(struct amd64_pvt *pvt, unsigned range) in read_dram_base_limit_regs() argument
1175 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_LO + off, &pvt->ranges[range].base.lo); in read_dram_base_limit_regs()
1176 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_LO + off, &pvt->ranges[range].lim.lo); in read_dram_base_limit_regs()
1178 if (pvt->fam == 0xf) in read_dram_base_limit_regs()
1181 if (!dram_rw(pvt, range)) in read_dram_base_limit_regs()
1184 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_HI + off, &pvt->ranges[range].base.hi); in read_dram_base_limit_regs()
1185 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_HI + off, &pvt->ranges[range].lim.hi); in read_dram_base_limit_regs()
1188 if (pvt->fam != 0x15) in read_dram_base_limit_regs()
1191 nb = node_to_amd_nb(dram_dst_node(pvt, range)); in read_dram_base_limit_regs()
1195 if (pvt->model == 0x60) in read_dram_base_limit_regs()
1197 else if (pvt->model == 0x30) in read_dram_base_limit_regs()
1208 pvt->ranges[range].lim.lo &= GENMASK_ULL(15, 0); in read_dram_base_limit_regs()
1211 pvt->ranges[range].lim.lo |= ((llim & 0x1fff) << 3 | 0x7) << 16; in read_dram_base_limit_regs()
1213 pvt->ranges[range].lim.hi &= GENMASK_ULL(7, 0); in read_dram_base_limit_regs()
1216 pvt->ranges[range].lim.hi |= llim >> 13; in read_dram_base_limit_regs()
1224 struct amd64_pvt *pvt = mci->pvt_info; in k8_map_sysaddr_to_csrow() local
1248 if (pvt->nbcfg & NBCFG_CHIPKILL) { in k8_map_sysaddr_to_csrow()
1289 static int k8_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct, in k8_dbam_to_chip_select() argument
1292 u32 dclr = dct ? pvt->dclr1 : pvt->dclr0; in k8_dbam_to_chip_select()
1294 if (pvt->ext_model >= K8_REV_F) { in k8_dbam_to_chip_select()
1298 else if (pvt->ext_model >= K8_REV_D) { in k8_dbam_to_chip_select()
1344 static int f1x_early_channel_count(struct amd64_pvt *pvt) in f1x_early_channel_count() argument
1349 if (pvt->fam == 0x10 && (pvt->dclr0 & WIDTH_128)) in f1x_early_channel_count()
1368 u32 dbam = (i ? pvt->dbam1 : pvt->dbam0); in f1x_early_channel_count()
1386 static int f17_early_channel_count(struct amd64_pvt *pvt) in f17_early_channel_count() argument
1392 channels += !!(pvt->umc[i].sdp_ctrl & UMC_SDP_INIT); in f17_early_channel_count()
1456 static int f10_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct, in f10_dbam_to_chip_select() argument
1459 u32 dclr = dct ? pvt->dclr1 : pvt->dclr0; in f10_dbam_to_chip_select()
1463 if (pvt->dchr0 & DDR3_MODE || pvt->dchr1 & DDR3_MODE) in f10_dbam_to_chip_select()
1472 static int f15_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct, in f15_dbam_to_chip_select() argument
1481 static int f15_m60h_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct, in f15_m60h_dbam_to_chip_select() argument
1485 u32 dcsm = pvt->csels[dct].csmasks[cs_mask_nr]; in f15_m60h_dbam_to_chip_select()
1489 if (pvt->dram_type == MEM_DDR4) { in f15_m60h_dbam_to_chip_select()
1494 } else if (pvt->dram_type == MEM_LRDDR3) { in f15_m60h_dbam_to_chip_select()
1514 static int f16_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct, in f16_dbam_to_chip_select() argument
1526 static int f17_base_addr_to_cs_size(struct amd64_pvt *pvt, u8 umc, in f17_base_addr_to_cs_size() argument
1529 u32 base_addr = pvt->csels[umc].csbases[csrow_nr]; in f17_base_addr_to_cs_size()
1532 u32 addr_mask = pvt->csels[umc].csmasks[csrow_nr >> 1]; in f17_base_addr_to_cs_size()
1543 static void read_dram_ctl_register(struct amd64_pvt *pvt) in read_dram_ctl_register() argument
1546 if (pvt->fam == 0xf) in read_dram_ctl_register()
1549 if (!amd64_read_pci_cfg(pvt->F2, DCT_SEL_LO, &pvt->dct_sel_lo)) { in read_dram_ctl_register()
1551 pvt->dct_sel_lo, dct_sel_baseaddr(pvt)); in read_dram_ctl_register()
1554 (dct_ganging_enabled(pvt) ? "ganged" : "unganged")); in read_dram_ctl_register()
1556 if (!dct_ganging_enabled(pvt)) in read_dram_ctl_register()
1558 (dct_high_range_enabled(pvt) ? "yes" : "no")); in read_dram_ctl_register()
1561 (dct_data_intlv_enabled(pvt) ? "enabled" : "disabled"), in read_dram_ctl_register()
1562 (dct_memory_cleared(pvt) ? "yes" : "no")); in read_dram_ctl_register()
1566 (dct_interleave_enabled(pvt) ? "enabled" : "disabled"), in read_dram_ctl_register()
1567 dct_sel_interleave_addr(pvt)); in read_dram_ctl_register()
1570 amd64_read_pci_cfg(pvt->F2, DCT_SEL_HI, &pvt->dct_sel_hi); in read_dram_ctl_register()
1577 static u8 f15_m30h_determine_channel(struct amd64_pvt *pvt, u64 sys_addr, in f15_m30h_determine_channel() argument
1591 u8 intlv_addr = dct_sel_interleave_addr(pvt); in f15_m30h_determine_channel()
1608 static u8 f1x_determine_channel(struct amd64_pvt *pvt, u64 sys_addr, in f1x_determine_channel() argument
1611 u8 dct_sel_high = (pvt->dct_sel_lo >> 1) & 1; in f1x_determine_channel()
1613 if (dct_ganging_enabled(pvt)) in f1x_determine_channel()
1622 if (dct_interleave_enabled(pvt)) { in f1x_determine_channel()
1623 u8 intlv_addr = dct_sel_interleave_addr(pvt); in f1x_determine_channel()
1645 if (dct_high_range_enabled(pvt)) in f1x_determine_channel()
1652 static u64 f1x_get_norm_dct_addr(struct amd64_pvt *pvt, u8 range, in f1x_get_norm_dct_addr() argument
1657 u64 dram_base = get_dram_base(pvt, range); in f1x_get_norm_dct_addr()
1658 u64 hole_off = f10_dhar_offset(pvt); in f1x_get_norm_dct_addr()
1659 u64 dct_sel_base_off = (u64)(pvt->dct_sel_hi & 0xFFFFFC00) << 16; in f1x_get_norm_dct_addr()
1674 dct_sel_base_addr < dhar_base(pvt)) && in f1x_get_norm_dct_addr()
1675 dhar_valid(pvt) && in f1x_get_norm_dct_addr()
1690 if (dhar_valid(pvt) && (sys_addr >= BIT_64(32))) in f1x_get_norm_dct_addr()
1703 static int f10_process_possible_spare(struct amd64_pvt *pvt, u8 dct, int csrow) in f10_process_possible_spare() argument
1707 if (online_spare_swap_done(pvt, dct) && in f10_process_possible_spare()
1708 csrow == online_spare_bad_dramcs(pvt, dct)) { in f10_process_possible_spare()
1710 for_each_chip_select(tmp_cs, dct, pvt) { in f10_process_possible_spare()
1711 if (chip_select_base(tmp_cs, dct, pvt) & 0x2) { in f10_process_possible_spare()
1731 struct amd64_pvt *pvt; in f1x_lookup_addr_in_dct() local
1740 pvt = mci->pvt_info; in f1x_lookup_addr_in_dct()
1744 for_each_chip_select(csrow, dct, pvt) { in f1x_lookup_addr_in_dct()
1745 if (!csrow_enabled(csrow, dct, pvt)) in f1x_lookup_addr_in_dct()
1748 get_cs_base_and_mask(pvt, csrow, dct, &cs_base, &cs_mask); in f1x_lookup_addr_in_dct()
1759 if (pvt->fam == 0x15 && pvt->model >= 0x30) { in f1x_lookup_addr_in_dct()
1763 cs_found = f10_process_possible_spare(pvt, dct, csrow); in f1x_lookup_addr_in_dct()
1777 static u64 f1x_swap_interleaved_region(struct amd64_pvt *pvt, u64 sys_addr) in f1x_swap_interleaved_region() argument
1781 if (pvt->fam == 0x10) { in f1x_swap_interleaved_region()
1783 if (pvt->model < 4 || (pvt->model < 0xa && pvt->stepping < 3)) in f1x_swap_interleaved_region()
1787 amd64_read_pci_cfg(pvt->F2, SWAP_INTLV_REG, &swap_reg); in f1x_swap_interleaved_region()
1807 static int f1x_match_to_this_node(struct amd64_pvt *pvt, unsigned range, in f1x_match_to_this_node() argument
1816 u8 node_id = dram_dst_node(pvt, range); in f1x_match_to_this_node()
1817 u8 intlv_en = dram_intlv_en(pvt, range); in f1x_match_to_this_node()
1818 u32 intlv_sel = dram_intlv_sel(pvt, range); in f1x_match_to_this_node()
1821 range, sys_addr, get_dram_limit(pvt, range)); in f1x_match_to_this_node()
1823 if (dhar_valid(pvt) && in f1x_match_to_this_node()
1824 dhar_base(pvt) <= sys_addr && in f1x_match_to_this_node()
1834 sys_addr = f1x_swap_interleaved_region(pvt, sys_addr); in f1x_match_to_this_node()
1836 dct_sel_base = dct_sel_baseaddr(pvt); in f1x_match_to_this_node()
1842 if (dct_high_range_enabled(pvt) && in f1x_match_to_this_node()
1843 !dct_ganging_enabled(pvt) && in f1x_match_to_this_node()
1847 channel = f1x_determine_channel(pvt, sys_addr, high_range, intlv_en); in f1x_match_to_this_node()
1849 chan_addr = f1x_get_norm_dct_addr(pvt, range, sys_addr, in f1x_match_to_this_node()
1858 if (dct_interleave_enabled(pvt) && in f1x_match_to_this_node()
1859 !dct_high_range_enabled(pvt) && in f1x_match_to_this_node()
1860 !dct_ganging_enabled(pvt)) { in f1x_match_to_this_node()
1862 if (dct_sel_interleave_addr(pvt) != 1) { in f1x_match_to_this_node()
1863 if (dct_sel_interleave_addr(pvt) == 0x3) in f1x_match_to_this_node()
1887 static int f15_m30h_match_to_this_node(struct amd64_pvt *pvt, unsigned range, in f15_m30h_match_to_this_node() argument
1897 u64 dhar_offset = f10_dhar_offset(pvt); in f15_m30h_match_to_this_node()
1898 u8 intlv_addr = dct_sel_interleave_addr(pvt); in f15_m30h_match_to_this_node()
1899 u8 node_id = dram_dst_node(pvt, range); in f15_m30h_match_to_this_node()
1900 u8 intlv_en = dram_intlv_en(pvt, range); in f15_m30h_match_to_this_node()
1902 amd64_read_pci_cfg(pvt->F1, DRAM_CONT_BASE, &dct_cont_base_reg); in f15_m30h_match_to_this_node()
1903 amd64_read_pci_cfg(pvt->F1, DRAM_CONT_LIMIT, &dct_cont_limit_reg); in f15_m30h_match_to_this_node()
1909 range, sys_addr, get_dram_limit(pvt, range)); in f15_m30h_match_to_this_node()
1911 if (!(get_dram_base(pvt, range) <= sys_addr) && in f15_m30h_match_to_this_node()
1912 !(get_dram_limit(pvt, range) >= sys_addr)) in f15_m30h_match_to_this_node()
1915 if (dhar_valid(pvt) && in f15_m30h_match_to_this_node()
1916 dhar_base(pvt) <= sys_addr && in f15_m30h_match_to_this_node()
1924 dct_base = (u64) dct_sel_baseaddr(pvt); in f15_m30h_match_to_this_node()
1938 if (pvt->model >= 0x60) in f15_m30h_match_to_this_node()
1939 channel = f1x_determine_channel(pvt, sys_addr, false, intlv_en); in f15_m30h_match_to_this_node()
1941 channel = f15_m30h_determine_channel(pvt, sys_addr, intlv_en, in f15_m30h_match_to_this_node()
1981 amd64_read_pci_cfg(pvt->F1, in f15_m30h_match_to_this_node()
1987 f15h_select_dct(pvt, channel); in f15_m30h_match_to_this_node()
1996 * pvt->csels[1]. So we need to use '1' here to get correct info. in f15_m30h_match_to_this_node()
2009 static int f1x_translate_sysaddr_to_cs(struct amd64_pvt *pvt, in f1x_translate_sysaddr_to_cs() argument
2017 if (!dram_rw(pvt, range)) in f1x_translate_sysaddr_to_cs()
2020 if (pvt->fam == 0x15 && pvt->model >= 0x30) in f1x_translate_sysaddr_to_cs()
2021 cs_found = f15_m30h_match_to_this_node(pvt, range, in f1x_translate_sysaddr_to_cs()
2025 else if ((get_dram_base(pvt, range) <= sys_addr) && in f1x_translate_sysaddr_to_cs()
2026 (get_dram_limit(pvt, range) >= sys_addr)) { in f1x_translate_sysaddr_to_cs()
2027 cs_found = f1x_match_to_this_node(pvt, range, in f1x_translate_sysaddr_to_cs()
2046 struct amd64_pvt *pvt = mci->pvt_info; in f1x_map_sysaddr_to_csrow() local
2050 err->csrow = f1x_translate_sysaddr_to_cs(pvt, sys_addr, &err->channel); in f1x_map_sysaddr_to_csrow()
2061 if (dct_ganging_enabled(pvt)) in f1x_map_sysaddr_to_csrow()
2069 static void debug_display_dimm_sizes(struct amd64_pvt *pvt, u8 ctrl) in debug_display_dimm_sizes() argument
2072 u32 *dcsb = ctrl ? pvt->csels[1].csbases : pvt->csels[0].csbases; in debug_display_dimm_sizes()
2073 u32 dbam = ctrl ? pvt->dbam1 : pvt->dbam0; in debug_display_dimm_sizes()
2075 if (pvt->fam == 0xf) { in debug_display_dimm_sizes()
2077 if (pvt->ext_model < K8_REV_F) in debug_display_dimm_sizes()
2083 if (pvt->fam == 0x10) { in debug_display_dimm_sizes()
2084 dbam = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->dbam1 in debug_display_dimm_sizes()
2085 : pvt->dbam0; in debug_display_dimm_sizes()
2086 dcsb = (ctrl && !dct_ganging_enabled(pvt)) ? in debug_display_dimm_sizes()
2087 pvt->csels[1].csbases : in debug_display_dimm_sizes()
2088 pvt->csels[0].csbases; in debug_display_dimm_sizes()
2090 dbam = pvt->dbam0; in debug_display_dimm_sizes()
2091 dcsb = pvt->csels[1].csbases; in debug_display_dimm_sizes()
2109 size0 = pvt->ops->dbam_to_cs(pvt, ctrl, in debug_display_dimm_sizes()
2115 size1 = pvt->ops->dbam_to_cs(pvt, ctrl, in debug_display_dimm_sizes()
2370 struct amd64_pvt *pvt = mci->pvt_info; in get_channel_from_ecc_syndrome() local
2373 if (pvt->ecc_sym_sz == 8) in get_channel_from_ecc_syndrome()
2376 pvt->ecc_sym_sz); in get_channel_from_ecc_syndrome()
2377 else if (pvt->ecc_sym_sz == 4) in get_channel_from_ecc_syndrome()
2380 pvt->ecc_sym_sz); in get_channel_from_ecc_syndrome()
2382 amd64_warn("Illegal syndrome type: %u\n", pvt->ecc_sym_sz); in get_channel_from_ecc_syndrome()
2386 return map_err_sym_to_channel(err_sym, pvt->ecc_sym_sz); in get_channel_from_ecc_syndrome()
2439 struct amd64_pvt *pvt; in decode_bus_error() local
2450 pvt = mci->pvt_info; in decode_bus_error()
2462 sys_addr = get_error_address(pvt, m); in decode_bus_error()
2467 pvt->ops->map_sysaddr_to_csrow(mci, sys_addr, &err); in decode_bus_error()
2477 static int find_umc_channel(struct amd64_pvt *pvt, struct mce *m) in find_umc_channel() argument
2494 struct amd64_pvt *pvt; in decode_umc_error() local
2502 pvt = mci->pvt_info; in decode_umc_error()
2509 err.channel = find_umc_channel(pvt, m); in decode_umc_error()
2531 if (umc_normaddr_to_sysaddr(m->addr, pvt->mc_node_id, err.channel, &sys_addr)) { in decode_umc_error()
2543 * Use pvt->F3 which contains the F3 CPU PCI device to get the related
2548 reserve_mc_sibling_devs(struct amd64_pvt *pvt, u16 pci_id1, u16 pci_id2) in reserve_mc_sibling_devs() argument
2550 if (pvt->umc) { in reserve_mc_sibling_devs()
2551 pvt->F0 = pci_get_related_function(pvt->F3->vendor, pci_id1, pvt->F3); in reserve_mc_sibling_devs()
2552 if (!pvt->F0) { in reserve_mc_sibling_devs()
2557 pvt->F6 = pci_get_related_function(pvt->F3->vendor, pci_id2, pvt->F3); in reserve_mc_sibling_devs()
2558 if (!pvt->F6) { in reserve_mc_sibling_devs()
2559 pci_dev_put(pvt->F0); in reserve_mc_sibling_devs()
2560 pvt->F0 = NULL; in reserve_mc_sibling_devs()
2566 edac_dbg(1, "F0: %s\n", pci_name(pvt->F0)); in reserve_mc_sibling_devs()
2567 edac_dbg(1, "F3: %s\n", pci_name(pvt->F3)); in reserve_mc_sibling_devs()
2568 edac_dbg(1, "F6: %s\n", pci_name(pvt->F6)); in reserve_mc_sibling_devs()
2574 pvt->F1 = pci_get_related_function(pvt->F3->vendor, pci_id1, pvt->F3); in reserve_mc_sibling_devs()
2575 if (!pvt->F1) { in reserve_mc_sibling_devs()
2581 pvt->F2 = pci_get_related_function(pvt->F3->vendor, pci_id2, pvt->F3); in reserve_mc_sibling_devs()
2582 if (!pvt->F2) { in reserve_mc_sibling_devs()
2583 pci_dev_put(pvt->F1); in reserve_mc_sibling_devs()
2584 pvt->F1 = NULL; in reserve_mc_sibling_devs()
2590 edac_dbg(1, "F1: %s\n", pci_name(pvt->F1)); in reserve_mc_sibling_devs()
2591 edac_dbg(1, "F2: %s\n", pci_name(pvt->F2)); in reserve_mc_sibling_devs()
2592 edac_dbg(1, "F3: %s\n", pci_name(pvt->F3)); in reserve_mc_sibling_devs()
2597 static void free_mc_sibling_devs(struct amd64_pvt *pvt) in free_mc_sibling_devs() argument
2599 if (pvt->umc) { in free_mc_sibling_devs()
2600 pci_dev_put(pvt->F0); in free_mc_sibling_devs()
2601 pci_dev_put(pvt->F6); in free_mc_sibling_devs()
2603 pci_dev_put(pvt->F1); in free_mc_sibling_devs()
2604 pci_dev_put(pvt->F2); in free_mc_sibling_devs()
2608 static void determine_ecc_sym_sz(struct amd64_pvt *pvt) in determine_ecc_sym_sz() argument
2610 pvt->ecc_sym_sz = 4; in determine_ecc_sym_sz()
2612 if (pvt->umc) { in determine_ecc_sym_sz()
2617 if ((pvt->umc[i].sdp_ctrl & UMC_SDP_INIT) && in determine_ecc_sym_sz()
2618 (pvt->umc[i].ecc_ctrl & BIT(7))) { in determine_ecc_sym_sz()
2619 pvt->ecc_sym_sz = 8; in determine_ecc_sym_sz()
2627 if (pvt->fam >= 0x10) { in determine_ecc_sym_sz()
2630 amd64_read_pci_cfg(pvt->F3, EXT_NB_MCA_CFG, &tmp); in determine_ecc_sym_sz()
2632 if (pvt->fam != 0x16) in determine_ecc_sym_sz()
2633 amd64_read_dct_pci_cfg(pvt, 1, DBAM0, &pvt->dbam1); in determine_ecc_sym_sz()
2636 if ((pvt->fam > 0x10 || pvt->model > 7) && tmp & BIT(25)) in determine_ecc_sym_sz()
2637 pvt->ecc_sym_sz = 8; in determine_ecc_sym_sz()
2644 static void __read_mc_regs_df(struct amd64_pvt *pvt) in __read_mc_regs_df() argument
2646 u8 nid = pvt->mc_node_id; in __read_mc_regs_df()
2654 umc = &pvt->umc[i]; in __read_mc_regs_df()
2668 static void read_mc_regs(struct amd64_pvt *pvt) in read_mc_regs() argument
2677 rdmsrl(MSR_K8_TOP_MEM1, pvt->top_mem); in read_mc_regs()
2678 edac_dbg(0, " TOP_MEM: 0x%016llx\n", pvt->top_mem); in read_mc_regs()
2683 rdmsrl(MSR_K8_TOP_MEM2, pvt->top_mem2); in read_mc_regs()
2684 edac_dbg(0, " TOP_MEM2: 0x%016llx\n", pvt->top_mem2); in read_mc_regs()
2689 if (pvt->umc) { in read_mc_regs()
2690 __read_mc_regs_df(pvt); in read_mc_regs()
2691 amd64_read_pci_cfg(pvt->F0, DF_DHAR, &pvt->dhar); in read_mc_regs()
2696 amd64_read_pci_cfg(pvt->F3, NBCAP, &pvt->nbcap); in read_mc_regs()
2698 read_dram_ctl_register(pvt); in read_mc_regs()
2704 read_dram_base_limit_regs(pvt, range); in read_mc_regs()
2706 rw = dram_rw(pvt, range); in read_mc_regs()
2712 get_dram_base(pvt, range), in read_mc_regs()
2713 get_dram_limit(pvt, range)); in read_mc_regs()
2716 dram_intlv_en(pvt, range) ? "Enabled" : "Disabled", in read_mc_regs()
2719 dram_intlv_sel(pvt, range), in read_mc_regs()
2720 dram_dst_node(pvt, range)); in read_mc_regs()
2723 amd64_read_pci_cfg(pvt->F1, DHAR, &pvt->dhar); in read_mc_regs()
2724 amd64_read_dct_pci_cfg(pvt, 0, DBAM0, &pvt->dbam0); in read_mc_regs()
2726 amd64_read_pci_cfg(pvt->F3, F10_ONLINE_SPARE, &pvt->online_spare); in read_mc_regs()
2728 amd64_read_dct_pci_cfg(pvt, 0, DCLR0, &pvt->dclr0); in read_mc_regs()
2729 amd64_read_dct_pci_cfg(pvt, 0, DCHR0, &pvt->dchr0); in read_mc_regs()
2731 if (!dct_ganging_enabled(pvt)) { in read_mc_regs()
2732 amd64_read_dct_pci_cfg(pvt, 1, DCLR0, &pvt->dclr1); in read_mc_regs()
2733 amd64_read_dct_pci_cfg(pvt, 1, DCHR0, &pvt->dchr1); in read_mc_regs()
2737 read_dct_base_mask(pvt); in read_mc_regs()
2739 determine_memory_type(pvt); in read_mc_regs()
2740 edac_dbg(1, " DIMM type: %s\n", edac_mem_types[pvt->dram_type]); in read_mc_regs()
2742 determine_ecc_sym_sz(pvt); in read_mc_regs()
2744 dump_misc_regs(pvt); in read_mc_regs()
2781 static u32 get_csrow_nr_pages(struct amd64_pvt *pvt, u8 dct, int csrow_nr_orig) in get_csrow_nr_pages() argument
2783 u32 dbam = dct ? pvt->dbam1 : pvt->dbam0; in get_csrow_nr_pages()
2787 if (!pvt->umc) in get_csrow_nr_pages()
2792 nr_pages = pvt->ops->dbam_to_cs(pvt, dct, cs_mode, csrow_nr); in get_csrow_nr_pages()
2808 struct amd64_pvt *pvt = mci->pvt_info; in init_csrows() local
2816 if (!pvt->umc) { in init_csrows()
2817 amd64_read_pci_cfg(pvt->F3, NBCFG, &val); in init_csrows()
2819 pvt->nbcfg = val; in init_csrows()
2822 pvt->mc_node_id, val, in init_csrows()
2829 for_each_chip_select(i, 0, pvt) { in init_csrows()
2830 bool row_dct0 = !!csrow_enabled(i, 0, pvt); in init_csrows()
2833 if (pvt->fam != 0xf) in init_csrows()
2834 row_dct1 = !!csrow_enabled(i, 1, pvt); in init_csrows()
2843 pvt->mc_node_id, i); in init_csrows()
2846 nr_pages = get_csrow_nr_pages(pvt, 0, i); in init_csrows()
2851 if (pvt->fam != 0xf && row_dct1) { in init_csrows()
2852 int row_dct1_pages = get_csrow_nr_pages(pvt, 1, i); in init_csrows()
2861 if (pvt->umc) { in init_csrows()
2867 } else if (pvt->nbcfg & NBCFG_ECC_ENABLE) { in init_csrows()
2868 edac_mode = (pvt->nbcfg & NBCFG_CHIPKILL) in init_csrows()
2873 for (j = 0; j < pvt->channel_count; j++) { in init_csrows()
2875 dimm->mtype = pvt->dram_type; in init_csrows()
3114 f17h_determine_edac_ctl_cap(struct mem_ctl_info *mci, struct amd64_pvt *pvt) in f17h_determine_edac_ctl_cap() argument
3119 if (pvt->umc[i].sdp_ctrl & UMC_SDP_INIT) { in f17h_determine_edac_ctl_cap()
3120 ecc_en &= !!(pvt->umc[i].umc_cap_hi & UMC_ECC_ENABLED); in f17h_determine_edac_ctl_cap()
3121 cpk_en &= !!(pvt->umc[i].umc_cap_hi & UMC_ECC_CHIPKILL_CAP); in f17h_determine_edac_ctl_cap()
3123 dev_x4 &= !!(pvt->umc[i].dimm_cfg & BIT(6)); in f17h_determine_edac_ctl_cap()
3124 dev_x16 &= !!(pvt->umc[i].dimm_cfg & BIT(7)); in f17h_determine_edac_ctl_cap()
3147 struct amd64_pvt *pvt = mci->pvt_info; in setup_mci_misc_attrs() local
3152 if (pvt->umc) { in setup_mci_misc_attrs()
3153 f17h_determine_edac_ctl_cap(mci, pvt); in setup_mci_misc_attrs()
3155 if (pvt->nbcap & NBCAP_SECDED) in setup_mci_misc_attrs()
3158 if (pvt->nbcap & NBCAP_CHIPKILL) in setup_mci_misc_attrs()
3162 mci->edac_cap = determine_edac_cap(pvt); in setup_mci_misc_attrs()
3165 mci->dev_name = pci_name(pvt->F3); in setup_mci_misc_attrs()
3176 static struct amd64_family_type *per_family_init(struct amd64_pvt *pvt) in per_family_init() argument
3180 pvt->ext_model = boot_cpu_data.x86_model >> 4; in per_family_init()
3181 pvt->stepping = boot_cpu_data.x86_stepping; in per_family_init()
3182 pvt->model = boot_cpu_data.x86_model; in per_family_init()
3183 pvt->fam = boot_cpu_data.x86; in per_family_init()
3185 switch (pvt->fam) { in per_family_init()
3188 pvt->ops = &family_types[K8_CPUS].ops; in per_family_init()
3193 pvt->ops = &family_types[F10_CPUS].ops; in per_family_init()
3197 if (pvt->model == 0x30) { in per_family_init()
3199 pvt->ops = &family_types[F15_M30H_CPUS].ops; in per_family_init()
3201 } else if (pvt->model == 0x60) { in per_family_init()
3203 pvt->ops = &family_types[F15_M60H_CPUS].ops; in per_family_init()
3208 pvt->ops = &family_types[F15_CPUS].ops; in per_family_init()
3212 if (pvt->model == 0x30) { in per_family_init()
3214 pvt->ops = &family_types[F16_M30H_CPUS].ops; in per_family_init()
3218 pvt->ops = &family_types[F16_CPUS].ops; in per_family_init()
3222 if (pvt->model >= 0x10 && pvt->model <= 0x2f) { in per_family_init()
3224 pvt->ops = &family_types[F17_M10H_CPUS].ops; in per_family_init()
3226 } else if (pvt->model >= 0x30 && pvt->model <= 0x3f) { in per_family_init()
3228 pvt->ops = &family_types[F17_M30H_CPUS].ops; in per_family_init()
3232 pvt->ops = &family_types[F17_CPUS].ops; in per_family_init()
3241 (pvt->fam == 0xf ? in per_family_init()
3242 (pvt->ext_model >= K8_REV_F ? "revF or later " in per_family_init()
3244 : ""), pvt->mc_node_id); in per_family_init()
3264 struct amd64_pvt *pvt = NULL; in init_one_instance() local
3269 pvt = kzalloc(sizeof(struct amd64_pvt), GFP_KERNEL); in init_one_instance()
3270 if (!pvt) in init_one_instance()
3273 pvt->mc_node_id = nid; in init_one_instance()
3274 pvt->F3 = F3; in init_one_instance()
3277 fam_type = per_family_init(pvt); in init_one_instance()
3281 if (pvt->fam >= 0x17) { in init_one_instance()
3282 pvt->umc = kcalloc(NUM_UMCS, sizeof(struct amd64_umc), GFP_KERNEL); in init_one_instance()
3283 if (!pvt->umc) { in init_one_instance()
3295 err = reserve_mc_sibling_devs(pvt, pci_id1, pci_id2); in init_one_instance()
3299 read_mc_regs(pvt); in init_one_instance()
3307 pvt->channel_count = pvt->ops->early_channel_count(pvt); in init_one_instance()
3308 if (pvt->channel_count < 0) in init_one_instance()
3313 layers[0].size = pvt->csels[0].b_cnt; in init_one_instance()
3329 mci->pvt_info = pvt; in init_one_instance()
3330 mci->pdev = &pvt->F3->dev; in init_one_instance()
3349 free_mc_sibling_devs(pvt); in init_one_instance()
3352 if (pvt->fam >= 0x17) in init_one_instance()
3353 kfree(pvt->umc); in init_one_instance()
3356 kfree(pvt); in init_one_instance()
3416 struct amd64_pvt *pvt; in remove_one_instance() local
3426 pvt = mci->pvt_info; in remove_one_instance()
3430 free_mc_sibling_devs(pvt); in remove_one_instance()
3438 kfree(pvt); in remove_one_instance()
3445 struct amd64_pvt *pvt; in setup_pci_device() local
3454 pvt = mci->pvt_info; in setup_pci_device()
3455 if (pvt->umc) in setup_pci_device()
3456 pci_ctl = edac_pci_create_generic_ctl(&pvt->F0->dev, EDAC_MOD_STR); in setup_pci_device()
3458 pci_ctl = edac_pci_create_generic_ctl(&pvt->F2->dev, EDAC_MOD_STR); in setup_pci_device()