Lines Matching +full:auto +full:- +full:baud
1 // SPDX-License-Identifier: GPL-2.0+
5 * Copyright (C) 2012-2016 Alexander Shiyan <shc_work@mail.ru>
49 #define MAX310X_HDPIXDELAY_REG (0x0d) /* Auto transceiver delays */
63 #define MAX310X_BRGCFG_REG (0x1b) /* Baud rate generator conf */
64 #define MAX310X_BRGDIVLSB_REG (0x1c) /* Baud rate divisor LSB */
65 #define MAX310X_BRGDIVMSB_REG (0x1d) /* Baud rate divisor MSB */
102 #define MAX310X_SPCHR_MULTIDROP_BIT (1 << 5) /* 9-bit multidrop addr char */
115 #define MAX310X_MODE1_TXHIZ_BIT (1 << 2) /* TX pin three-state */
116 #define MAX310X_MODE1_RTSHIZ_BIT (1 << 3) /* RTS pin three-state */
119 #define MAX310X_MODE1_AUTOSLEEP_BIT (1 << 6) /* Auto sleep enable */
129 #define MAX310X_MODE2_MULTIDROP_BIT (1 << 6) /* 9-bit multidrop enable */
137 * 00 -> 5 bit words
138 * 01 -> 6 bit words
139 * 10 -> 7 bit words
140 * 11 -> 8 bit words
145 * 0 -> 1 stop bit
146 * 1 -> 1-1.5 stop bits if
152 #define MAX310X_LCR_FORCEPARITY_BIT (1 << 5) /* 9-bit multidrop parity */
173 #define MAX310X_FLOWCTRL_AUTORTS_BIT (1 << 0) /* Auto RTS flow ctrl enable */
174 #define MAX310X_FLOWCTRL_AUTOCTS_BIT (1 << 1) /* Auto CTS flow ctrl enable */
179 #define MAX310X_FLOWCTRL_SWFLOWEN_BIT (1 << 3) /* Auto SW flow ctrl enable */
184 * 00 -> no transmitter flow
186 * 01 -> receiver compares
190 * 10 -> receiver compares
194 * 11 -> receiver compares
203 * 00 -> no received flow
205 * 01 -> transmitter generates
207 * 10 -> transmitter generates
209 * 11 -> transmitter generates
218 /* Baud rate generator configuration register bits */
219 #define MAX310X_BRGCFG_2XMODE_BIT (1 << 4) /* Double baud rate */
220 #define MAX310X_BRGCFG_4XMODE_BIT (1 << 5) /* Quadruple baud rate */
227 #define MAX310X_CLKSRC_CLK2RTS_BIT (1 << 7) /* Baud clk to RTS pin */
286 struct max310x_port *s = dev_get_drvdata(port->dev); in max310x_port_read()
289 regmap_read(s->regmap, port->iobase + reg, &val); in max310x_port_read()
296 struct max310x_port *s = dev_get_drvdata(port->dev); in max310x_port_write()
298 regmap_write(s->regmap, port->iobase + reg, val); in max310x_port_write()
303 struct max310x_port *s = dev_get_drvdata(port->dev); in max310x_port_update()
305 regmap_update_bits(s->regmap, port->iobase + reg, mask, val); in max310x_port_update()
314 ret = regmap_read(s->regmap, MAX310X_REVID_REG, &val); in max3107_detect()
320 "%s ID 0x%02x does not match\n", s->devtype->name, val); in max3107_detect()
321 return -ENODEV; in max3107_detect()
336 ret = regmap_read(s->regmap, MAX310X_CLKSRC_REG, &val); in max3108_detect()
341 dev_err(dev, "%s not present\n", s->devtype->name); in max3108_detect()
342 return -ENODEV; in max3108_detect()
354 ret = regmap_write(s->regmap, MAX310X_GLOBALCMD_REG, in max3109_detect()
359 regmap_read(s->regmap, MAX310X_REVID_EXTREG, &val); in max3109_detect()
360 regmap_write(s->regmap, MAX310X_GLOBALCMD_REG, MAX310X_EXTREG_DSBL); in max3109_detect()
363 "%s ID 0x%02x does not match\n", s->devtype->name, val); in max3109_detect()
364 return -ENODEV; in max3109_detect()
385 ret = regmap_write(s->regmap, MAX310X_GLOBALCMD_REG, in max14830_detect()
390 regmap_read(s->regmap, MAX310X_REVID_EXTREG, &val); in max14830_detect()
391 regmap_write(s->regmap, MAX310X_GLOBALCMD_REG, MAX310X_EXTREG_DSBL); in max14830_detect()
394 "%s ID 0x%02x does not match\n", s->devtype->name, val); in max14830_detect()
395 return -ENODEV; in max14830_detect()
492 static int max310x_set_baud(struct uart_port *port, int baud) in max310x_set_baud() argument
498 * in case if the requested baud is too high for the pre-defined in max310x_set_baud()
501 div = port->uartclk / baud; in max310x_set_baud()
516 F = c*baud; in max310x_set_baud()
518 /* Calculate the baud rate fraction */ in max310x_set_baud()
520 frac = (16*(port->uartclk % F)) / F; in max310x_set_baud()
528 /* Return the actual baud rate we just programmed */ in max310x_set_baud()
529 return (16*port->uartclk) / (c*(16*div + frac)); in max310x_set_baud()
549 long besterr = -1; in max310x_set_ref_clk()
595 regmap_write(s->regmap, MAX310X_PLLCFG_REG, pllcfg); in max310x_set_ref_clk()
599 regmap_write(s->regmap, MAX310X_CLKSRC_REG, clksrc); in max310x_set_ref_clk()
605 regmap_read(s->regmap, MAX310X_STS_IRQSTS_REG, &val); in max310x_set_ref_clk()
616 u8 header[] = { (port->iobase + MAX310X_THR_REG) | MAX310X_WRITE_BIT }; in max310x_batch_write()
626 spi_sync_transfer(to_spi_device(port->dev), xfer, ARRAY_SIZE(xfer)); in max310x_batch_write()
631 u8 header[] = { port->iobase + MAX310X_RHR_REG }; in max310x_batch_read()
641 spi_sync_transfer(to_spi_device(port->dev), xfer, ARRAY_SIZE(xfer)); in max310x_batch_read()
649 if (port->read_status_mask == MAX310X_LSR_RXOVR_BIT) { in max310x_handle_rx()
651 * Break condition, parity checking, framing errors -- they in max310x_handle_rx()
652 * are all ignored. That means that we can do a batch-read. in max310x_handle_rx()
664 port->icount.rx += rxlen; in max310x_handle_rx()
666 sts &= port->read_status_mask; in max310x_handle_rx()
669 dev_warn_ratelimited(port->dev, "Hardware RX FIFO overrun\n"); in max310x_handle_rx()
670 port->icount.overrun++; in max310x_handle_rx()
678 if (unlikely(rxlen >= port->fifosize)) { in max310x_handle_rx()
679 dev_warn_ratelimited(port->dev, "Possible RX FIFO overrun\n"); in max310x_handle_rx()
680 port->icount.buf_overrun++; in max310x_handle_rx()
682 rxlen = port->fifosize; in max310x_handle_rx()
685 while (rxlen--) { in max310x_handle_rx()
692 port->icount.rx++; in max310x_handle_rx()
697 port->icount.brk++; in max310x_handle_rx()
701 port->icount.parity++; in max310x_handle_rx()
703 port->icount.frame++; in max310x_handle_rx()
705 port->icount.overrun++; in max310x_handle_rx()
707 sts &= port->read_status_mask; in max310x_handle_rx()
721 if (sts & port->ignore_status_mask) in max310x_handle_rx()
728 tty_flip_buffer_push(&port->state->port); in max310x_handle_rx()
733 struct circ_buf *xmit = &port->state->xmit; in max310x_handle_tx()
736 if (unlikely(port->x_char)) { in max310x_handle_tx()
737 max310x_port_write(port, MAX310X_THR_REG, port->x_char); in max310x_handle_tx()
738 port->icount.tx++; in max310x_handle_tx()
739 port->x_char = 0; in max310x_handle_tx()
748 until_end = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE); in max310x_handle_tx()
752 txlen = port->fifosize - txlen; in max310x_handle_tx()
756 /* It's a circ buffer -- wrap around. in max310x_handle_tx()
758 max310x_batch_write(port, xmit->buf + xmit->tail, until_end); in max310x_handle_tx()
759 max310x_batch_write(port, xmit->buf, to_send - until_end); in max310x_handle_tx()
761 max310x_batch_write(port, xmit->buf + xmit->tail, to_send); in max310x_handle_tx()
765 port->icount.tx += to_send; in max310x_handle_tx()
766 xmit->tail = (xmit->tail + to_send) & (UART_XMIT_SIZE - 1); in max310x_handle_tx()
777 if (!work_pending(&one->tx_work)) in max310x_start_tx()
778 schedule_work(&one->tx_work); in max310x_start_tx()
783 struct uart_port *port = &s->p[portno].port; in max310x_port_irq()
815 if (s->devtype->nr > 1) { in max310x_ist()
819 WARN_ON_ONCE(regmap_read(s->regmap, in max310x_ist()
821 val = ((1 << s->devtype->nr) - 1) & ~val; in max310x_ist()
824 if (max310x_port_irq(s, fls(val) - 1) == IRQ_HANDLED) in max310x_ist()
838 struct max310x_port *s = dev_get_drvdata(one->port.dev); in max310x_wq_proc()
840 mutex_lock(&s->mutex); in max310x_wq_proc()
841 max310x_handle_tx(&one->port); in max310x_wq_proc()
842 mutex_unlock(&s->mutex); in max310x_wq_proc()
864 max310x_port_update(&one->port, MAX310X_MODE2_REG, in max310x_md_proc()
866 (one->port.mctrl & TIOCM_LOOP) ? in max310x_md_proc()
874 schedule_work(&one->md_work); in max310x_set_mctrl()
889 int baud; in max310x_set_termios() local
892 termios->c_cflag &= ~CMSPAR; in max310x_set_termios()
895 switch (termios->c_cflag & CSIZE) { in max310x_set_termios()
911 if (termios->c_cflag & PARENB) { in max310x_set_termios()
913 if (!(termios->c_cflag & PARODD)) in max310x_set_termios()
918 if (termios->c_cflag & CSTOPB) in max310x_set_termios()
925 port->read_status_mask = MAX310X_LSR_RXOVR_BIT; in max310x_set_termios()
926 if (termios->c_iflag & INPCK) in max310x_set_termios()
927 port->read_status_mask |= MAX310X_LSR_RXPAR_BIT | in max310x_set_termios()
929 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK)) in max310x_set_termios()
930 port->read_status_mask |= MAX310X_LSR_RXBRK_BIT; in max310x_set_termios()
933 port->ignore_status_mask = 0; in max310x_set_termios()
934 if (termios->c_iflag & IGNBRK) in max310x_set_termios()
935 port->ignore_status_mask |= MAX310X_LSR_RXBRK_BIT; in max310x_set_termios()
936 if (!(termios->c_cflag & CREAD)) in max310x_set_termios()
937 port->ignore_status_mask |= MAX310X_LSR_RXPAR_BIT | in max310x_set_termios()
943 max310x_port_write(port, MAX310X_XON1_REG, termios->c_cc[VSTART]); in max310x_set_termios()
944 max310x_port_write(port, MAX310X_XOFF1_REG, termios->c_cc[VSTOP]); in max310x_set_termios()
945 if (termios->c_cflag & CRTSCTS) in max310x_set_termios()
948 if (termios->c_iflag & IXON) in max310x_set_termios()
951 if (termios->c_iflag & IXOFF) in max310x_set_termios()
956 /* Get baud rate generator configuration */ in max310x_set_termios()
957 baud = uart_get_baud_rate(port, termios, old, in max310x_set_termios()
958 port->uartclk / 16 / 0xffff, in max310x_set_termios()
959 port->uartclk / 4); in max310x_set_termios()
962 baud = max310x_set_baud(port, baud); in max310x_set_termios()
964 /* Update timeout according to new baud rate */ in max310x_set_termios()
965 uart_update_timeout(port, termios->c_cflag, baud); in max310x_set_termios()
973 val = (one->port.rs485.delay_rts_before_send << 4) | in max310x_rs_proc()
974 one->port.rs485.delay_rts_after_send; in max310x_rs_proc()
975 max310x_port_write(&one->port, MAX310X_HDPIXDELAY_REG, val); in max310x_rs_proc()
977 if (one->port.rs485.flags & SER_RS485_ENABLED) { in max310x_rs_proc()
978 max310x_port_update(&one->port, MAX310X_MODE1_REG, in max310x_rs_proc()
981 max310x_port_update(&one->port, MAX310X_MODE2_REG, in max310x_rs_proc()
985 max310x_port_update(&one->port, MAX310X_MODE1_REG, in max310x_rs_proc()
987 max310x_port_update(&one->port, MAX310X_MODE2_REG, in max310x_rs_proc()
997 if ((rs485->delay_rts_before_send > 0x0f) || in max310x_rs485_config()
998 (rs485->delay_rts_after_send > 0x0f)) in max310x_rs485_config()
999 return -ERANGE; in max310x_rs485_config()
1001 rs485->flags &= SER_RS485_RTS_ON_SEND | SER_RS485_ENABLED; in max310x_rs485_config()
1002 memset(rs485->padding, 0, sizeof(rs485->padding)); in max310x_rs485_config()
1003 port->rs485 = *rs485; in max310x_rs485_config()
1005 schedule_work(&one->rs_work); in max310x_rs485_config()
1012 struct max310x_port *s = dev_get_drvdata(port->dev); in max310x_startup()
1015 s->devtype->power(port, 1); in max310x_startup()
1044 struct max310x_port *s = dev_get_drvdata(port->dev); in max310x_shutdown()
1049 s->devtype->power(port, 0); in max310x_shutdown()
1054 struct max310x_port *s = dev_get_drvdata(port->dev); in max310x_type()
1056 return (port->type == PORT_MAX310X) ? s->devtype->name : NULL; in max310x_type()
1068 port->type = PORT_MAX310X; in max310x_config_port()
1073 if ((s->type != PORT_UNKNOWN) && (s->type != PORT_MAX310X)) in max310x_verify_port()
1074 return -EINVAL; in max310x_verify_port()
1075 if (s->irq != port->irq) in max310x_verify_port()
1076 return -EINVAL; in max310x_verify_port()
1109 for (i = 0; i < s->devtype->nr; i++) { in max310x_suspend()
1110 uart_suspend_port(&max310x_uart, &s->p[i].port); in max310x_suspend()
1111 s->devtype->power(&s->p[i].port, 0); in max310x_suspend()
1122 for (i = 0; i < s->devtype->nr; i++) { in max310x_resume()
1123 s->devtype->power(&s->p[i].port, 1); in max310x_resume()
1124 uart_resume_port(&max310x_uart, &s->p[i].port); in max310x_resume()
1137 struct uart_port *port = &s->p[offset / 4].port; in max310x_gpio_get()
1147 struct uart_port *port = &s->p[offset / 4].port; in max310x_gpio_set()
1156 struct uart_port *port = &s->p[offset / 4].port; in max310x_gpio_direction_input()
1167 struct uart_port *port = &s->p[offset / 4].port; in max310x_gpio_direction_output()
1181 struct uart_port *port = &s->p[offset / 4].port; in max310x_gpio_set_config()
1194 return -ENOTSUPP; in max310x_gpio_set_config()
1212 sizeof(struct max310x_one) * devtype->nr, GFP_KERNEL); in max310x_probe()
1215 return -ENOMEM; in max310x_probe()
1221 s->clk = clk_osc; in max310x_probe()
1225 s->clk = clk_xtal; in max310x_probe()
1229 } else if (PTR_ERR(clk_osc) == -EPROBE_DEFER || in max310x_probe()
1230 PTR_ERR(clk_xtal) == -EPROBE_DEFER) { in max310x_probe()
1231 return -EPROBE_DEFER; in max310x_probe()
1234 return -EINVAL; in max310x_probe()
1237 ret = clk_prepare_enable(s->clk); in max310x_probe()
1241 freq = clk_get_rate(s->clk); in max310x_probe()
1244 ret = -ERANGE; in max310x_probe()
1248 s->regmap = regmap; in max310x_probe()
1249 s->devtype = devtype; in max310x_probe()
1253 ret = devtype->detect(dev); in max310x_probe()
1257 for (i = 0; i < devtype->nr; i++) { in max310x_probe()
1261 regmap_write(s->regmap, MAX310X_MODE2_REG + offs, in max310x_probe()
1264 regmap_write(s->regmap, MAX310X_MODE2_REG + offs, 0); in max310x_probe()
1268 regmap_read(s->regmap, in max310x_probe()
1272 regmap_update_bits(s->regmap, MAX310X_MODE1_REG + offs, in max310x_probe()
1280 mutex_init(&s->mutex); in max310x_probe()
1282 for (i = 0; i < devtype->nr; i++) { in max310x_probe()
1287 ret = -ERANGE; in max310x_probe()
1292 s->p[i].port.line = line; in max310x_probe()
1293 s->p[i].port.dev = dev; in max310x_probe()
1294 s->p[i].port.irq = irq; in max310x_probe()
1295 s->p[i].port.type = PORT_MAX310X; in max310x_probe()
1296 s->p[i].port.fifosize = MAX310X_FIFO_SIZE; in max310x_probe()
1297 s->p[i].port.flags = UPF_FIXED_TYPE | UPF_LOW_LATENCY; in max310x_probe()
1298 s->p[i].port.iotype = UPIO_PORT; in max310x_probe()
1299 s->p[i].port.iobase = i * 0x20; in max310x_probe()
1300 s->p[i].port.membase = (void __iomem *)~0; in max310x_probe()
1301 s->p[i].port.uartclk = uartclk; in max310x_probe()
1302 s->p[i].port.rs485_config = max310x_rs485_config; in max310x_probe()
1303 s->p[i].port.ops = &max310x_ops; in max310x_probe()
1305 max310x_port_write(&s->p[i].port, MAX310X_IRQEN_REG, 0); in max310x_probe()
1307 max310x_port_read(&s->p[i].port, MAX310X_IRQSTS_REG); in max310x_probe()
1309 max310x_port_update(&s->p[i].port, MAX310X_MODE1_REG, in max310x_probe()
1313 INIT_WORK(&s->p[i].tx_work, max310x_wq_proc); in max310x_probe()
1315 INIT_WORK(&s->p[i].md_work, max310x_md_proc); in max310x_probe()
1317 INIT_WORK(&s->p[i].rs_work, max310x_rs_proc); in max310x_probe()
1320 ret = uart_add_one_port(&max310x_uart, &s->p[i].port); in max310x_probe()
1322 s->p[i].port.dev = NULL; in max310x_probe()
1328 devtype->power(&s->p[i].port, 0); in max310x_probe()
1333 s->gpio.owner = THIS_MODULE; in max310x_probe()
1334 s->gpio.parent = dev; in max310x_probe()
1335 s->gpio.label = devtype->name; in max310x_probe()
1336 s->gpio.direction_input = max310x_gpio_direction_input; in max310x_probe()
1337 s->gpio.get = max310x_gpio_get; in max310x_probe()
1338 s->gpio.direction_output= max310x_gpio_direction_output; in max310x_probe()
1339 s->gpio.set = max310x_gpio_set; in max310x_probe()
1340 s->gpio.set_config = max310x_gpio_set_config; in max310x_probe()
1341 s->gpio.base = -1; in max310x_probe()
1342 s->gpio.ngpio = devtype->nr * 4; in max310x_probe()
1343 s->gpio.can_sleep = 1; in max310x_probe()
1344 ret = devm_gpiochip_add_data(dev, &s->gpio, s); in max310x_probe()
1358 for (i = 0; i < devtype->nr; i++) { in max310x_probe()
1359 if (s->p[i].port.dev) { in max310x_probe()
1360 uart_remove_one_port(&max310x_uart, &s->p[i].port); in max310x_probe()
1361 clear_bit(s->p[i].port.line, max310x_lines); in max310x_probe()
1365 mutex_destroy(&s->mutex); in max310x_probe()
1368 clk_disable_unprepare(s->clk); in max310x_probe()
1378 for (i = 0; i < s->devtype->nr; i++) { in max310x_remove()
1379 cancel_work_sync(&s->p[i].tx_work); in max310x_remove()
1380 cancel_work_sync(&s->p[i].md_work); in max310x_remove()
1381 cancel_work_sync(&s->p[i].rs_work); in max310x_remove()
1382 uart_remove_one_port(&max310x_uart, &s->p[i].port); in max310x_remove()
1383 clear_bit(s->p[i].port.line, max310x_lines); in max310x_remove()
1384 s->devtype->power(&s->p[i].port, 0); in max310x_remove()
1387 mutex_destroy(&s->mutex); in max310x_remove()
1388 clk_disable_unprepare(s->clk); in max310x_remove()
1420 spi->bits_per_word = 8; in max310x_spi_probe()
1421 spi->mode = spi->mode ? : SPI_MODE_0; in max310x_spi_probe()
1422 spi->max_speed_hz = spi->max_speed_hz ? : 26000000; in max310x_spi_probe()
1427 if (spi->dev.of_node) { in max310x_spi_probe()
1429 of_match_device(max310x_dt_ids, &spi->dev); in max310x_spi_probe()
1431 return -ENODEV; in max310x_spi_probe()
1433 devtype = (struct max310x_devtype *)of_id->data; in max310x_spi_probe()
1437 devtype = (struct max310x_devtype *)id_entry->driver_data; in max310x_spi_probe()
1440 regcfg.max_register = devtype->nr * 0x20 - 1; in max310x_spi_probe()
1443 return max310x_probe(&spi->dev, devtype, regmap, spi->irq); in max310x_spi_probe()
1448 return max310x_remove(&spi->dev); in max310x_spi_remove()