• Home
  • Raw
  • Download

Lines Matching full:pvt

89 static void f15h_select_dct(struct amd64_pvt *pvt, u8 dct)  in f15h_select_dct()  argument
93 amd64_read_pci_cfg(pvt->F1, DCT_CFG_SEL, &reg); in f15h_select_dct()
94 reg &= (pvt->model == 0x30) ? ~3 : ~1; in f15h_select_dct()
96 amd64_write_pci_cfg(pvt->F1, DCT_CFG_SEL, reg); in f15h_select_dct()
113 static inline int amd64_read_dct_pci_cfg(struct amd64_pvt *pvt, u8 dct, in amd64_read_dct_pci_cfg() argument
116 switch (pvt->fam) { in amd64_read_dct_pci_cfg()
129 if (dct_ganging_enabled(pvt)) in amd64_read_dct_pci_cfg()
141 dct = (dct && pvt->model == 0x30) ? 3 : dct; in amd64_read_dct_pci_cfg()
142 f15h_select_dct(pvt, dct); in amd64_read_dct_pci_cfg()
153 return amd64_read_pci_cfg(pvt->F2, offset, val); in amd64_read_dct_pci_cfg()
170 static inline void __f17h_set_scrubval(struct amd64_pvt *pvt, u32 scrubval) in __f17h_set_scrubval() argument
179 pci_write_bits32(pvt->F6, F17H_SCR_LIMIT_ADDR, scrubval, 0xF); in __f17h_set_scrubval()
180 pci_write_bits32(pvt->F6, F17H_SCR_BASE_ADDR, 1, 0x1); in __f17h_set_scrubval()
182 pci_write_bits32(pvt->F6, F17H_SCR_BASE_ADDR, 0, 0x1); in __f17h_set_scrubval()
189 static int __set_scrub_rate(struct amd64_pvt *pvt, u32 new_bw, u32 min_rate) in __set_scrub_rate() argument
217 if (pvt->umc) { in __set_scrub_rate()
218 __f17h_set_scrubval(pvt, scrubval); in __set_scrub_rate()
219 } else if (pvt->fam == 0x15 && pvt->model == 0x60) { in __set_scrub_rate()
220 f15h_select_dct(pvt, 0); in __set_scrub_rate()
221 pci_write_bits32(pvt->F2, F15H_M60H_SCRCTRL, scrubval, 0x001F); in __set_scrub_rate()
222 f15h_select_dct(pvt, 1); in __set_scrub_rate()
223 pci_write_bits32(pvt->F2, F15H_M60H_SCRCTRL, scrubval, 0x001F); in __set_scrub_rate()
225 pci_write_bits32(pvt->F3, SCRCTRL, scrubval, 0x001F); in __set_scrub_rate()
236 struct amd64_pvt *pvt = mci->pvt_info; in set_scrub_rate() local
239 if (pvt->fam == 0xf) in set_scrub_rate()
242 if (pvt->fam == 0x15) { in set_scrub_rate()
244 if (pvt->model < 0x10) in set_scrub_rate()
245 f15h_select_dct(pvt, 0); in set_scrub_rate()
247 if (pvt->model == 0x60) in set_scrub_rate()
250 return __set_scrub_rate(pvt, bw, min_scrubrate); in set_scrub_rate()
255 struct amd64_pvt *pvt = mci->pvt_info; in get_scrub_rate() local
259 if (pvt->umc) { in get_scrub_rate()
260 amd64_read_pci_cfg(pvt->F6, F17H_SCR_BASE_ADDR, &scrubval); in get_scrub_rate()
262 amd64_read_pci_cfg(pvt->F6, F17H_SCR_LIMIT_ADDR, &scrubval); in get_scrub_rate()
268 } else if (pvt->fam == 0x15) { in get_scrub_rate()
270 if (pvt->model < 0x10) in get_scrub_rate()
271 f15h_select_dct(pvt, 0); in get_scrub_rate()
273 if (pvt->model == 0x60) in get_scrub_rate()
274 amd64_read_pci_cfg(pvt->F2, F15H_M60H_SCRCTRL, &scrubval); in get_scrub_rate()
276 amd64_read_pci_cfg(pvt->F3, SCRCTRL, &scrubval); in get_scrub_rate()
278 amd64_read_pci_cfg(pvt->F3, SCRCTRL, &scrubval); in get_scrub_rate()
296 static bool base_limit_match(struct amd64_pvt *pvt, u64 sys_addr, u8 nid) in base_limit_match() argument
308 return ((addr >= get_dram_base(pvt, nid)) && in base_limit_match()
309 (addr <= get_dram_limit(pvt, nid))); in base_limit_match()
321 struct amd64_pvt *pvt; in find_mc_by_sys_addr() local
329 pvt = mci->pvt_info; in find_mc_by_sys_addr()
336 intlv_en = dram_intlv_en(pvt, 0); in find_mc_by_sys_addr()
340 if (base_limit_match(pvt, sys_addr, node_id)) in find_mc_by_sys_addr()
356 if ((dram_intlv_sel(pvt, node_id) & intlv_en) == bits) in find_mc_by_sys_addr()
364 if (unlikely(!base_limit_match(pvt, sys_addr, node_id))) { in find_mc_by_sys_addr()
385 static void get_cs_base_and_mask(struct amd64_pvt *pvt, int csrow, u8 dct, in get_cs_base_and_mask() argument
391 if (pvt->fam == 0xf && pvt->ext_model < K8_REV_F) { in get_cs_base_and_mask()
392 csbase = pvt->csels[dct].csbases[csrow]; in get_cs_base_and_mask()
393 csmask = pvt->csels[dct].csmasks[csrow]; in get_cs_base_and_mask()
402 } else if (pvt->fam == 0x16 || in get_cs_base_and_mask()
403 (pvt->fam == 0x15 && pvt->model >= 0x30)) { in get_cs_base_and_mask()
404 csbase = pvt->csels[dct].csbases[csrow]; in get_cs_base_and_mask()
405 csmask = pvt->csels[dct].csmasks[csrow >> 1]; in get_cs_base_and_mask()
420 csbase = pvt->csels[dct].csbases[csrow]; in get_cs_base_and_mask()
421 csmask = pvt->csels[dct].csmasks[csrow >> 1]; in get_cs_base_and_mask()
424 if (pvt->fam == 0x15) in get_cs_base_and_mask()
441 #define for_each_chip_select(i, dct, pvt) \ argument
442 for (i = 0; i < pvt->csels[dct].b_cnt; i++)
444 #define chip_select_base(i, dct, pvt) \ argument
445 pvt->csels[dct].csbases[i]
447 #define for_each_chip_select_mask(i, dct, pvt) \ argument
448 for (i = 0; i < pvt->csels[dct].m_cnt; i++)
459 struct amd64_pvt *pvt; in input_addr_to_csrow() local
463 pvt = mci->pvt_info; in input_addr_to_csrow()
465 for_each_chip_select(csrow, 0, pvt) { in input_addr_to_csrow()
466 if (!csrow_enabled(csrow, 0, pvt)) in input_addr_to_csrow()
469 get_cs_base_and_mask(pvt, csrow, 0, &base, &mask); in input_addr_to_csrow()
476 pvt->mc_node_id); in input_addr_to_csrow()
482 (unsigned long)input_addr, pvt->mc_node_id); in input_addr_to_csrow()
506 struct amd64_pvt *pvt = mci->pvt_info; in amd64_get_dram_hole_info() local
509 if (pvt->fam == 0xf && pvt->ext_model < K8_REV_E) { in amd64_get_dram_hole_info()
511 pvt->ext_model, pvt->mc_node_id); in amd64_get_dram_hole_info()
516 if (pvt->fam >= 0x10 && !dhar_mem_hoist_valid(pvt)) { in amd64_get_dram_hole_info()
521 if (!dhar_valid(pvt)) { in amd64_get_dram_hole_info()
523 pvt->mc_node_id); in amd64_get_dram_hole_info()
545 *hole_base = dhar_base(pvt); in amd64_get_dram_hole_info()
548 *hole_offset = (pvt->fam > 0xf) ? f10_dhar_offset(pvt) in amd64_get_dram_hole_info()
549 : k8_dhar_offset(pvt); in amd64_get_dram_hole_info()
552 pvt->mc_node_id, (unsigned long)*hole_base, in amd64_get_dram_hole_info()
590 struct amd64_pvt *pvt = mci->pvt_info; in sys_addr_to_dram_addr() local
594 dram_base = get_dram_base(pvt, pvt->mc_node_id); in sys_addr_to_dram_addr()
646 struct amd64_pvt *pvt; in dram_addr_to_input_addr() local
650 pvt = mci->pvt_info; in dram_addr_to_input_addr()
656 intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0)); in dram_addr_to_input_addr()
718 static unsigned long determine_edac_cap(struct amd64_pvt *pvt) in determine_edac_cap() argument
723 if (pvt->umc) { in determine_edac_cap()
727 if (!(pvt->umc[i].sdp_ctrl & UMC_SDP_INIT)) in determine_edac_cap()
733 if (pvt->umc[i].umc_cfg & BIT(12)) in determine_edac_cap()
740 bit = (pvt->fam > 0xf || pvt->ext_model >= K8_REV_F) in determine_edac_cap()
744 if (pvt->dclr0 & BIT(bit)) in determine_edac_cap()
753 static void debug_dump_dramcfg_low(struct amd64_pvt *pvt, u32 dclr, int chan) in debug_dump_dramcfg_low() argument
757 if (pvt->dram_type == MEM_LRDDR3) { in debug_dump_dramcfg_low()
758 u32 dcsm = pvt->csels[chan].csmasks[0]; in debug_dump_dramcfg_low()
774 if (pvt->fam == 0x10) in debug_dump_dramcfg_low()
793 static int f17_get_cs_mode(int dimm, u8 ctrl, struct amd64_pvt *pvt) in f17_get_cs_mode() argument
797 if (csrow_enabled(2 * dimm, ctrl, pvt)) in f17_get_cs_mode()
800 if (csrow_enabled(2 * dimm + 1, ctrl, pvt)) in f17_get_cs_mode()
804 if (csrow_sec_enabled(2 * dimm + 1, ctrl, pvt)) in f17_get_cs_mode()
810 static void debug_display_dimm_sizes_df(struct amd64_pvt *pvt, u8 ctrl) in debug_display_dimm_sizes_df() argument
820 cs_mode = f17_get_cs_mode(dimm, ctrl, pvt); in debug_display_dimm_sizes_df()
822 size0 = pvt->ops->dbam_to_cs(pvt, ctrl, cs_mode, cs0); in debug_display_dimm_sizes_df()
823 size1 = pvt->ops->dbam_to_cs(pvt, ctrl, cs_mode, cs1); in debug_display_dimm_sizes_df()
831 static void __dump_misc_regs_df(struct amd64_pvt *pvt) in __dump_misc_regs_df() argument
838 umc = &pvt->umc[i]; in __dump_misc_regs_df()
845 amd_smn_read(pvt->mc_node_id, umc_base + UMCCH_ECC_BAD_SYMBOL, &tmp); in __dump_misc_regs_df()
848 amd_smn_read(pvt->mc_node_id, umc_base + UMCCH_UMC_CAP, &tmp); in __dump_misc_regs_df()
862 if (pvt->dram_type == MEM_LRDDR4) { in __dump_misc_regs_df()
863 amd_smn_read(pvt->mc_node_id, umc_base + UMCCH_ADDR_CFG, &tmp); in __dump_misc_regs_df()
868 debug_display_dimm_sizes_df(pvt, i); in __dump_misc_regs_df()
872 pvt->dhar, dhar_base(pvt)); in __dump_misc_regs_df()
876 static void __dump_misc_regs(struct amd64_pvt *pvt) in __dump_misc_regs() argument
878 edac_dbg(1, "F3xE8 (NB Cap): 0x%08x\n", pvt->nbcap); in __dump_misc_regs()
881 (pvt->nbcap & NBCAP_DCT_DUAL) ? "yes" : "no"); in __dump_misc_regs()
884 (pvt->nbcap & NBCAP_SECDED) ? "yes" : "no", in __dump_misc_regs()
885 (pvt->nbcap & NBCAP_CHIPKILL) ? "yes" : "no"); in __dump_misc_regs()
887 debug_dump_dramcfg_low(pvt, pvt->dclr0, 0); in __dump_misc_regs()
889 edac_dbg(1, "F3xB0 (Online Spare): 0x%08x\n", pvt->online_spare); in __dump_misc_regs()
892 pvt->dhar, dhar_base(pvt), in __dump_misc_regs()
893 (pvt->fam == 0xf) ? k8_dhar_offset(pvt) in __dump_misc_regs()
894 : f10_dhar_offset(pvt)); in __dump_misc_regs()
896 debug_display_dimm_sizes(pvt, 0); in __dump_misc_regs()
899 if (pvt->fam == 0xf) in __dump_misc_regs()
902 debug_display_dimm_sizes(pvt, 1); in __dump_misc_regs()
905 if (!dct_ganging_enabled(pvt)) in __dump_misc_regs()
906 debug_dump_dramcfg_low(pvt, pvt->dclr1, 1); in __dump_misc_regs()
910 static void dump_misc_regs(struct amd64_pvt *pvt) in dump_misc_regs() argument
912 if (pvt->umc) in dump_misc_regs()
913 __dump_misc_regs_df(pvt); in dump_misc_regs()
915 __dump_misc_regs(pvt); in dump_misc_regs()
917 edac_dbg(1, " DramHoleValid: %s\n", dhar_valid(pvt) ? "yes" : "no"); in dump_misc_regs()
919 amd64_info("using x%u syndromes.\n", pvt->ecc_sym_sz); in dump_misc_regs()
925 static void prep_chip_selects(struct amd64_pvt *pvt) in prep_chip_selects() argument
927 if (pvt->fam == 0xf && pvt->ext_model < K8_REV_F) { in prep_chip_selects()
928 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8; in prep_chip_selects()
929 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 8; in prep_chip_selects()
930 } else if (pvt->fam == 0x15 && pvt->model == 0x30) { in prep_chip_selects()
931 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 4; in prep_chip_selects()
932 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 2; in prep_chip_selects()
933 } else if (pvt->fam >= 0x17) { in prep_chip_selects()
937 pvt->csels[umc].b_cnt = 4; in prep_chip_selects()
938 pvt->csels[umc].m_cnt = 2; in prep_chip_selects()
942 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8; in prep_chip_selects()
943 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 4; in prep_chip_selects()
947 static void read_umc_base_mask(struct amd64_pvt *pvt) in read_umc_base_mask() argument
961 for_each_chip_select(cs, umc, pvt) { in read_umc_base_mask()
962 base = &pvt->csels[umc].csbases[cs]; in read_umc_base_mask()
963 base_sec = &pvt->csels[umc].csbases_sec[cs]; in read_umc_base_mask()
968 if (!amd_smn_read(pvt->mc_node_id, base_reg, base)) in read_umc_base_mask()
972 if (!amd_smn_read(pvt->mc_node_id, base_reg_sec, base_sec)) in read_umc_base_mask()
980 for_each_chip_select_mask(cs, umc, pvt) { in read_umc_base_mask()
981 mask = &pvt->csels[umc].csmasks[cs]; in read_umc_base_mask()
982 mask_sec = &pvt->csels[umc].csmasks_sec[cs]; in read_umc_base_mask()
987 if (!amd_smn_read(pvt->mc_node_id, mask_reg, mask)) in read_umc_base_mask()
991 if (!amd_smn_read(pvt->mc_node_id, mask_reg_sec, mask_sec)) in read_umc_base_mask()
1001 static void read_dct_base_mask(struct amd64_pvt *pvt) in read_dct_base_mask() argument
1005 prep_chip_selects(pvt); in read_dct_base_mask()
1007 if (pvt->umc) in read_dct_base_mask()
1008 return read_umc_base_mask(pvt); in read_dct_base_mask()
1010 for_each_chip_select(cs, 0, pvt) { in read_dct_base_mask()
1013 u32 *base0 = &pvt->csels[0].csbases[cs]; in read_dct_base_mask()
1014 u32 *base1 = &pvt->csels[1].csbases[cs]; in read_dct_base_mask()
1016 if (!amd64_read_dct_pci_cfg(pvt, 0, reg0, base0)) in read_dct_base_mask()
1020 if (pvt->fam == 0xf) in read_dct_base_mask()
1023 if (!amd64_read_dct_pci_cfg(pvt, 1, reg0, base1)) in read_dct_base_mask()
1025 cs, *base1, (pvt->fam == 0x10) ? reg1 in read_dct_base_mask()
1029 for_each_chip_select_mask(cs, 0, pvt) { in read_dct_base_mask()
1032 u32 *mask0 = &pvt->csels[0].csmasks[cs]; in read_dct_base_mask()
1033 u32 *mask1 = &pvt->csels[1].csmasks[cs]; in read_dct_base_mask()
1035 if (!amd64_read_dct_pci_cfg(pvt, 0, reg0, mask0)) in read_dct_base_mask()
1039 if (pvt->fam == 0xf) in read_dct_base_mask()
1042 if (!amd64_read_dct_pci_cfg(pvt, 1, reg0, mask1)) in read_dct_base_mask()
1044 cs, *mask1, (pvt->fam == 0x10) ? reg1 in read_dct_base_mask()
1049 static void determine_memory_type(struct amd64_pvt *pvt) in determine_memory_type() argument
1053 if (pvt->umc) { in determine_memory_type()
1054 if ((pvt->umc[0].dimm_cfg | pvt->umc[1].dimm_cfg) & BIT(5)) in determine_memory_type()
1055 pvt->dram_type = MEM_LRDDR4; in determine_memory_type()
1056 else if ((pvt->umc[0].dimm_cfg | pvt->umc[1].dimm_cfg) & BIT(4)) in determine_memory_type()
1057 pvt->dram_type = MEM_RDDR4; in determine_memory_type()
1059 pvt->dram_type = MEM_DDR4; in determine_memory_type()
1063 switch (pvt->fam) { in determine_memory_type()
1065 if (pvt->ext_model >= K8_REV_F) in determine_memory_type()
1068 pvt->dram_type = (pvt->dclr0 & BIT(18)) ? MEM_DDR : MEM_RDDR; in determine_memory_type()
1072 if (pvt->dchr0 & DDR3_MODE) in determine_memory_type()
1075 pvt->dram_type = (pvt->dclr0 & BIT(16)) ? MEM_DDR2 : MEM_RDDR2; in determine_memory_type()
1079 if (pvt->model < 0x60) in determine_memory_type()
1091 amd64_read_dct_pci_cfg(pvt, 0, DRAM_CONTROL, &dram_ctrl); in determine_memory_type()
1092 dcsm = pvt->csels[0].csmasks[0]; in determine_memory_type()
1095 pvt->dram_type = MEM_DDR4; in determine_memory_type()
1096 else if (pvt->dclr0 & BIT(16)) in determine_memory_type()
1097 pvt->dram_type = MEM_DDR3; in determine_memory_type()
1099 pvt->dram_type = MEM_LRDDR3; in determine_memory_type()
1101 pvt->dram_type = MEM_RDDR3; in determine_memory_type()
1109 WARN(1, KERN_ERR "%s: Family??? 0x%x\n", __func__, pvt->fam); in determine_memory_type()
1110 pvt->dram_type = MEM_EMPTY; in determine_memory_type()
1115 pvt->dram_type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3; in determine_memory_type()
1119 static int k8_early_channel_count(struct amd64_pvt *pvt) in k8_early_channel_count() argument
1123 if (pvt->ext_model >= K8_REV_F) in k8_early_channel_count()
1125 flag = pvt->dclr0 & WIDTH_128; in k8_early_channel_count()
1128 flag = pvt->dclr0 & REVE_WIDTH_128; in k8_early_channel_count()
1131 pvt->dclr1 = 0; in k8_early_channel_count()
1137 static u64 get_error_address(struct amd64_pvt *pvt, struct mce *m) in get_error_address() argument
1149 pvt = mci->pvt_info; in get_error_address()
1151 if (pvt->fam == 0xf) { in get_error_address()
1161 if (pvt->fam == 0x15) { in get_error_address()
1170 amd64_read_pci_cfg(pvt->F1, DRAM_LOCAL_NODE_LIM, &tmp); in get_error_address()
1185 amd64_read_pci_cfg(pvt->F1, DRAM_LOCAL_NODE_BASE, &tmp); in get_error_address()
1218 static void read_dram_base_limit_regs(struct amd64_pvt *pvt, unsigned range) in read_dram_base_limit_regs() argument
1226 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_LO + off, &pvt->ranges[range].base.lo); in read_dram_base_limit_regs()
1227 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_LO + off, &pvt->ranges[range].lim.lo); in read_dram_base_limit_regs()
1229 if (pvt->fam == 0xf) in read_dram_base_limit_regs()
1232 if (!dram_rw(pvt, range)) in read_dram_base_limit_regs()
1235 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_HI + off, &pvt->ranges[range].base.hi); in read_dram_base_limit_regs()
1236 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_HI + off, &pvt->ranges[range].lim.hi); in read_dram_base_limit_regs()
1239 if (pvt->fam != 0x15) in read_dram_base_limit_regs()
1242 nb = node_to_amd_nb(dram_dst_node(pvt, range)); in read_dram_base_limit_regs()
1246 if (pvt->model == 0x60) in read_dram_base_limit_regs()
1248 else if (pvt->model == 0x30) in read_dram_base_limit_regs()
1259 pvt->ranges[range].lim.lo &= GENMASK_ULL(15, 0); in read_dram_base_limit_regs()
1262 pvt->ranges[range].lim.lo |= ((llim & 0x1fff) << 3 | 0x7) << 16; in read_dram_base_limit_regs()
1264 pvt->ranges[range].lim.hi &= GENMASK_ULL(7, 0); in read_dram_base_limit_regs()
1267 pvt->ranges[range].lim.hi |= llim >> 13; in read_dram_base_limit_regs()
1275 struct amd64_pvt *pvt = mci->pvt_info; in k8_map_sysaddr_to_csrow() local
1299 if (pvt->nbcfg & NBCFG_CHIPKILL) { in k8_map_sysaddr_to_csrow()
1340 static int k8_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct, in k8_dbam_to_chip_select() argument
1343 u32 dclr = dct ? pvt->dclr1 : pvt->dclr0; in k8_dbam_to_chip_select()
1345 if (pvt->ext_model >= K8_REV_F) { in k8_dbam_to_chip_select()
1349 else if (pvt->ext_model >= K8_REV_D) { in k8_dbam_to_chip_select()
1395 static int f1x_early_channel_count(struct amd64_pvt *pvt) in f1x_early_channel_count() argument
1400 if (pvt->fam == 0x10 && (pvt->dclr0 & WIDTH_128)) in f1x_early_channel_count()
1419 u32 dbam = (i ? pvt->dbam1 : pvt->dbam0); in f1x_early_channel_count()
1437 static int f17_early_channel_count(struct amd64_pvt *pvt) in f17_early_channel_count() argument
1443 channels += !!(pvt->umc[i].sdp_ctrl & UMC_SDP_INIT); in f17_early_channel_count()
1507 static int f10_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct, in f10_dbam_to_chip_select() argument
1510 u32 dclr = dct ? pvt->dclr1 : pvt->dclr0; in f10_dbam_to_chip_select()
1514 if (pvt->dchr0 & DDR3_MODE || pvt->dchr1 & DDR3_MODE) in f10_dbam_to_chip_select()
1523 static int f15_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct, in f15_dbam_to_chip_select() argument
1532 static int f15_m60h_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct, in f15_m60h_dbam_to_chip_select() argument
1536 u32 dcsm = pvt->csels[dct].csmasks[cs_mask_nr]; in f15_m60h_dbam_to_chip_select()
1540 if (pvt->dram_type == MEM_DDR4) { in f15_m60h_dbam_to_chip_select()
1545 } else if (pvt->dram_type == MEM_LRDDR3) { in f15_m60h_dbam_to_chip_select()
1565 static int f16_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct, in f16_dbam_to_chip_select() argument
1577 static int f17_addr_mask_to_cs_size(struct amd64_pvt *pvt, u8 umc, in f17_addr_mask_to_cs_size() argument
1605 addr_mask_orig = pvt->csels[umc].csmasks_sec[dimm]; in f17_addr_mask_to_cs_size()
1607 addr_mask_orig = pvt->csels[umc].csmasks[dimm]; in f17_addr_mask_to_cs_size()
1634 static void read_dram_ctl_register(struct amd64_pvt *pvt) in read_dram_ctl_register() argument
1637 if (pvt->fam == 0xf) in read_dram_ctl_register()
1640 if (!amd64_read_pci_cfg(pvt->F2, DCT_SEL_LO, &pvt->dct_sel_lo)) { in read_dram_ctl_register()
1642 pvt->dct_sel_lo, dct_sel_baseaddr(pvt)); in read_dram_ctl_register()
1645 (dct_ganging_enabled(pvt) ? "ganged" : "unganged")); in read_dram_ctl_register()
1647 if (!dct_ganging_enabled(pvt)) in read_dram_ctl_register()
1649 (dct_high_range_enabled(pvt) ? "yes" : "no")); in read_dram_ctl_register()
1652 (dct_data_intlv_enabled(pvt) ? "enabled" : "disabled"), in read_dram_ctl_register()
1653 (dct_memory_cleared(pvt) ? "yes" : "no")); in read_dram_ctl_register()
1657 (dct_interleave_enabled(pvt) ? "enabled" : "disabled"), in read_dram_ctl_register()
1658 dct_sel_interleave_addr(pvt)); in read_dram_ctl_register()
1661 amd64_read_pci_cfg(pvt->F2, DCT_SEL_HI, &pvt->dct_sel_hi); in read_dram_ctl_register()
1668 static u8 f15_m30h_determine_channel(struct amd64_pvt *pvt, u64 sys_addr, in f15_m30h_determine_channel() argument
1682 u8 intlv_addr = dct_sel_interleave_addr(pvt); in f15_m30h_determine_channel()
1699 static u8 f1x_determine_channel(struct amd64_pvt *pvt, u64 sys_addr, in f1x_determine_channel() argument
1702 u8 dct_sel_high = (pvt->dct_sel_lo >> 1) & 1; in f1x_determine_channel()
1704 if (dct_ganging_enabled(pvt)) in f1x_determine_channel()
1713 if (dct_interleave_enabled(pvt)) { in f1x_determine_channel()
1714 u8 intlv_addr = dct_sel_interleave_addr(pvt); in f1x_determine_channel()
1736 if (dct_high_range_enabled(pvt)) in f1x_determine_channel()
1743 static u64 f1x_get_norm_dct_addr(struct amd64_pvt *pvt, u8 range, in f1x_get_norm_dct_addr() argument
1748 u64 dram_base = get_dram_base(pvt, range); in f1x_get_norm_dct_addr()
1749 u64 hole_off = f10_dhar_offset(pvt); in f1x_get_norm_dct_addr()
1750 u64 dct_sel_base_off = (u64)(pvt->dct_sel_hi & 0xFFFFFC00) << 16; in f1x_get_norm_dct_addr()
1765 dct_sel_base_addr < dhar_base(pvt)) && in f1x_get_norm_dct_addr()
1766 dhar_valid(pvt) && in f1x_get_norm_dct_addr()
1781 if (dhar_valid(pvt) && (sys_addr >= BIT_64(32))) in f1x_get_norm_dct_addr()
1794 static int f10_process_possible_spare(struct amd64_pvt *pvt, u8 dct, int csrow) in f10_process_possible_spare() argument
1798 if (online_spare_swap_done(pvt, dct) && in f10_process_possible_spare()
1799 csrow == online_spare_bad_dramcs(pvt, dct)) { in f10_process_possible_spare()
1801 for_each_chip_select(tmp_cs, dct, pvt) { in f10_process_possible_spare()
1802 if (chip_select_base(tmp_cs, dct, pvt) & 0x2) { in f10_process_possible_spare()
1822 struct amd64_pvt *pvt; in f1x_lookup_addr_in_dct() local
1831 pvt = mci->pvt_info; in f1x_lookup_addr_in_dct()
1835 for_each_chip_select(csrow, dct, pvt) { in f1x_lookup_addr_in_dct()
1836 if (!csrow_enabled(csrow, dct, pvt)) in f1x_lookup_addr_in_dct()
1839 get_cs_base_and_mask(pvt, csrow, dct, &cs_base, &cs_mask); in f1x_lookup_addr_in_dct()
1850 if (pvt->fam == 0x15 && pvt->model >= 0x30) { in f1x_lookup_addr_in_dct()
1854 cs_found = f10_process_possible_spare(pvt, dct, csrow); in f1x_lookup_addr_in_dct()
1868 static u64 f1x_swap_interleaved_region(struct amd64_pvt *pvt, u64 sys_addr) in f1x_swap_interleaved_region() argument
1872 if (pvt->fam == 0x10) { in f1x_swap_interleaved_region()
1874 if (pvt->model < 4 || (pvt->model < 0xa && pvt->stepping < 3)) in f1x_swap_interleaved_region()
1878 amd64_read_pci_cfg(pvt->F2, SWAP_INTLV_REG, &swap_reg); in f1x_swap_interleaved_region()
1898 static int f1x_match_to_this_node(struct amd64_pvt *pvt, unsigned range, in f1x_match_to_this_node() argument
1907 u8 node_id = dram_dst_node(pvt, range); in f1x_match_to_this_node()
1908 u8 intlv_en = dram_intlv_en(pvt, range); in f1x_match_to_this_node()
1909 u32 intlv_sel = dram_intlv_sel(pvt, range); in f1x_match_to_this_node()
1912 range, sys_addr, get_dram_limit(pvt, range)); in f1x_match_to_this_node()
1914 if (dhar_valid(pvt) && in f1x_match_to_this_node()
1915 dhar_base(pvt) <= sys_addr && in f1x_match_to_this_node()
1925 sys_addr = f1x_swap_interleaved_region(pvt, sys_addr); in f1x_match_to_this_node()
1927 dct_sel_base = dct_sel_baseaddr(pvt); in f1x_match_to_this_node()
1933 if (dct_high_range_enabled(pvt) && in f1x_match_to_this_node()
1934 !dct_ganging_enabled(pvt) && in f1x_match_to_this_node()
1938 channel = f1x_determine_channel(pvt, sys_addr, high_range, intlv_en); in f1x_match_to_this_node()
1940 chan_addr = f1x_get_norm_dct_addr(pvt, range, sys_addr, in f1x_match_to_this_node()
1949 if (dct_interleave_enabled(pvt) && in f1x_match_to_this_node()
1950 !dct_high_range_enabled(pvt) && in f1x_match_to_this_node()
1951 !dct_ganging_enabled(pvt)) { in f1x_match_to_this_node()
1953 if (dct_sel_interleave_addr(pvt) != 1) { in f1x_match_to_this_node()
1954 if (dct_sel_interleave_addr(pvt) == 0x3) in f1x_match_to_this_node()
1978 static int f15_m30h_match_to_this_node(struct amd64_pvt *pvt, unsigned range, in f15_m30h_match_to_this_node() argument
1988 u64 dhar_offset = f10_dhar_offset(pvt); in f15_m30h_match_to_this_node()
1989 u8 intlv_addr = dct_sel_interleave_addr(pvt); in f15_m30h_match_to_this_node()
1990 u8 node_id = dram_dst_node(pvt, range); in f15_m30h_match_to_this_node()
1991 u8 intlv_en = dram_intlv_en(pvt, range); in f15_m30h_match_to_this_node()
1993 amd64_read_pci_cfg(pvt->F1, DRAM_CONT_BASE, &dct_cont_base_reg); in f15_m30h_match_to_this_node()
1994 amd64_read_pci_cfg(pvt->F1, DRAM_CONT_LIMIT, &dct_cont_limit_reg); in f15_m30h_match_to_this_node()
2000 range, sys_addr, get_dram_limit(pvt, range)); in f15_m30h_match_to_this_node()
2002 if (!(get_dram_base(pvt, range) <= sys_addr) && in f15_m30h_match_to_this_node()
2003 !(get_dram_limit(pvt, range) >= sys_addr)) in f15_m30h_match_to_this_node()
2006 if (dhar_valid(pvt) && in f15_m30h_match_to_this_node()
2007 dhar_base(pvt) <= sys_addr && in f15_m30h_match_to_this_node()
2015 dct_base = (u64) dct_sel_baseaddr(pvt); in f15_m30h_match_to_this_node()
2029 if (pvt->model >= 0x60) in f15_m30h_match_to_this_node()
2030 channel = f1x_determine_channel(pvt, sys_addr, false, intlv_en); in f15_m30h_match_to_this_node()
2032 channel = f15_m30h_determine_channel(pvt, sys_addr, intlv_en, in f15_m30h_match_to_this_node()
2072 amd64_read_pci_cfg(pvt->F1, in f15_m30h_match_to_this_node()
2078 f15h_select_dct(pvt, channel); in f15_m30h_match_to_this_node()
2087 * pvt->csels[1]. So we need to use '1' here to get correct info. in f15_m30h_match_to_this_node()
2100 static int f1x_translate_sysaddr_to_cs(struct amd64_pvt *pvt, in f1x_translate_sysaddr_to_cs() argument
2108 if (!dram_rw(pvt, range)) in f1x_translate_sysaddr_to_cs()
2111 if (pvt->fam == 0x15 && pvt->model >= 0x30) in f1x_translate_sysaddr_to_cs()
2112 cs_found = f15_m30h_match_to_this_node(pvt, range, in f1x_translate_sysaddr_to_cs()
2116 else if ((get_dram_base(pvt, range) <= sys_addr) && in f1x_translate_sysaddr_to_cs()
2117 (get_dram_limit(pvt, range) >= sys_addr)) { in f1x_translate_sysaddr_to_cs()
2118 cs_found = f1x_match_to_this_node(pvt, range, in f1x_translate_sysaddr_to_cs()
2137 struct amd64_pvt *pvt = mci->pvt_info; in f1x_map_sysaddr_to_csrow() local
2141 err->csrow = f1x_translate_sysaddr_to_cs(pvt, sys_addr, &err->channel); in f1x_map_sysaddr_to_csrow()
2152 if (dct_ganging_enabled(pvt)) in f1x_map_sysaddr_to_csrow()
2160 static void debug_display_dimm_sizes(struct amd64_pvt *pvt, u8 ctrl) in debug_display_dimm_sizes() argument
2163 u32 *dcsb = ctrl ? pvt->csels[1].csbases : pvt->csels[0].csbases; in debug_display_dimm_sizes()
2164 u32 dbam = ctrl ? pvt->dbam1 : pvt->dbam0; in debug_display_dimm_sizes()
2166 if (pvt->fam == 0xf) { in debug_display_dimm_sizes()
2168 if (pvt->ext_model < K8_REV_F) in debug_display_dimm_sizes()
2174 if (pvt->fam == 0x10) { in debug_display_dimm_sizes()
2175 dbam = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->dbam1 in debug_display_dimm_sizes()
2176 : pvt->dbam0; in debug_display_dimm_sizes()
2177 dcsb = (ctrl && !dct_ganging_enabled(pvt)) ? in debug_display_dimm_sizes()
2178 pvt->csels[1].csbases : in debug_display_dimm_sizes()
2179 pvt->csels[0].csbases; in debug_display_dimm_sizes()
2181 dbam = pvt->dbam0; in debug_display_dimm_sizes()
2182 dcsb = pvt->csels[1].csbases; in debug_display_dimm_sizes()
2200 size0 = pvt->ops->dbam_to_cs(pvt, ctrl, in debug_display_dimm_sizes()
2206 size1 = pvt->ops->dbam_to_cs(pvt, ctrl, in debug_display_dimm_sizes()
2501 struct amd64_pvt *pvt = mci->pvt_info; in get_channel_from_ecc_syndrome() local
2504 if (pvt->ecc_sym_sz == 8) in get_channel_from_ecc_syndrome()
2507 pvt->ecc_sym_sz); in get_channel_from_ecc_syndrome()
2508 else if (pvt->ecc_sym_sz == 4) in get_channel_from_ecc_syndrome()
2511 pvt->ecc_sym_sz); in get_channel_from_ecc_syndrome()
2513 amd64_warn("Illegal syndrome type: %u\n", pvt->ecc_sym_sz); in get_channel_from_ecc_syndrome()
2517 return map_err_sym_to_channel(err_sym, pvt->ecc_sym_sz); in get_channel_from_ecc_syndrome()
2570 struct amd64_pvt *pvt; in decode_bus_error() local
2581 pvt = mci->pvt_info; in decode_bus_error()
2593 sys_addr = get_error_address(pvt, m); in decode_bus_error()
2598 pvt->ops->map_sysaddr_to_csrow(mci, sys_addr, &err); in decode_bus_error()
2621 struct amd64_pvt *pvt; in decode_umc_error() local
2629 pvt = mci->pvt_info; in decode_umc_error()
2654 if (umc_normaddr_to_sysaddr(m->addr, pvt->mc_node_id, err.channel, &sys_addr)) { in decode_umc_error()
2666 * Use pvt->F3 which contains the F3 CPU PCI device to get the related
2671 reserve_mc_sibling_devs(struct amd64_pvt *pvt, u16 pci_id1, u16 pci_id2) in reserve_mc_sibling_devs() argument
2673 if (pvt->umc) { in reserve_mc_sibling_devs()
2674 pvt->F0 = pci_get_related_function(pvt->F3->vendor, pci_id1, pvt->F3); in reserve_mc_sibling_devs()
2675 if (!pvt->F0) { in reserve_mc_sibling_devs()
2680 pvt->F6 = pci_get_related_function(pvt->F3->vendor, pci_id2, pvt->F3); in reserve_mc_sibling_devs()
2681 if (!pvt->F6) { in reserve_mc_sibling_devs()
2682 pci_dev_put(pvt->F0); in reserve_mc_sibling_devs()
2683 pvt->F0 = NULL; in reserve_mc_sibling_devs()
2690 pci_ctl_dev = &pvt->F0->dev; in reserve_mc_sibling_devs()
2692 edac_dbg(1, "F0: %s\n", pci_name(pvt->F0)); in reserve_mc_sibling_devs()
2693 edac_dbg(1, "F3: %s\n", pci_name(pvt->F3)); in reserve_mc_sibling_devs()
2694 edac_dbg(1, "F6: %s\n", pci_name(pvt->F6)); in reserve_mc_sibling_devs()
2700 pvt->F1 = pci_get_related_function(pvt->F3->vendor, pci_id1, pvt->F3); in reserve_mc_sibling_devs()
2701 if (!pvt->F1) { in reserve_mc_sibling_devs()
2707 pvt->F2 = pci_get_related_function(pvt->F3->vendor, pci_id2, pvt->F3); in reserve_mc_sibling_devs()
2708 if (!pvt->F2) { in reserve_mc_sibling_devs()
2709 pci_dev_put(pvt->F1); in reserve_mc_sibling_devs()
2710 pvt->F1 = NULL; in reserve_mc_sibling_devs()
2717 pci_ctl_dev = &pvt->F2->dev; in reserve_mc_sibling_devs()
2719 edac_dbg(1, "F1: %s\n", pci_name(pvt->F1)); in reserve_mc_sibling_devs()
2720 edac_dbg(1, "F2: %s\n", pci_name(pvt->F2)); in reserve_mc_sibling_devs()
2721 edac_dbg(1, "F3: %s\n", pci_name(pvt->F3)); in reserve_mc_sibling_devs()
2726 static void free_mc_sibling_devs(struct amd64_pvt *pvt) in free_mc_sibling_devs() argument
2728 if (pvt->umc) { in free_mc_sibling_devs()
2729 pci_dev_put(pvt->F0); in free_mc_sibling_devs()
2730 pci_dev_put(pvt->F6); in free_mc_sibling_devs()
2732 pci_dev_put(pvt->F1); in free_mc_sibling_devs()
2733 pci_dev_put(pvt->F2); in free_mc_sibling_devs()
2737 static void determine_ecc_sym_sz(struct amd64_pvt *pvt) in determine_ecc_sym_sz() argument
2739 pvt->ecc_sym_sz = 4; in determine_ecc_sym_sz()
2741 if (pvt->umc) { in determine_ecc_sym_sz()
2746 if (pvt->umc[i].sdp_ctrl & UMC_SDP_INIT) { in determine_ecc_sym_sz()
2747 if (pvt->umc[i].ecc_ctrl & BIT(9)) { in determine_ecc_sym_sz()
2748 pvt->ecc_sym_sz = 16; in determine_ecc_sym_sz()
2750 } else if (pvt->umc[i].ecc_ctrl & BIT(7)) { in determine_ecc_sym_sz()
2751 pvt->ecc_sym_sz = 8; in determine_ecc_sym_sz()
2756 } else if (pvt->fam >= 0x10) { in determine_ecc_sym_sz()
2759 amd64_read_pci_cfg(pvt->F3, EXT_NB_MCA_CFG, &tmp); in determine_ecc_sym_sz()
2761 if (pvt->fam != 0x16) in determine_ecc_sym_sz()
2762 amd64_read_dct_pci_cfg(pvt, 1, DBAM0, &pvt->dbam1); in determine_ecc_sym_sz()
2765 if ((pvt->fam > 0x10 || pvt->model > 7) && tmp & BIT(25)) in determine_ecc_sym_sz()
2766 pvt->ecc_sym_sz = 8; in determine_ecc_sym_sz()
2773 static void __read_mc_regs_df(struct amd64_pvt *pvt) in __read_mc_regs_df() argument
2775 u8 nid = pvt->mc_node_id; in __read_mc_regs_df()
2783 umc = &pvt->umc[i]; in __read_mc_regs_df()
2797 static void read_mc_regs(struct amd64_pvt *pvt) in read_mc_regs() argument
2806 rdmsrl(MSR_K8_TOP_MEM1, pvt->top_mem); in read_mc_regs()
2807 edac_dbg(0, " TOP_MEM: 0x%016llx\n", pvt->top_mem); in read_mc_regs()
2812 rdmsrl(MSR_K8_TOP_MEM2, pvt->top_mem2); in read_mc_regs()
2813 edac_dbg(0, " TOP_MEM2: 0x%016llx\n", pvt->top_mem2); in read_mc_regs()
2818 if (pvt->umc) { in read_mc_regs()
2819 __read_mc_regs_df(pvt); in read_mc_regs()
2820 amd64_read_pci_cfg(pvt->F0, DF_DHAR, &pvt->dhar); in read_mc_regs()
2825 amd64_read_pci_cfg(pvt->F3, NBCAP, &pvt->nbcap); in read_mc_regs()
2827 read_dram_ctl_register(pvt); in read_mc_regs()
2833 read_dram_base_limit_regs(pvt, range); in read_mc_regs()
2835 rw = dram_rw(pvt, range); in read_mc_regs()
2841 get_dram_base(pvt, range), in read_mc_regs()
2842 get_dram_limit(pvt, range)); in read_mc_regs()
2845 dram_intlv_en(pvt, range) ? "Enabled" : "Disabled", in read_mc_regs()
2848 dram_intlv_sel(pvt, range), in read_mc_regs()
2849 dram_dst_node(pvt, range)); in read_mc_regs()
2852 amd64_read_pci_cfg(pvt->F1, DHAR, &pvt->dhar); in read_mc_regs()
2853 amd64_read_dct_pci_cfg(pvt, 0, DBAM0, &pvt->dbam0); in read_mc_regs()
2855 amd64_read_pci_cfg(pvt->F3, F10_ONLINE_SPARE, &pvt->online_spare); in read_mc_regs()
2857 amd64_read_dct_pci_cfg(pvt, 0, DCLR0, &pvt->dclr0); in read_mc_regs()
2858 amd64_read_dct_pci_cfg(pvt, 0, DCHR0, &pvt->dchr0); in read_mc_regs()
2860 if (!dct_ganging_enabled(pvt)) { in read_mc_regs()
2861 amd64_read_dct_pci_cfg(pvt, 1, DCLR0, &pvt->dclr1); in read_mc_regs()
2862 amd64_read_dct_pci_cfg(pvt, 1, DCHR0, &pvt->dchr1); in read_mc_regs()
2866 read_dct_base_mask(pvt); in read_mc_regs()
2868 determine_memory_type(pvt); in read_mc_regs()
2869 edac_dbg(1, " DIMM type: %s\n", edac_mem_types[pvt->dram_type]); in read_mc_regs()
2871 determine_ecc_sym_sz(pvt); in read_mc_regs()
2908 static u32 get_csrow_nr_pages(struct amd64_pvt *pvt, u8 dct, int csrow_nr_orig) in get_csrow_nr_pages() argument
2910 u32 dbam = dct ? pvt->dbam1 : pvt->dbam0; in get_csrow_nr_pages()
2914 if (!pvt->umc) { in get_csrow_nr_pages()
2918 cs_mode = f17_get_cs_mode(csrow_nr >> 1, dct, pvt); in get_csrow_nr_pages()
2921 nr_pages = pvt->ops->dbam_to_cs(pvt, dct, cs_mode, csrow_nr); in get_csrow_nr_pages()
2933 struct amd64_pvt *pvt = mci->pvt_info; in init_csrows_df() local
2954 for_each_chip_select(cs, umc, pvt) { in init_csrows_df()
2955 if (!csrow_enabled(cs, umc, pvt)) in init_csrows_df()
2962 pvt->mc_node_id, cs); in init_csrows_df()
2964 dimm->nr_pages = get_csrow_nr_pages(pvt, umc, cs); in init_csrows_df()
2965 dimm->mtype = pvt->dram_type; in init_csrows_df()
2981 struct amd64_pvt *pvt = mci->pvt_info; in init_csrows() local
2989 if (pvt->umc) in init_csrows()
2992 amd64_read_pci_cfg(pvt->F3, NBCFG, &val); in init_csrows()
2994 pvt->nbcfg = val; in init_csrows()
2997 pvt->mc_node_id, val, in init_csrows()
3003 for_each_chip_select(i, 0, pvt) { in init_csrows()
3004 bool row_dct0 = !!csrow_enabled(i, 0, pvt); in init_csrows()
3007 if (pvt->fam != 0xf) in init_csrows()
3008 row_dct1 = !!csrow_enabled(i, 1, pvt); in init_csrows()
3017 pvt->mc_node_id, i); in init_csrows()
3020 nr_pages = get_csrow_nr_pages(pvt, 0, i); in init_csrows()
3025 if (pvt->fam != 0xf && row_dct1) { in init_csrows()
3026 int row_dct1_pages = get_csrow_nr_pages(pvt, 1, i); in init_csrows()
3035 if (pvt->nbcfg & NBCFG_ECC_ENABLE) { in init_csrows()
3036 edac_mode = (pvt->nbcfg & NBCFG_CHIPKILL) in init_csrows()
3041 for (j = 0; j < pvt->channel_count; j++) { in init_csrows()
3043 dimm->mtype = pvt->dram_type; in init_csrows()
3212 static bool ecc_enabled(struct amd64_pvt *pvt) in ecc_enabled() argument
3214 u16 nid = pvt->mc_node_id; in ecc_enabled()
3224 umc = &pvt->umc[i]; in ecc_enabled()
3245 amd64_read_pci_cfg(pvt->F3, NBCFG, &value); in ecc_enabled()
3265 f17h_determine_edac_ctl_cap(struct mem_ctl_info *mci, struct amd64_pvt *pvt) in f17h_determine_edac_ctl_cap() argument
3270 if (pvt->umc[i].sdp_ctrl & UMC_SDP_INIT) { in f17h_determine_edac_ctl_cap()
3271 ecc_en &= !!(pvt->umc[i].umc_cap_hi & UMC_ECC_ENABLED); in f17h_determine_edac_ctl_cap()
3272 cpk_en &= !!(pvt->umc[i].umc_cap_hi & UMC_ECC_CHIPKILL_CAP); in f17h_determine_edac_ctl_cap()
3274 dev_x4 &= !!(pvt->umc[i].dimm_cfg & BIT(6)); in f17h_determine_edac_ctl_cap()
3275 dev_x16 &= !!(pvt->umc[i].dimm_cfg & BIT(7)); in f17h_determine_edac_ctl_cap()
3297 struct amd64_pvt *pvt = mci->pvt_info; in setup_mci_misc_attrs() local
3302 if (pvt->umc) { in setup_mci_misc_attrs()
3303 f17h_determine_edac_ctl_cap(mci, pvt); in setup_mci_misc_attrs()
3305 if (pvt->nbcap & NBCAP_SECDED) in setup_mci_misc_attrs()
3308 if (pvt->nbcap & NBCAP_CHIPKILL) in setup_mci_misc_attrs()
3312 mci->edac_cap = determine_edac_cap(pvt); in setup_mci_misc_attrs()
3315 mci->dev_name = pci_name(pvt->F3); in setup_mci_misc_attrs()
3326 static struct amd64_family_type *per_family_init(struct amd64_pvt *pvt) in per_family_init() argument
3328 pvt->ext_model = boot_cpu_data.x86_model >> 4; in per_family_init()
3329 pvt->stepping = boot_cpu_data.x86_stepping; in per_family_init()
3330 pvt->model = boot_cpu_data.x86_model; in per_family_init()
3331 pvt->fam = boot_cpu_data.x86; in per_family_init()
3333 switch (pvt->fam) { in per_family_init()
3336 pvt->ops = &family_types[K8_CPUS].ops; in per_family_init()
3341 pvt->ops = &family_types[F10_CPUS].ops; in per_family_init()
3345 if (pvt->model == 0x30) { in per_family_init()
3347 pvt->ops = &family_types[F15_M30H_CPUS].ops; in per_family_init()
3349 } else if (pvt->model == 0x60) { in per_family_init()
3351 pvt->ops = &family_types[F15_M60H_CPUS].ops; in per_family_init()
3354 } else if (pvt->model == 0x13) { in per_family_init()
3358 pvt->ops = &family_types[F15_CPUS].ops; in per_family_init()
3363 if (pvt->model == 0x30) { in per_family_init()
3365 pvt->ops = &family_types[F16_M30H_CPUS].ops; in per_family_init()
3369 pvt->ops = &family_types[F16_CPUS].ops; in per_family_init()
3373 if (pvt->model >= 0x10 && pvt->model <= 0x2f) { in per_family_init()
3375 pvt->ops = &family_types[F17_M10H_CPUS].ops; in per_family_init()
3377 } else if (pvt->model >= 0x30 && pvt->model <= 0x3f) { in per_family_init()
3379 pvt->ops = &family_types[F17_M30H_CPUS].ops; in per_family_init()
3381 } else if (pvt->model >= 0x60 && pvt->model <= 0x6f) { in per_family_init()
3383 pvt->ops = &family_types[F17_M60H_CPUS].ops; in per_family_init()
3385 } else if (pvt->model >= 0x70 && pvt->model <= 0x7f) { in per_family_init()
3387 pvt->ops = &family_types[F17_M70H_CPUS].ops; in per_family_init()
3393 pvt->ops = &family_types[F17_CPUS].ops; in per_family_init()
3395 if (pvt->fam == 0x18) in per_family_init()
3400 if (pvt->model >= 0x20 && pvt->model <= 0x2f) { in per_family_init()
3402 pvt->ops = &family_types[F17_M70H_CPUS].ops; in per_family_init()
3407 pvt->ops = &family_types[F19_CPUS].ops; in per_family_init()
3417 (pvt->fam == 0xf ? in per_family_init()
3418 (pvt->ext_model >= K8_REV_F ? "revF or later " in per_family_init()
3420 : ""), pvt->mc_node_id); in per_family_init()
3434 static int hw_info_get(struct amd64_pvt *pvt) in hw_info_get() argument
3439 if (pvt->fam >= 0x17) { in hw_info_get()
3440 pvt->umc = kcalloc(fam_type->max_mcs, sizeof(struct amd64_umc), GFP_KERNEL); in hw_info_get()
3441 if (!pvt->umc) in hw_info_get()
3451 ret = reserve_mc_sibling_devs(pvt, pci_id1, pci_id2); in hw_info_get()
3455 read_mc_regs(pvt); in hw_info_get()
3460 static void hw_info_put(struct amd64_pvt *pvt) in hw_info_put() argument
3462 if (pvt->F0 || pvt->F1) in hw_info_put()
3463 free_mc_sibling_devs(pvt); in hw_info_put()
3465 kfree(pvt->umc); in hw_info_put()
3468 static int init_one_instance(struct amd64_pvt *pvt) in init_one_instance() argument
3479 pvt->channel_count = pvt->ops->early_channel_count(pvt); in init_one_instance()
3480 if (pvt->channel_count < 0) in init_one_instance()
3485 layers[0].size = pvt->csels[0].b_cnt; in init_one_instance()
3497 mci = edac_mc_alloc(pvt->mc_node_id, ARRAY_SIZE(layers), layers, 0); in init_one_instance()
3501 mci->pvt_info = pvt; in init_one_instance()
3502 mci->pdev = &pvt->F3->dev; in init_one_instance()
3519 static bool instance_has_memory(struct amd64_pvt *pvt) in instance_has_memory() argument
3525 for_each_chip_select(cs, dct, pvt) in instance_has_memory()
3526 cs_enabled |= csrow_enabled(cs, dct, pvt); in instance_has_memory()
3535 struct amd64_pvt *pvt = NULL; in probe_one_instance() local
3546 pvt = kzalloc(sizeof(struct amd64_pvt), GFP_KERNEL); in probe_one_instance()
3547 if (!pvt) in probe_one_instance()
3550 pvt->mc_node_id = nid; in probe_one_instance()
3551 pvt->F3 = F3; in probe_one_instance()
3554 fam_type = per_family_init(pvt); in probe_one_instance()
3558 ret = hw_info_get(pvt); in probe_one_instance()
3563 if (!instance_has_memory(pvt)) { in probe_one_instance()
3568 if (!ecc_enabled(pvt)) { in probe_one_instance()
3584 ret = init_one_instance(pvt); in probe_one_instance()
3594 dump_misc_regs(pvt); in probe_one_instance()
3599 hw_info_put(pvt); in probe_one_instance()
3600 kfree(pvt); in probe_one_instance()
3615 struct amd64_pvt *pvt; in remove_one_instance() local
3622 pvt = mci->pvt_info; in remove_one_instance()
3632 hw_info_put(pvt); in remove_one_instance()
3633 kfree(pvt); in remove_one_instance()