| /kernel/linux/linux-4.19/Documentation/admin-guide/ |
| D | ramoops.rst | 27 Typically the default value of ``mem_type=0`` should be used as that sets the pstore 39 variable while setting 0 in that variable dumps only the panics. 61 mem=128M ramoops.mem_address=0x8000000 ramoops.ecc=1 74 reg = <0 0x8f000000 0 0x100000>; 75 record-size = <0x4000>; 76 console-size = <0x4000>; 147 0 ffffffff8101ea64 ffffffff8101bcda native_apic_mem_read <- disconnect_bsp_APIC+0x6a/0xc0 148 0 ffffffff8101ea44 ffffffff8101bcf6 native_apic_mem_write <- disconnect_bsp_APIC+0x86/0xc0 149 0 ffffffff81020084 ffffffff8101a4b5 hpet_disable <- native_machine_shutdown+0x75/0x90 150 0 ffffffff81005f94 ffffffff8101a4bb iommu_shutdown_noop <- native_machine_shutdown+0x7b/0x90 [all …]
|
| /kernel/linux/linux-5.10/Documentation/admin-guide/ |
| D | ramoops.rst | 27 Typically the default value of ``mem_type=0`` should be used as that sets the pstore 42 ``max_reason`` should be set to 1 (KMSG_DUMP_PANIC). Setting this to 0 67 mem=128M ramoops.mem_address=0x8000000 ramoops.ecc=1 80 reg = <0 0x8f000000 0 0x100000>; 81 record-size = <0x4000>; 82 console-size = <0x4000>; 153 0 ffffffff8101ea64 ffffffff8101bcda native_apic_mem_read <- disconnect_bsp_APIC+0x6a/0xc0 154 0 ffffffff8101ea44 ffffffff8101bcf6 native_apic_mem_write <- disconnect_bsp_APIC+0x86/0xc0 155 0 ffffffff81020084 ffffffff8101a4b5 hpet_disable <- native_machine_shutdown+0x75/0x90 156 0 ffffffff81005f94 ffffffff8101a4bb iommu_shutdown_noop <- native_machine_shutdown+0x7b/0x90 [all …]
|
| /kernel/linux/linux-5.10/drivers/firewire/ |
| D | ohci.h | 7 #define OHCI1394_Version 0x000 8 #define OHCI1394_GUID_ROM 0x004 9 #define OHCI1394_ATRetries 0x008 10 #define OHCI1394_CSRData 0x00C 11 #define OHCI1394_CSRCompareData 0x010 12 #define OHCI1394_CSRControl 0x014 13 #define OHCI1394_ConfigROMhdr 0x018 14 #define OHCI1394_BusID 0x01C 15 #define OHCI1394_BusOptions 0x020 16 #define OHCI1394_GUIDHi 0x024 [all …]
|
| /kernel/linux/linux-4.19/drivers/firewire/ |
| D | ohci.h | 7 #define OHCI1394_Version 0x000 8 #define OHCI1394_GUID_ROM 0x004 9 #define OHCI1394_ATRetries 0x008 10 #define OHCI1394_CSRData 0x00C 11 #define OHCI1394_CSRCompareData 0x010 12 #define OHCI1394_CSRControl 0x014 13 #define OHCI1394_ConfigROMhdr 0x018 14 #define OHCI1394_BusID 0x01C 15 #define OHCI1394_BusOptions 0x020 16 #define OHCI1394_GUIDHi 0x024 [all …]
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/pinctrl/ |
| D | aspeed,ast2500-pinctrl.yaml | 35 0: compatible with "aspeed,ast2500-gfx", "syscon" 81 reg = <0x1e6e2000 0x1a8>; 101 reg = <0x1e6e6000 0x1000>; 107 reg = <0x1e789000 0x1000>; 111 ranges = <0x0 0x1e789000 0x1000>; 115 reg = <0x80 0x1e0>; 120 ranges = <0x0 0x80 0x1e0>; 124 reg = <0x20 0x24>, <0x48 0x8>;
|
| D | ti,iodelay.txt | 24 reg = <0x4844a000 0x0d1c>; 26 #size-cells = <0>; 35 0x18c A_DELAY_PS(0) G_DELAY_PS(120) /* CFG_GPMC_A19_IN */ 36 0x1a4 A_DELAY_PS(265) G_DELAY_PS(360) /* CFG_GPMC_A20_IN */ 37 0x1b0 A_DELAY_PS(0) G_DELAY_PS(120) /* CFG_GPMC_A21_IN */ 38 0x1bc A_DELAY_PS(0) G_DELAY_PS(120) /* CFG_GPMC_A22_IN */ 39 0x1c8 A_DELAY_PS(287) G_DELAY_PS(420) /* CFG_GPMC_A23_IN */ 40 0x1d4 A_DELAY_PS(144) G_DELAY_PS(240) /* CFG_GPMC_A24_IN */ 41 0x1e0 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A25_IN */ 42 0x1ec A_DELAY_PS(120) G_DELAY_PS(0) /* CFG_GPMC_A26_IN */ [all …]
|
| /kernel/linux/linux-5.10/sound/pci/ice1712/ |
| D | wm8766.h | 13 #define WM8766_REG_DACL1 0x00 14 #define WM8766_REG_DACR1 0x01 15 #define WM8766_VOL_MASK 0x1ff /* incl. update bit */ 17 #define WM8766_REG_DACCTRL1 0x02 18 #define WM8766_DAC_MUTEALL (1 << 0) 23 #define WM8766_DAC_PL_MASK 0x1e0 30 #define WM8766_REG_IFCTRL 0x03 31 #define WM8766_IF_FMT_RIGHTJ (0 << 0) 32 #define WM8766_IF_FMT_LEFTJ (1 << 0) 33 #define WM8766_IF_FMT_I2S (2 << 0) [all …]
|
| /kernel/linux/linux-5.10/drivers/phy/qualcomm/ |
| D | phy-qcom-qmp.h | 10 #define QSERDES_COM_BG_TIMER 0x00c 11 #define QSERDES_COM_SSC_EN_CENTER 0x010 12 #define QSERDES_COM_SSC_ADJ_PER1 0x014 13 #define QSERDES_COM_SSC_ADJ_PER2 0x018 14 #define QSERDES_COM_SSC_PER1 0x01c 15 #define QSERDES_COM_SSC_PER2 0x020 16 #define QSERDES_COM_SSC_STEP_SIZE1 0x024 17 #define QSERDES_COM_SSC_STEP_SIZE2 0x028 18 #define QSERDES_COM_BIAS_EN_CLKBUFLR_EN 0x034 19 #define QSERDES_COM_CLK_ENABLE1 0x038 [all …]
|
| /kernel/linux/linux-4.19/sound/pci/ice1712/ |
| D | wm8766.h | 27 #define WM8766_REG_DACL1 0x00 28 #define WM8766_REG_DACR1 0x01 29 #define WM8766_VOL_MASK 0x1ff /* incl. update bit */ 31 #define WM8766_REG_DACCTRL1 0x02 32 #define WM8766_DAC_MUTEALL (1 << 0) 37 #define WM8766_DAC_PL_MASK 0x1e0 44 #define WM8766_REG_IFCTRL 0x03 45 #define WM8766_IF_FMT_RIGHTJ (0 << 0) 46 #define WM8766_IF_FMT_LEFTJ (1 << 0) 47 #define WM8766_IF_FMT_I2S (2 << 0) [all …]
|
| /kernel/linux/linux-4.19/Documentation/devicetree/bindings/pinctrl/ |
| D | pinctrl-aspeed.txt | 19 0: compatible with "aspeed,ast2500-gfx", "syscon" 101 reg = <0x1e6e2000 0x1a8>; 125 reg = <0x1e6e2000 0x1a8>; 145 reg = <0x1e6e6000 0x1000>; 151 reg = <0x1e789000 0x1000>; 155 ranges = <0x0 0x1e789000 0x1000>; 159 reg = <0x80 0x1e0>; 164 ranges = <0x0 0x80 0x1e0>; 168 reg = <0x20 0x24 0x48 0x8>;
|
| D | ti,iodelay.txt | 24 reg = <0x4844a000 0x0d1c>; 26 #size-cells = <0>; 35 0x18c A_DELAY_PS(0) G_DELAY_PS(120) /* CFG_GPMC_A19_IN */ 36 0x1a4 A_DELAY_PS(265) G_DELAY_PS(360) /* CFG_GPMC_A20_IN */ 37 0x1b0 A_DELAY_PS(0) G_DELAY_PS(120) /* CFG_GPMC_A21_IN */ 38 0x1bc A_DELAY_PS(0) G_DELAY_PS(120) /* CFG_GPMC_A22_IN */ 39 0x1c8 A_DELAY_PS(287) G_DELAY_PS(420) /* CFG_GPMC_A23_IN */ 40 0x1d4 A_DELAY_PS(144) G_DELAY_PS(240) /* CFG_GPMC_A24_IN */ 41 0x1e0 A_DELAY_PS(0) G_DELAY_PS(0) /* CFG_GPMC_A25_IN */ 42 0x1ec A_DELAY_PS(120) G_DELAY_PS(0) /* CFG_GPMC_A26_IN */ [all …]
|
| /kernel/linux/linux-5.10/drivers/pinctrl/samsung/ |
| D | pinctrl-exynos-arm.c | 27 .reg_offset = { 0x00, 0x04, 0x08, 0x0c, 0x10, 0x14, }, 32 .reg_offset = { 0x00, 0x04, 0x08, 0x0c, }, 36 #define S5P_OTHERS 0xE000 73 clk_base = of_iomap(np, 0); in s5pv210_retention_init() 93 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00), 94 EXYNOS_PIN_BANK_EINTG(4, 0x020, "gpa1", 0x04), 95 EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpb", 0x08), 96 EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpc0", 0x0c), 97 EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpc1", 0x10), 98 EXYNOS_PIN_BANK_EINTG(4, 0x0a0, "gpd0", 0x14), [all …]
|
| /kernel/linux/linux-4.19/drivers/pinctrl/samsung/ |
| D | pinctrl-exynos-arm.c | 27 .reg_offset = { 0x00, 0x04, 0x08, 0x0c, 0x10, 0x14, }, 32 .reg_offset = { 0x00, 0x04, 0x08, 0x0c, }, 36 #define S5P_OTHERS 0xE000 73 clk_base = of_iomap(np, 0); in s5pv210_retention_init() 93 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00), 94 EXYNOS_PIN_BANK_EINTG(4, 0x020, "gpa1", 0x04), 95 EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpb", 0x08), 96 EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpc0", 0x0c), 97 EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpc1", 0x10), 98 EXYNOS_PIN_BANK_EINTG(4, 0x0a0, "gpd0", 0x14), [all …]
|
| /kernel/linux/linux-5.10/Documentation/ABI/testing/ |
| D | sysfs-driver-jz4780-efuse | 10 0x000 64 bit Random Number 11 0x008 128 bit Ingenic Chip ID 12 0x018 128 bit Customer ID 13 0x028 3520 bit Reserved 14 0x1E0 8 bit Protect Segment 15 0x1E1 2296 bit HDMI Key 16 0x300 2048 bit Security boot key
|
| /kernel/linux/linux-4.19/arch/mips/loongson64/common/ |
| D | uart_base.c | 29 loongson_uart_base[0] = LOONGSON_REG_BASE + 0x1e0; in prom_init_loongson_uart_base() 32 loongson_uart_base[0] = LOONGSON_PCIIO_BASE + 0x3f8; in prom_init_loongson_uart_base() 36 loongson_uart_base[0] = LOONGSON_PCIIO_BASE + 0x2f8; in prom_init_loongson_uart_base() 44 loongson_uart_base[0] = LOONGSON_LIO1_BASE + 0x3f8; in prom_init_loongson_uart_base() 48 _loongson_uart_base[0] = in prom_init_loongson_uart_base() 49 (unsigned long)ioremap_nocache(loongson_uart_base[0], 8); in prom_init_loongson_uart_base()
|
| /kernel/linux/linux-4.19/drivers/media/platform/coda/ |
| D | coda_regs.h | 18 #define CODA_REG_BIT_CODE_RUN 0x000 19 #define CODA_REG_RUN_ENABLE (1 << 0) 20 #define CODA_REG_BIT_CODE_DOWN 0x004 21 #define CODA_DOWN_ADDRESS_SET(x) (((x) & 0xffff) << 16) 22 #define CODA_DOWN_DATA_SET(x) ((x) & 0xffff) 23 #define CODA_REG_BIT_HOST_IN_REQ 0x008 24 #define CODA_REG_BIT_INT_CLEAR 0x00c 25 #define CODA_REG_BIT_INT_CLEAR_SET 0x1 26 #define CODA_REG_BIT_INT_STATUS 0x010 27 #define CODA_REG_BIT_CODE_RESET 0x014 [all …]
|
| /kernel/linux/linux-5.10/arch/sh/drivers/pci/ |
| D | pci-sh7780.h | 13 #define PCIECR 0xFE000008 14 #define PCIECR_ENBL 0x01 17 #define SH7780_PCI_CONFIG_BASE 0xFD000000 /* Config space base addr */ 18 #define SH7780_PCI_CONFIG_SIZE 0x01000000 /* Config space size */ 20 #define SH7780_PCIREG_BASE 0xFE040000 /* PCI regs base address */ 23 #define SH7780_PCIIR 0x114 /* PCI Interrupt Register */ 24 #define SH7780_PCIIMR 0x118 /* PCI Interrupt Mask Register */ 25 #define SH7780_PCIAIR 0x11C /* Error Address Register */ 26 #define SH7780_PCICIR 0x120 /* Error Command/Data Register */ 27 #define SH7780_PCIAINT 0x130 /* Arbiter Interrupt Register */ [all …]
|
| /kernel/linux/linux-4.19/Documentation/devicetree/bindings/mfd/ |
| D | aspeed-lpc.txt | 6 peripheral devices, replacing the use of the ISA bus in the age of PCI[0]. The 38 [0] http://www.intel.com/design/chipsets/industry/25128901.pdf 55 - ranges: Maps 0 to the physical address and length of the LPC memory 83 - ranges: Maps 0 to the address and length of the host-related LPC memory 90 reg = <0x1e789000 0x1000>; 94 ranges = <0x0 0x1e789000 0x1000>; 96 lpc_bmc: lpc-bmc@0 { 98 reg = <0x0 0x80>; 103 reg = <0x80 0x1e0>; 108 ranges = <0x0 0x80 0x1e0>; [all …]
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/mfd/ |
| D | aspeed-lpc.txt | 6 peripheral devices, replacing the use of the ISA bus in the age of PCI[0]. The 38 [0] http://www.intel.com/design/chipsets/industry/25128901.pdf 55 - ranges: Maps 0 to the physical address and length of the LPC memory 83 - ranges: Maps 0 to the address and length of the host-related LPC memory 90 reg = <0x1e789000 0x1000>; 94 ranges = <0x0 0x1e789000 0x1000>; 96 lpc_bmc: lpc-bmc@0 { 98 reg = <0x0 0x80>; 103 reg = <0x80 0x1e0>; 108 ranges = <0x0 0x80 0x1e0>; [all …]
|
| /kernel/linux/linux-5.10/drivers/usb/host/ |
| D | bcma-hcd.c | 38 #define USB_BCMA_CLKCTLST_USB_CLK_REQ 0x00000100 56 for (i = 0; i < timeout; i++) { in bcma_wait_bits() 59 return 0; in bcma_wait_bits() 70 if (dev->bus->chipinfo.id == 0x4716) { in bcma_hcd_4716wa() 75 tmp = 0x1846b; /* set CDR to 0x11(fast) */ in bcma_hcd_4716wa() 77 tmp = 0x1046b; /* set CDR to 0x10(slow) */ in bcma_hcd_4716wa() 79 tmp = 0; in bcma_hcd_4716wa() 85 bcma_write32(dev, 0x524, 0x1); /* write sel to enable */ in bcma_hcd_4716wa() 88 bcma_write32(dev, 0x524, tmp); in bcma_hcd_4716wa() 90 bcma_write32(dev, 0x524, 0x4ab); in bcma_hcd_4716wa() [all …]
|
| /kernel/linux/linux-4.19/drivers/usb/host/ |
| D | bcma-hcd.c | 38 #define USB_BCMA_CLKCTLST_USB_CLK_REQ 0x00000100 56 for (i = 0; i < timeout; i++) { in bcma_wait_bits() 59 return 0; in bcma_wait_bits() 70 if (dev->bus->chipinfo.id == 0x4716) { in bcma_hcd_4716wa() 75 tmp = 0x1846b; /* set CDR to 0x11(fast) */ in bcma_hcd_4716wa() 77 tmp = 0x1046b; /* set CDR to 0x10(slow) */ in bcma_hcd_4716wa() 79 tmp = 0; in bcma_hcd_4716wa() 85 bcma_write32(dev, 0x524, 0x1); /* write sel to enable */ in bcma_hcd_4716wa() 88 bcma_write32(dev, 0x524, tmp); in bcma_hcd_4716wa() 90 bcma_write32(dev, 0x524, 0x4ab); in bcma_hcd_4716wa() [all …]
|
| /kernel/linux/linux-4.19/arch/sh/drivers/pci/ |
| D | pci-sh7780.h | 16 #define PCIECR 0xFE000008 17 #define PCIECR_ENBL 0x01 20 #define SH7780_PCI_CONFIG_BASE 0xFD000000 /* Config space base addr */ 21 #define SH7780_PCI_CONFIG_SIZE 0x01000000 /* Config space size */ 23 #define SH7780_PCIREG_BASE 0xFE040000 /* PCI regs base address */ 26 #define SH7780_PCIIR 0x114 /* PCI Interrupt Register */ 27 #define SH7780_PCIIMR 0x118 /* PCI Interrupt Mask Register */ 28 #define SH7780_PCIAIR 0x11C /* Error Address Register */ 29 #define SH7780_PCICIR 0x120 /* Error Command/Data Register */ 30 #define SH7780_PCIAINT 0x130 /* Arbiter Interrupt Register */ [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/msm/disp/dpu1/ |
| D | dpu_hw_catalog.c | 46 #define INTF_SDM845_MASK (0) 69 .max_mixer_blendstages = 0xb, 85 .max_mixer_blendstages = 0x9, 97 .max_mixer_blendstages = 0xb, 113 .max_mixer_blendstages = 0xb, 129 .base = 0x0, .len = 0x45C, 130 .features = 0, 131 .highest_bank_bit = 0x2, 133 .reg_off = 0x2AC, .bit_off = 0}, 135 .reg_off = 0x2B4, .bit_off = 0}, [all …]
|
| /kernel/linux/linux-5.10/sound/isa/sb/ |
| D | emu8000_patch.c | 29 for (i = 0; i < EMU8000_DRAM_VOICES; i++) { in snd_emu8000_open_dma() 35 EMU8000_VTFT_WRITE(emu, 30, 0); in snd_emu8000_open_dma() 36 EMU8000_PSST_WRITE(emu, 30, 0x1d8); in snd_emu8000_open_dma() 37 EMU8000_CSL_WRITE(emu, 30, 0x1e0); in snd_emu8000_open_dma() 38 EMU8000_CCCA_WRITE(emu, 30, 0x1d8); in snd_emu8000_open_dma() 39 EMU8000_VTFT_WRITE(emu, 31, 0); in snd_emu8000_open_dma() 40 EMU8000_PSST_WRITE(emu, 31, 0x1d8); in snd_emu8000_open_dma() 41 EMU8000_CSL_WRITE(emu, 31, 0x1e0); in snd_emu8000_open_dma() 42 EMU8000_CCCA_WRITE(emu, 31, 0x1d8); in snd_emu8000_open_dma() 44 return 0; in snd_emu8000_open_dma() [all …]
|
| /kernel/linux/linux-5.10/arch/arm/mach-tegra/ |
| D | irq.c | 26 #define SGI_MASK 0xFFFF 51 writel_relaxed(0x1E0, tegra_gic_cpu_base + GIC_CPU_CTRL); in tegra_gic_notifier()
|