| /kernel/linux/linux-5.10/drivers/net/wireless/quantenna/qtnfmac/pcie/ |
| D | topaz_pcie_regs.h | 8 #define PCIE_DMA_WR_INTR_STATUS(base) ((base) + 0x9bc) 9 #define PCIE_DMA_WR_INTR_MASK(base) ((base) + 0x9c4) 10 #define PCIE_DMA_WR_INTR_CLR(base) ((base) + 0x9c8) 11 #define PCIE_DMA_WR_ERR_STATUS(base) ((base) + 0x9cc) 12 #define PCIE_DMA_WR_DONE_IMWR_ADDR_LOW(base) ((base) + 0x9D0) 13 #define PCIE_DMA_WR_DONE_IMWR_ADDR_HIGH(base) ((base) + 0x9d4) 15 #define PCIE_DMA_RD_INTR_STATUS(base) ((base) + 0x310) 16 #define PCIE_DMA_RD_INTR_MASK(base) ((base) + 0x319) 17 #define PCIE_DMA_RD_INTR_CLR(base) ((base) + 0x31c) 18 #define PCIE_DMA_RD_ERR_STATUS_LOW(base) ((base) + 0x324) [all …]
|
| /kernel/linux/linux-4.19/arch/arm/boot/dts/ |
| D | imx25-pinfunc.h | 20 #define MX25_PAD_A10__A10 0x008 0x000 0x000 0x00 0x000 21 #define MX25_PAD_A10__GPIO_4_0 0x008 0x000 0x000 0x05 0x000 23 #define MX25_PAD_A13__A13 0x00c 0x22C 0x000 0x00 0x000 24 #define MX25_PAD_A13__GPIO_4_1 0x00c 0x22C 0x000 0x05 0x000 25 #define MX25_PAD_A13__LCDC_CLS 0x00c 0x22C 0x000 0x07 0x000 27 #define MX25_PAD_A14__A14 0x010 0x230 0x000 0x00 0x000 28 #define MX25_PAD_A14__GPIO_2_0 0x010 0x230 0x000 0x05 0x000 29 #define MX25_PAD_A14__SIM1_CLK1 0x010 0x230 0x000 0x06 0x000 30 #define MX25_PAD_A14__LCDC_SPL 0x010 0x230 0x000 0x07 0x000 32 #define MX25_PAD_A15__A15 0x014 0x234 0x000 0x00 0x000 [all …]
|
| D | imx53-pinfunc.h | 17 #define MX53_PAD_GPIO_19__KPP_COL_5 0x020 0x348 0x840 0x0 0x0 18 #define MX53_PAD_GPIO_19__GPIO4_5 0x020 0x348 0x000 0x1 0x0 19 #define MX53_PAD_GPIO_19__CCM_CLKO 0x020 0x348 0x000 0x2 0x0 20 #define MX53_PAD_GPIO_19__SPDIF_OUT1 0x020 0x348 0x000 0x3 0x0 21 #define MX53_PAD_GPIO_19__RTC_CE_RTC_EXT_TRIG2 0x020 0x348 0x000 0x4 0x0 22 #define MX53_PAD_GPIO_19__ECSPI1_RDY 0x020 0x348 0x000 0x5 0x0 23 #define MX53_PAD_GPIO_19__FEC_TDATA_3 0x020 0x348 0x000 0x6 0x0 24 #define MX53_PAD_GPIO_19__SRC_INT_BOOT 0x020 0x348 0x000 0x7 0x0 25 #define MX53_PAD_KEY_COL0__KPP_COL_0 0x024 0x34c 0x000 0x0 0x0 26 #define MX53_PAD_KEY_COL0__GPIO4_6 0x024 0x34c 0x000 0x1 0x0 [all …]
|
| /kernel/linux/linux-5.10/arch/arm/boot/dts/ |
| D | imx25-pinfunc.h | 16 #define MX25_PAD_A10__A10 0x008 0x000 0x000 0x00 0x000 17 #define MX25_PAD_A10__GPIO_4_0 0x008 0x000 0x000 0x05 0x000 19 #define MX25_PAD_A13__A13 0x00c 0x22C 0x000 0x00 0x000 20 #define MX25_PAD_A13__GPIO_4_1 0x00c 0x22C 0x000 0x05 0x000 21 #define MX25_PAD_A13__LCDC_CLS 0x00c 0x22C 0x000 0x07 0x000 23 #define MX25_PAD_A14__A14 0x010 0x230 0x000 0x00 0x000 24 #define MX25_PAD_A14__GPIO_2_0 0x010 0x230 0x000 0x05 0x000 25 #define MX25_PAD_A14__SIM1_CLK1 0x010 0x230 0x000 0x06 0x000 26 #define MX25_PAD_A14__LCDC_SPL 0x010 0x230 0x000 0x07 0x000 28 #define MX25_PAD_A15__A15 0x014 0x234 0x000 0x00 0x000 [all …]
|
| D | imx53-pinfunc.h | 13 #define MX53_PAD_GPIO_19__KPP_COL_5 0x020 0x348 0x840 0x0 0x0 14 #define MX53_PAD_GPIO_19__GPIO4_5 0x020 0x348 0x000 0x1 0x0 15 #define MX53_PAD_GPIO_19__CCM_CLKO 0x020 0x348 0x000 0x2 0x0 16 #define MX53_PAD_GPIO_19__SPDIF_OUT1 0x020 0x348 0x000 0x3 0x0 17 #define MX53_PAD_GPIO_19__RTC_CE_RTC_EXT_TRIG2 0x020 0x348 0x000 0x4 0x0 18 #define MX53_PAD_GPIO_19__ECSPI1_RDY 0x020 0x348 0x000 0x5 0x0 19 #define MX53_PAD_GPIO_19__FEC_TDATA_3 0x020 0x348 0x000 0x6 0x0 20 #define MX53_PAD_GPIO_19__SRC_INT_BOOT 0x020 0x348 0x000 0x7 0x0 21 #define MX53_PAD_KEY_COL0__KPP_COL_0 0x024 0x34c 0x000 0x0 0x0 22 #define MX53_PAD_KEY_COL0__GPIO4_6 0x024 0x34c 0x000 0x1 0x0 [all …]
|
| /kernel/linux/linux-5.10/drivers/clk/meson/ |
| D | axg.h | 19 #define HHI_MIPI_CNTL0 0x00 20 #define HHI_GP0_PLL_CNTL 0x40 21 #define HHI_GP0_PLL_CNTL2 0x44 22 #define HHI_GP0_PLL_CNTL3 0x48 23 #define HHI_GP0_PLL_CNTL4 0x4c 24 #define HHI_GP0_PLL_CNTL5 0x50 25 #define HHI_GP0_PLL_STS 0x54 26 #define HHI_GP0_PLL_CNTL1 0x58 27 #define HHI_HIFI_PLL_CNTL 0x80 28 #define HHI_HIFI_PLL_CNTL2 0x84 [all …]
|
| /kernel/linux/linux-4.19/drivers/clk/meson/ |
| D | axg.h | 19 #define HHI_MIPI_CNTL0 0x00 20 #define HHI_GP0_PLL_CNTL 0x40 21 #define HHI_GP0_PLL_CNTL2 0x44 22 #define HHI_GP0_PLL_CNTL3 0x48 23 #define HHI_GP0_PLL_CNTL4 0x4c 24 #define HHI_GP0_PLL_CNTL5 0x50 25 #define HHI_GP0_PLL_STS 0x54 26 #define HHI_GP0_PLL_CNTL1 0x58 27 #define HHI_HIFI_PLL_CNTL 0x80 28 #define HHI_HIFI_PLL_CNTL2 0x84 [all …]
|
| /kernel/linux/linux-5.10/drivers/media/common/b2c2/ |
| D | flexcop-reg.h | 11 FLEXCOP_UNK = 0, 18 FC_UNK = 0, 32 FC_USB = 0, 47 #define fc_data_Tag_ID_DVB 0x3e 48 #define fc_data_Tag_ID_ATSC 0x3f 49 #define fc_data_Tag_ID_IDSB 0x8b 51 #define fc_key_code_default 0x1 52 #define fc_key_code_even 0x2 53 #define fc_key_code_odd 0x3 64 FC_WRITE = 0, [all …]
|
| /kernel/linux/linux-4.19/drivers/media/common/b2c2/ |
| D | flexcop-reg.h | 11 FLEXCOP_UNK = 0, 18 FC_UNK = 0, 32 FC_USB = 0, 47 #define fc_data_Tag_ID_DVB 0x3e 48 #define fc_data_Tag_ID_ATSC 0x3f 49 #define fc_data_Tag_ID_IDSB 0x8b 51 #define fc_key_code_default 0x1 52 #define fc_key_code_even 0x2 53 #define fc_key_code_odd 0x3 64 FC_WRITE = 0, [all …]
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/arm/hisilicon/controller/ |
| D | sysctrl.yaml | 58 cpu 2, reg + 0x4; 59 cpu 3, reg + 0x8; 99 ranges = <0 0x802000 0x1000>; 100 reg = <0x802000 0x1000>; 102 smp-offset = <0x31c>; 103 resume-offset = <0x308>; 104 reboot-offset = <0x4>; 106 clock: clock@0 { 108 reg = <0 0x10000>; 116 reg = <0x10000000 0x1000>; [all …]
|
| /kernel/linux/linux-4.19/tools/perf/arch/powerpc/util/ |
| D | book3s_hcalls.h | 9 {0x4, "H_REMOVE"}, \ 10 {0x8, "H_ENTER"}, \ 11 {0xc, "H_READ"}, \ 12 {0x10, "H_CLEAR_MOD"}, \ 13 {0x14, "H_CLEAR_REF"}, \ 14 {0x18, "H_PROTECT"}, \ 15 {0x1c, "H_GET_TCE"}, \ 16 {0x20, "H_PUT_TCE"}, \ 17 {0x24, "H_SET_SPRG0"}, \ 18 {0x28, "H_SET_DABR"}, \ [all …]
|
| /kernel/linux/linux-5.10/tools/perf/arch/powerpc/util/ |
| D | book3s_hcalls.h | 9 {0x4, "H_REMOVE"}, \ 10 {0x8, "H_ENTER"}, \ 11 {0xc, "H_READ"}, \ 12 {0x10, "H_CLEAR_MOD"}, \ 13 {0x14, "H_CLEAR_REF"}, \ 14 {0x18, "H_PROTECT"}, \ 15 {0x1c, "H_GET_TCE"}, \ 16 {0x20, "H_PUT_TCE"}, \ 17 {0x24, "H_SET_SPRG0"}, \ 18 {0x28, "H_SET_DABR"}, \ [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/nouveau/nvkm/subdev/pmu/ |
| D | gk104.c | 36 nvkm_wr32(device, 0x00c800, 0x00000000); in magic_() 37 nvkm_wr32(device, 0x00c808, 0x00000000); in magic_() 38 nvkm_wr32(device, 0x00c800, ctrl); in magic_() 40 if (nvkm_rd32(device, 0x00c800) & 0x40000000) { in magic_() 42 nvkm_wr32(device, 0x00c804, 0x00000000); in magic_() 46 nvkm_wr32(device, 0x00c800, 0x00000000); in magic_() 52 magic_(device, 0x8000a41f | ctrl, 6); in magic() 53 magic_(device, 0x80000421 | ctrl, 1); in magic() 61 if (!(nvkm_fuse_read(device->fuse, 0x31c) & 0x00000001)) in gk104_pmu_pgob() 64 nvkm_mask(device, 0x000200, 0x00001000, 0x00000000); in gk104_pmu_pgob() [all …]
|
| /kernel/linux/linux-4.19/drivers/gpu/drm/nouveau/nvkm/subdev/pmu/ |
| D | gk104.c | 36 nvkm_wr32(device, 0x00c800, 0x00000000); in magic_() 37 nvkm_wr32(device, 0x00c808, 0x00000000); in magic_() 38 nvkm_wr32(device, 0x00c800, ctrl); in magic_() 40 if (nvkm_rd32(device, 0x00c800) & 0x40000000) { in magic_() 42 nvkm_wr32(device, 0x00c804, 0x00000000); in magic_() 46 nvkm_wr32(device, 0x00c800, 0x00000000); in magic_() 52 magic_(device, 0x8000a41f | ctrl, 6); in magic() 53 magic_(device, 0x80000421 | ctrl, 1); in magic() 61 if (!(nvkm_fuse_read(device->fuse, 0x31c) & 0x00000001)) in gk104_pmu_pgob() 64 nvkm_mask(device, 0x000200, 0x00001000, 0x00000000); in gk104_pmu_pgob() [all …]
|
| /kernel/linux/linux-4.19/drivers/video/fbdev/ |
| D | wm8505fb.c | 58 for (i = 0; i < 0x200; i += 4) in wm8505fb_init_hw() 59 writel(0, fbi->regbase + i); in wm8505fb_init_hw() 67 * 0x31C sets the correct color mode (RGB565) for WM8650 in wm8505fb_init_hw() 68 * Bit 8+9 (0x300) are ignored on WM8505 as reserved in wm8505fb_init_hw() 70 writel(0x31c, fbi->regbase + WMT_GOVR_COLORSPACE); in wm8505fb_init_hw() 78 writel(0xf, fbi->regbase + WMT_GOVR_FHI); in wm8505fb_init_hw() 83 return 0; in wm8505fb_init_hw() 100 writel(0, fbi->regbase + WMT_GOVR_TG); in wm8505fb_set_timing() 114 return 0; in wm8505fb_set_timing() 128 info->var.red.msb_right = 0; in wm8505fb_set_par() [all …]
|
| /kernel/linux/linux-5.10/drivers/video/fbdev/ |
| D | wm8505fb.c | 50 for (i = 0; i < 0x200; i += 4) in wm8505fb_init_hw() 51 writel(0, fbi->regbase + i); in wm8505fb_init_hw() 59 * 0x31C sets the correct color mode (RGB565) for WM8650 in wm8505fb_init_hw() 60 * Bit 8+9 (0x300) are ignored on WM8505 as reserved in wm8505fb_init_hw() 62 writel(0x31c, fbi->regbase + WMT_GOVR_COLORSPACE); in wm8505fb_init_hw() 70 writel(0xf, fbi->regbase + WMT_GOVR_FHI); in wm8505fb_init_hw() 75 return 0; in wm8505fb_init_hw() 92 writel(0, fbi->regbase + WMT_GOVR_TG); in wm8505fb_set_timing() 106 return 0; in wm8505fb_set_timing() 120 info->var.red.msb_right = 0; in wm8505fb_set_par() [all …]
|
| /kernel/linux/linux-5.10/arch/arm64/boot/dts/freescale/ |
| D | imx8mn-pinfunc.h | 14 …ne MX8MN_IOMUXC_BOOT_MODE2_CCMSRCGPCMIX_BOOT_MODE2 0x020 0x25C 0x000 0x0 0x0 15 …ne MX8MN_IOMUXC_BOOT_MODE2_I2C1_SCL 0x020 0x25C 0x55C 0x1 0x3 16 …ne MX8MN_IOMUXC_BOOT_MODE3_CCMSRCGPCMIX_BOOT_MODE3 0x024 0x260 0x000 0x0 0x0 17 …ne MX8MN_IOMUXC_BOOT_MODE3_I2C1_SDA 0x024 0x260 0x56C 0x1 0x3 18 …ne MX8MN_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x028 0x290 0x000 0x0 0x0 19 …ne MX8MN_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT 0x028 0x290 0x000 0x1 0x0 20 …ne MX8MN_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x028 0x290 0x000 0x5 0x0 21 …ne MX8MN_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1 0x028 0x290 0x000 0x6 0x0 22 …ne MX8MN_IOMUXC_GPIO1_IO01_GPIO1_IO1 0x02C 0x294 0x000 0x0 0x0 23 …ne MX8MN_IOMUXC_GPIO1_IO01_PWM1_OUT 0x02C 0x294 0x000 0x1 0x0 [all …]
|
| /kernel/linux/linux-5.10/drivers/media/pci/tw68/ |
| D | tw68-reg.h | 23 #define TW68_DMAC 0x000 24 #define TW68_DMAP_SA 0x004 25 #define TW68_DMAP_EXE 0x008 26 #define TW68_DMAP_PP 0x00c 27 #define TW68_VBIC 0x010 28 #define TW68_SBUSC 0x014 29 #define TW68_SBUSSD 0x018 30 #define TW68_INTSTAT 0x01C 31 #define TW68_INTMASK 0x020 32 #define TW68_GPIOC 0x024 [all …]
|
| /kernel/linux/linux-5.10/drivers/media/platform/ |
| D | via-camera.h | 5 #define VCR_INTCTRL 0x300 /* Capture interrupt control */ 6 #define VCR_IC_EAV 0x0001 /* End of active video status */ 7 #define VCR_IC_EVBI 0x0002 /* End of VBI status */ 8 #define VCR_IC_FBOTFLD 0x0004 /* "flipping" Bottom field is active */ 9 #define VCR_IC_ACTBUF 0x0018 /* Active video buffer */ 10 #define VCR_IC_VSYNC 0x0020 /* 0 = VB, 1 = active video */ 11 #define VCR_IC_BOTFLD 0x0040 /* Bottom field is active */ 12 #define VCR_IC_FFULL 0x0080 /* FIFO full */ 13 #define VCR_IC_INTEN 0x0100 /* End of active video int. enable */ 14 #define VCR_IC_VBIINT 0x0200 /* End of VBI int enable */ [all …]
|
| /kernel/linux/linux-4.19/drivers/media/platform/ |
| D | via-camera.h | 5 #define VCR_INTCTRL 0x300 /* Capture interrupt control */ 6 #define VCR_IC_EAV 0x0001 /* End of active video status */ 7 #define VCR_IC_EVBI 0x0002 /* End of VBI status */ 8 #define VCR_IC_FBOTFLD 0x0004 /* "flipping" Bottom field is active */ 9 #define VCR_IC_ACTBUF 0x0018 /* Active video buffer */ 10 #define VCR_IC_VSYNC 0x0020 /* 0 = VB, 1 = active video */ 11 #define VCR_IC_BOTFLD 0x0040 /* Bottom field is active */ 12 #define VCR_IC_FFULL 0x0080 /* FIFO full */ 13 #define VCR_IC_INTEN 0x0100 /* End of active video int. enable */ 14 #define VCR_IC_VBIINT 0x0200 /* End of VBI int enable */ [all …]
|
| /kernel/linux/linux-5.10/arch/arm/mach-s5pv210/ |
| D | regs-clock.h | 12 #define S3C_ADDR_BASE 0xF6000000 14 #define S3C_VA_SYS S3C_ADDR(0x00100000) 18 #define S5P_APLL_LOCK S5P_CLKREG(0x00) 19 #define S5P_MPLL_LOCK S5P_CLKREG(0x08) 20 #define S5P_EPLL_LOCK S5P_CLKREG(0x10) 21 #define S5P_VPLL_LOCK S5P_CLKREG(0x20) 23 #define S5P_APLL_CON S5P_CLKREG(0x100) 24 #define S5P_MPLL_CON S5P_CLKREG(0x108) 25 #define S5P_EPLL_CON S5P_CLKREG(0x110) 26 #define S5P_EPLL_CON1 S5P_CLKREG(0x114) [all …]
|
| /kernel/linux/linux-4.19/drivers/media/pci/tw68/ |
| D | tw68-reg.h | 32 #define TW68_DMAC 0x000 33 #define TW68_DMAP_SA 0x004 34 #define TW68_DMAP_EXE 0x008 35 #define TW68_DMAP_PP 0x00c 36 #define TW68_VBIC 0x010 37 #define TW68_SBUSC 0x014 38 #define TW68_SBUSSD 0x018 39 #define TW68_INTSTAT 0x01C 40 #define TW68_INTMASK 0x020 41 #define TW68_GPIOC 0x024 [all …]
|
| /kernel/linux/linux-4.19/arch/arm/mach-s5pv210/ |
| D | regs-clock.h | 16 #define S5P_APLL_LOCK S5P_CLKREG(0x00) 17 #define S5P_MPLL_LOCK S5P_CLKREG(0x08) 18 #define S5P_EPLL_LOCK S5P_CLKREG(0x10) 19 #define S5P_VPLL_LOCK S5P_CLKREG(0x20) 21 #define S5P_APLL_CON S5P_CLKREG(0x100) 22 #define S5P_MPLL_CON S5P_CLKREG(0x108) 23 #define S5P_EPLL_CON S5P_CLKREG(0x110) 24 #define S5P_EPLL_CON1 S5P_CLKREG(0x114) 25 #define S5P_VPLL_CON S5P_CLKREG(0x120) 27 #define S5P_CLK_SRC0 S5P_CLKREG(0x200) [all …]
|
| /kernel/linux/linux-5.10/drivers/net/ethernet/ |
| D | dnet.h | 19 #define DNET_RX_LEN_FIFO 0x000 /* RX_LEN_FIFO */ 20 #define DNET_RX_DATA_FIFO 0x004 /* RX_DATA_FIFO */ 21 #define DNET_TX_LEN_FIFO 0x008 /* TX_LEN_FIFO */ 22 #define DNET_TX_DATA_FIFO 0x00C /* TX_DATA_FIFO */ 25 #define DNET_VERCAPS 0x100 /* VERCAPS */ 26 #define DNET_INTR_SRC 0x104 /* INTR_SRC */ 27 #define DNET_INTR_ENB 0x108 /* INTR_ENB */ 28 #define DNET_RX_STATUS 0x10C /* RX_STATUS */ 29 #define DNET_TX_STATUS 0x110 /* TX_STATUS */ 30 #define DNET_RX_FRAMES_CNT 0x114 /* RX_FRAMES_CNT */ [all …]
|
| /kernel/linux/linux-4.19/drivers/net/ethernet/ |
| D | dnet.h | 23 #define DNET_RX_LEN_FIFO 0x000 /* RX_LEN_FIFO */ 24 #define DNET_RX_DATA_FIFO 0x004 /* RX_DATA_FIFO */ 25 #define DNET_TX_LEN_FIFO 0x008 /* TX_LEN_FIFO */ 26 #define DNET_TX_DATA_FIFO 0x00C /* TX_DATA_FIFO */ 29 #define DNET_VERCAPS 0x100 /* VERCAPS */ 30 #define DNET_INTR_SRC 0x104 /* INTR_SRC */ 31 #define DNET_INTR_ENB 0x108 /* INTR_ENB */ 32 #define DNET_RX_STATUS 0x10C /* RX_STATUS */ 33 #define DNET_TX_STATUS 0x110 /* TX_STATUS */ 34 #define DNET_RX_FRAMES_CNT 0x114 /* RX_FRAMES_CNT */ [all …]
|