Searched full:armv5 (Results 1 – 25 of 37) sorted by relevance
12
| /kernel/linux/linux-4.19/Documentation/arm/Marvell/ |
| D | README | 25 Core: Feroceon 88fr331 (88f51xx) or 88fr531-vd (88f52xx) ARMv5 compatible 55 Core: Feroceon 88fr131 ARMv5 compatible 74 Core: Feroceon 88fr571-vd ARMv5 compatible 170 Core: ARMv5 compatible 204 Core: ARMv5 XScale1 core 212 Core: ARMv5 XScale2 core 223 Core: ARMv5 XScale3 core 226 Core: ARMv5 XScale3 core 258 Core: ARMv5 compatible Marvell PJ1 88sv331 (Mohawk) 263 Core: ARMv5 compatible Marvell PJ1 88sv331 (Mohawk) [all …]
|
| /kernel/linux/linux-5.10/Documentation/arm/ |
| D | marvel.rst | 29 Feroceon 88fr331 (88f51xx) or 88fr531-vd (88f52xx) ARMv5 compatible 69 Feroceon 88fr131 ARMv5 compatible 94 Feroceon 88fr571-vd ARMv5 compatible 241 ARMv5 compatible 293 - Core: ARMv5 XScale1 core 301 - Core: ARMv5 XScale2 core 312 - Core: ARMv5 XScale3 core 315 - Core: ARMv5 XScale3 core 349 - Core: ARMv5 compatible Marvell PJ1 88sv331 (Mohawk) 354 - Core: ARMv5 compatible Marvell PJ1 88sv331 (Mohawk) [all …]
|
| /kernel/linux/linux-5.10/arch/arm/include/asm/ |
| D | glue-df.h | 22 * v5t_early - ARMv5 with Thumb early abort handler 23 * v5tj_early - ARMv5 with Thumb and Java early abort handler 24 * xscale - ARMv5 with Thumb with Xscale extensions
|
| D | cache.h | 21 * With EABI on ARMv5 and above we must have 64-bit aligned slab pointers.
|
| D | processor.h | 107 * Prefetching support - only ARMv5.
|
| D | bitops.h | 226 * On ARMv5 and above, the gcc built-ins may rely on the clz instruction
|
| /kernel/linux/linux-4.19/arch/arm/include/asm/ |
| D | glue-df.h | 25 * v5t_early - ARMv5 with Thumb early abort handler 26 * v5tj_early - ARMv5 with Thumb and Java early abort handler 27 * xscale - ARMv5 with Thumb with Xscale extensions
|
| D | cache.h | 21 * With EABI on ARMv5 and above we must have 64-bit aligned slab pointers.
|
| D | processor.h | 125 * Prefetching support - only ARMv5.
|
| D | bitops.h | 226 * On ARMv5 and above, the gcc built-ins may rely on the clz instruction
|
| /kernel/linux/linux-5.10/arch/arm/mach-sunxi/ |
| D | Kconfig | 68 bool "Allwinner ARMv5 F-series (suniv) SoCs support" 71 Support for Allwinner suniv ARMv5 SoCs.
|
| /kernel/linux/linux-5.10/arch/arm/mach-realview/ |
| D | Kconfig | 33 platform. On an ARMv5 kernel, this will include support for
|
| /kernel/linux/linux-4.19/arch/arm/mach-realview/ |
| D | Kconfig | 35 platform. On an ARMv5 kernel, this will include support for
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/arm/ |
| D | arm,integrator.yaml | 14 They are ARMv4, ARMv5 and ARMv6-capable using different core tiles,
|
| /kernel/linux/linux-4.19/arch/arm/mach-mmp/ |
| D | Kconfig | 108 bool "Support MMP (ARMv5) platforms from device tree"
|
| /kernel/linux/linux-5.10/arch/arm/mach-mmp/ |
| D | Kconfig | 109 bool "Support MMP (ARMv5) platforms from device tree"
|
| /kernel/linux/linux-5.10/arch/arm/mm/ |
| D | fsr-2level.c | 4 * The following are the standard ARMv3 and ARMv4 aborts. ARMv5
|
| D | cache-tauros2.c | 228 mode = "ARMv5"; in tauros2_internal_init()
|
| D | proc-macros.S | 193 * The ARMv3, ARMv4 and ARMv5 set_pte_ext translation function,
|
| /kernel/linux/linux-4.19/arch/arm/mm/ |
| D | fsr-2level.c | 4 * The following are the standard ARMv3 and ARMv4 aborts. ARMv5
|
| D | cache-tauros2.c | 228 mode = "ARMv5"; in tauros2_internal_init()
|
| D | proc-macros.S | 195 * The ARMv3, ARMv4 and ARMv5 set_pte_ext translation function,
|
| /kernel/linux/linux-5.10/arch/arm/probes/ |
| D | decode.h | 80 /* Kernels built for >= ARMv6 should never run on <= ARMv5 hardware, so... */ 108 /* Kernels built for <= ARMv5 should never run on >= ARMv6 hardware, so... */
|
| /kernel/linux/linux-4.19/arch/arm/probes/ |
| D | decode.h | 88 /* Kernels built for >= ARMv6 should never run on <= ARMv5 hardware, so... */ 116 /* Kernels built for <= ARMv5 should never run on >= ARMv6 hardware, so... */
|
| /kernel/linux/linux-4.19/Documentation/devicetree/bindings/arm/ |
| D | arm-boards | 4 tiles of ARMv4, ARMv5 and ARMv6 type.
|
12