Home
last modified time | relevance | path

Searched full:cores (Results 1 – 25 of 1323) sorted by relevance

12345678910>>...53

/kernel/linux/linux-5.10/sound/soc/intel/skylake/
Dskl-sst-dsp.c31 * successful first boot. Hence core 0 will be running and other cores
39 skl->cores.state[SKL_DSP_CORE0_ID] = SKL_DSP_RUNNING; in skl_dsp_init_core_state()
40 skl->cores.usage_count[SKL_DSP_CORE0_ID] = 1; in skl_dsp_init_core_state()
42 for (i = SKL_DSP_CORE0_ID + 1; i < skl->cores.count; i++) { in skl_dsp_init_core_state()
43 skl->cores.state[i] = SKL_DSP_RESET; in skl_dsp_init_core_state()
44 skl->cores.usage_count[i] = 0; in skl_dsp_init_core_state()
48 /* Get the mask for all enabled cores */
55 core_mask = SKL_DSP_CORES_MASK(skl->cores.count); in skl_dsp_get_enabled_cores()
59 /* Cores having CPA bit set */ in skl_dsp_get_enabled_cores()
63 /* And cores having CRST bit cleared */ in skl_dsp_get_enabled_cores()
[all …]
/kernel/linux/linux-5.10/Documentation/admin-guide/
Dlockup-watchdogs.rst67 By default, the watchdog runs on all online cores. However, on a
69 on the housekeeping cores, not the cores specified in the "nohz_full"
71 the "nohz_full" cores, we would have to run timer ticks to activate
73 from protecting the user code on those cores from the kernel.
74 Of course, disabling it by default on the nohz_full cores means that
75 when those cores do enter the kernel, by default we will not be
77 to continue to run on the housekeeping (non-tickless) cores means
78 that we will continue to detect lockups properly on those cores.
80 In either case, the set of cores excluded from running the watchdog
82 nohz_full cores, this may be useful for debugging a case where the
[all …]
/kernel/linux/linux-4.19/Documentation/
Dlockup-watchdogs.txt67 By default, the watchdog runs on all online cores. However, on a
69 on the housekeeping cores, not the cores specified in the "nohz_full"
71 the "nohz_full" cores, we would have to run timer ticks to activate
73 from protecting the user code on those cores from the kernel.
74 Of course, disabling it by default on the nohz_full cores means that
75 when those cores do enter the kernel, by default we will not be
77 to continue to run on the housekeeping (non-tickless) cores means
78 that we will continue to detect lockups properly on those cores.
80 In either case, the set of cores excluded from running the watchdog
82 nohz_full cores, this may be useful for debugging a case where the
[all …]
/kernel/linux/linux-4.19/sound/soc/intel/skylake/
Dskl-sst-dsp.c39 * successful first boot. Hence core 0 will be running and other cores
47 skl->cores.state[SKL_DSP_CORE0_ID] = SKL_DSP_RUNNING; in skl_dsp_init_core_state()
48 skl->cores.usage_count[SKL_DSP_CORE0_ID] = 1; in skl_dsp_init_core_state()
50 for (i = SKL_DSP_CORE0_ID + 1; i < skl->cores.count; i++) { in skl_dsp_init_core_state()
51 skl->cores.state[i] = SKL_DSP_RESET; in skl_dsp_init_core_state()
52 skl->cores.usage_count[i] = 0; in skl_dsp_init_core_state()
56 /* Get the mask for all enabled cores */
63 core_mask = SKL_DSP_CORES_MASK(skl->cores.count); in skl_dsp_get_enabled_cores()
67 /* Cores having CPA bit set */ in skl_dsp_get_enabled_cores()
71 /* And cores having CRST bit cleared */ in skl_dsp_get_enabled_cores()
[all …]
/kernel/linux/linux-4.19/arch/mips/include/asm/octeon/
Dcvmx-coremask.h11 * Module to support operations on bitmap of cores. Coremask can be used to
12 * select a specific core, a group of cores, or all available cores, for
22 * Node 0: Cores 0 - 47
23 * Node 1: Cores 128 - 175
24 * Node 2: Cores 256 - 303
25 * Node 3: Cores 384 - 431
/kernel/linux/linux-5.10/arch/mips/include/asm/octeon/
Dcvmx-coremask.h11 * Module to support operations on bitmap of cores. Coremask can be used to
12 * select a specific core, a group of cores, or all available cores, for
22 * Node 0: Cores 0 - 47
23 * Node 1: Cores 128 - 175
24 * Node 2: Cores 256 - 303
25 * Node 3: Cores 384 - 431
/kernel/linux/linux-5.10/drivers/remoteproc/
Dti_k3_r5_remoteproc.c74 * @cores: list of R5 cores within the cluster
79 struct list_head cores; member
254 /* assert local reset on all applicable cores */ in k3_r5_lockstep_reset()
255 list_for_each_entry(core, &cluster->cores, elem) { in k3_r5_lockstep_reset()
265 /* disable PSC modules on all applicable cores */ in k3_r5_lockstep_reset()
266 list_for_each_entry(core, &cluster->cores, elem) { in k3_r5_lockstep_reset()
279 list_for_each_entry_continue_reverse(core, &cluster->cores, elem) { in k3_r5_lockstep_reset()
284 core = list_last_entry(&cluster->cores, struct k3_r5_core, elem); in k3_r5_lockstep_reset()
286 list_for_each_entry_from_reverse(core, &cluster->cores, elem) { in k3_r5_lockstep_reset()
299 /* enable PSC modules on all applicable cores */ in k3_r5_lockstep_release()
[all …]
/kernel/linux/linux-4.19/tools/perf/pmu-events/arch/x86/sandybridge/
Dcache.json129 …clusive, hits to the L3 may require snooping the private L2 caches of any cores on the same socket…
140 …clusive, hits to the L3 may require snooping the private L2 caches of any cores on the same socket…
748 …efetch code reads that hit in the LLC and the snoop to one of the sibling cores hits the line in M…
760 …t needed as either the core-valid bit is not set or the shared line is present in multiple cores.",
772 … & prefetch code reads that hit in the LLC and the snoops sent to sibling cores return clean respo…
796 …emand & prefetch data reads that hit in the LLC and the snoops to sibling cores hit in either E/S …
808 …efetch data reads that hit in the LLC and the snoop to one of the sibling cores hits the line in M…
820 …t needed as either the core-valid bit is not set or the shared line is present in multiple cores.",
832 … & prefetch data reads that hit in the LLC and the snoops sent to sibling cores return clean respo…
856 …"Counts prefetch code reads that hit in the LLC and the snoops to sibling cores hit in either E/S …
[all …]
/kernel/linux/linux-4.19/tools/perf/pmu-events/arch/x86/skylakex/
Dcache.json752 …t needed as either the core-valid bit is not set or the shared line is present in multiple cores.",
757 …r the core-valid bit is not set or the shared line is present in multiple cores. Offcore response …
765 … demand data reads that hit in the L3 and the snoop to one of the sibling cores hits the line in M…
770 … demand data reads that hit in the L3 and the snoop to one of the sibling cores hits the line in M…
791 … demand data reads that hit in the L3 and the snoop to one of the sibling cores hits the line in M…
796 … demand data reads that hit in the L3 and the snoop to one of the sibling cores hits the line in M…
830 …t needed as either the core-valid bit is not set or the shared line is present in multiple cores.",
835 …r the core-valid bit is not set or the shared line is present in multiple cores. Offcore response …
843 …data writes (RFOs) that hit in the L3 and the snoop to one of the sibling cores hits the line in M…
848 …data writes (RFOs) that hit in the L3 and the snoop to one of the sibling cores hits the line in M…
[all …]
/kernel/linux/linux-5.10/tools/perf/pmu-events/arch/x86/sandybridge/
Dcache.json535 …clusive, hits to the L3 may require snooping the private L2 caches of any cores on the same socket…
546 …clusive, hits to the L3 may require snooping the private L2 caches of any cores on the same socket…
748 …efetch code reads that hit in the LLC and the snoop to one of the sibling cores hits the line in M…
760 …t needed as either the core-valid bit is not set or the shared line is present in multiple cores.",
772 … & prefetch code reads that hit in the LLC and the snoops sent to sibling cores return clean respo…
796 …emand & prefetch data reads that hit in the LLC and the snoops to sibling cores hit in either E/S …
808 …efetch data reads that hit in the LLC and the snoop to one of the sibling cores hits the line in M…
820 …t needed as either the core-valid bit is not set or the shared line is present in multiple cores.",
832 … & prefetch data reads that hit in the LLC and the snoops sent to sibling cores return clean respo…
856 …"Counts prefetch code reads that hit in the LLC and the snoops to sibling cores hit in either E/S …
[all …]
/kernel/linux/linux-4.19/drivers/crypto/cavium/cpt/
Dcptpf_main.c28 * Disable cores specified by coremask
41 /* Disengage the cores from groups */ in cpt_disable_cores()
48 dev_err(dev, "Cores still busy %llx", coremask); in cpt_disable_cores()
57 /* Disable the cores */ in cpt_disable_cores()
65 * Enable cores specified by coremask
142 /* Assumes 0-9 are SE cores for UCODE_BASE registers and in cpt_load_microcode()
176 dev_err(dev, "Requested for more cores than available AE cores\n"); in do_cpt_init()
187 /* Convert requested cores to mask */ in do_cpt_init()
202 /* Enable AE cores for the group mask */ in do_cpt_init()
206 dev_err(dev, "Requested for more cores than available SE cores\n"); in do_cpt_init()
[all …]
/kernel/linux/linux-5.10/drivers/crypto/cavium/cpt/
Dcptpf_main.c25 * Disable cores specified by coremask
38 /* Disengage the cores from groups */ in cpt_disable_cores()
45 dev_err(dev, "Cores still busy %llx", coremask); in cpt_disable_cores()
54 /* Disable the cores */ in cpt_disable_cores()
62 * Enable cores specified by coremask
139 /* Assumes 0-9 are SE cores for UCODE_BASE registers and in cpt_load_microcode()
173 dev_err(dev, "Requested for more cores than available AE cores\n"); in do_cpt_init()
184 /* Convert requested cores to mask */ in do_cpt_init()
199 /* Enable AE cores for the group mask */ in do_cpt_init()
203 dev_err(dev, "Requested for more cores than available SE cores\n"); in do_cpt_init()
[all …]
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/media/xilinx/
Dvideo.txt1 DT bindings for Xilinx video IP cores
4 Xilinx video IP cores process video streams by acting as video sinks and/or
10 cores are represented as defined in ../video-interfaces.txt.
18 The following properties are common to all Xilinx video IP cores.
21 AXI bus between video IP cores, using its VF code as defined in "AXI4-Stream
/kernel/linux/linux-4.19/Documentation/devicetree/bindings/media/xilinx/
Dvideo.txt1 DT bindings for Xilinx video IP cores
4 Xilinx video IP cores process video streams by acting as video sinks and/or
10 cores are represented as defined in ../video-interfaces.txt.
18 The following properties are common to all Xilinx video IP cores.
21 AXI bus between video IP cores, using its VF code as defined in "AXI4-Stream
/kernel/linux/linux-4.19/drivers/phy/broadcom/
Dphy-bcm-sr-pcie.c85 /* PIPEMUX = 3, RC 2x8, cores 0, 7 */
87 /* PIPEMUX = 4, RC 4x4, cores 0, 1, 6, 7 */
89 /* PIPEMUX = 5, RC 8x2, all 8 cores */
91 /* PIPEMUX = 6, RC 3x4 + 2x2, cores 0, 2, 3, 6, 7 */
93 /* PIPEMUX = 7, RC 1x4 + 6x2, cores 0, 2, 3, 4, 5, 6, 7 */
95 /* PIPEMUX = 8, EP 1x8 + RC 4x2, cores 4, 5, 6, 7 */
97 /* PIPEMUX = 9, EP 1x8 + RC 2x4, cores 6, 7 */
99 /* PIPEMUX = 10, EP 2x4 + RC 2x4, cores 1, 6 */
101 /* PIPEMUX = 11, EP 2x4 + RC 4x2, cores 2, 3, 4, 5 */
103 /* PIPEMUX = 12, EP 1x4 + RC 6x2, cores 2, 3, 4, 5, 6, 7 */
[all …]
/kernel/linux/linux-5.10/drivers/phy/broadcom/
Dphy-bcm-sr-pcie.c85 /* PIPEMUX = 3, RC 2x8, cores 0, 7 */
87 /* PIPEMUX = 4, RC 4x4, cores 0, 1, 6, 7 */
89 /* PIPEMUX = 5, RC 8x2, all 8 cores */
91 /* PIPEMUX = 6, RC 3x4 + 2x2, cores 0, 2, 3, 6, 7 */
93 /* PIPEMUX = 7, RC 1x4 + 6x2, cores 0, 2, 3, 4, 5, 6, 7 */
95 /* PIPEMUX = 8, EP 1x8 + RC 4x2, cores 4, 5, 6, 7 */
97 /* PIPEMUX = 9, EP 1x8 + RC 2x4, cores 6, 7 */
99 /* PIPEMUX = 10, EP 2x4 + RC 2x4, cores 1, 6 */
101 /* PIPEMUX = 11, EP 2x4 + RC 4x2, cores 2, 3, 4, 5 */
103 /* PIPEMUX = 12, EP 1x4 + RC 6x2, cores 2, 3, 4, 5, 6, 7 */
[all …]
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/timer/
Dsnps,arc-timer.txt4 - Two idential copies TIMER0 and TIMER1 exist in ARC cores and historically
5 TIMER0 used as clockevent provider (true for all ARC cores)
12 (16 for ARCHS cores, 3 for ARC700 cores)
/kernel/linux/linux-4.19/Documentation/devicetree/bindings/timer/
Dsnps,arc-timer.txt4 - Two idential copies TIMER0 and TIMER1 exist in ARC cores and historically
5 TIMER0 used as clockevent provider (true for all ARC cores)
12 (16 for ARCHS cores, 3 for ARC700 cores)
/kernel/linux/linux-5.10/tools/perf/pmu-events/arch/x86/broadwellx/
Duncore-power.json10 …cy event that tracks the number of cores that are in C0. It can be used by itself to get the aver…
21 …cy event that tracks the number of cores that are in C3. It can be used by itself to get the aver…
32 …cy event that tracks the number of cores that are in C6. It can be used by itself to get the aver…
/kernel/linux/linux-4.19/tools/perf/pmu-events/arch/x86/broadwellde/
Duncore-power.json10 …cy event that tracks the number of cores that are in C0. It can be used by itself to get the aver…
21 …cy event that tracks the number of cores that are in C3. It can be used by itself to get the aver…
32 …cy event that tracks the number of cores that are in C6. It can be used by itself to get the aver…
/kernel/linux/linux-4.19/tools/perf/pmu-events/arch/x86/broadwellx/
Duncore-power.json10 …cy event that tracks the number of cores that are in C0. It can be used by itself to get the aver…
21 …cy event that tracks the number of cores that are in C3. It can be used by itself to get the aver…
32 …cy event that tracks the number of cores that are in C6. It can be used by itself to get the aver…
/kernel/linux/linux-4.19/tools/perf/pmu-events/arch/x86/haswellx/
Duncore-power.json10 …cy event that tracks the number of cores that are in C0. It can be used by itself to get the aver…
21 …cy event that tracks the number of cores that are in C3. It can be used by itself to get the aver…
32 …cy event that tracks the number of cores that are in C6. It can be used by itself to get the aver…
/kernel/linux/linux-5.10/tools/perf/pmu-events/arch/x86/haswellx/
Duncore-power.json10 …cy event that tracks the number of cores that are in C0. It can be used by itself to get the aver…
21 …cy event that tracks the number of cores that are in C3. It can be used by itself to get the aver…
32 …cy event that tracks the number of cores that are in C6. It can be used by itself to get the aver…
/kernel/linux/linux-5.10/tools/perf/pmu-events/arch/x86/broadwellde/
Duncore-power.json10 …cy event that tracks the number of cores that are in C0. It can be used by itself to get the aver…
21 …cy event that tracks the number of cores that are in C3. It can be used by itself to get the aver…
32 …cy event that tracks the number of cores that are in C6. It can be used by itself to get the aver…
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/arm/
Darm,vexpress-juno.yaml45 - description: CoreTile Express A9x4 (V2P-CA9) has 4 Cortex A9 CPU cores
51 - description: CoreTile Express A5x2 (V2P-CA5s) has 2 Cortex A5 CPU cores
58 cores in a MPCore configuration in a test chip on the core tile. See
64 A15 CPU cores in a test chip on the core tile. This is the first test
71 CPU cores and 3 Cortex A7 cores in a big.LITTLE MPCore configuration
77 cores in a test chip on the core tile. See ARM DDI 0498D.
84 AArch64 CPU cores. It has 2 Cortex A57 CPU cores and 4 Cortex A53
85 cores in a big.LITTLE configuration. It also features the MALI T624

12345678910>>...53