Searched refs:CLK_APMIXED_ETH1PLL (Results 1 – 3 of 3) sorted by relevance
/third_party/uboot/u-boot-2020.01/drivers/clk/mediatek/ |
D | clk-mt7629.c | 54 PLL(CLK_APMIXED_ETH1PLL, 0x300, 0x310, 0x1, 0, 86 FACTOR0(CLK_TOP_TO_USB3_SYS, CLK_APMIXED_ETH1PLL, 1, 4), 87 FACTOR0(CLK_TOP_P1_1MHZ, CLK_APMIXED_ETH1PLL, 1, 500), 88 FACTOR0(CLK_TOP_4MHZ, CLK_APMIXED_ETH1PLL, 1, 125), 89 FACTOR0(CLK_TOP_P0_1MHZ, CLK_APMIXED_ETH1PLL, 1, 500), 90 FACTOR0(CLK_TOP_ETH_500M, CLK_APMIXED_ETH1PLL, 1, 1),
|
/third_party/uboot/u-boot-2020.01/arch/arm/mach-mediatek/mt7629/ |
D | init.c | 32 [CLK_APMIXED_ETH1PLL] = 500000000, in mtk_pll_early_init()
|
/third_party/uboot/u-boot-2020.01/include/dt-bindings/clock/ |
D | mt7629-clk.h | 162 #define CLK_APMIXED_ETH1PLL 3 macro
|