1 /* SPDX-License-Identifier: GPL-2.0 */ 2 /* 3 * Copyright (C) 2015 Amlogic, Inc. All rights reserved. 4 */ 5 6 #ifndef __MESON_REGISTERS_H 7 #define __MESON_REGISTERS_H 8 9 /* Shift all registers by 2 */ 10 #define _REG(reg) ((reg) << 2) 11 12 #define writel_bits(mask, val, addr) \ 13 writel((readl(addr) & ~(mask)) | (val), addr) 14 15 /* vpp2 */ 16 #define VPP2_DUMMY_DATA 0x1900 17 #define VPP2_LINE_IN_LENGTH 0x1901 18 #define VPP2_PIC_IN_HEIGHT 0x1902 19 #define VPP2_SCALE_COEF_IDX 0x1903 20 #define VPP2_SCALE_COEF 0x1904 21 #define VPP2_VSC_REGION12_STARTP 0x1905 22 #define VPP2_VSC_REGION34_STARTP 0x1906 23 #define VPP2_VSC_REGION4_ENDP 0x1907 24 #define VPP2_VSC_START_PHASE_STEP 0x1908 25 #define VPP2_VSC_REGION0_PHASE_SLOPE 0x1909 26 #define VPP2_VSC_REGION1_PHASE_SLOPE 0x190a 27 #define VPP2_VSC_REGION3_PHASE_SLOPE 0x190b 28 #define VPP2_VSC_REGION4_PHASE_SLOPE 0x190c 29 #define VPP2_VSC_PHASE_CTRL 0x190d 30 #define VPP2_VSC_INI_PHASE 0x190e 31 #define VPP2_HSC_REGION12_STARTP 0x1910 32 #define VPP2_HSC_REGION34_STARTP 0x1911 33 #define VPP2_HSC_REGION4_ENDP 0x1912 34 #define VPP2_HSC_START_PHASE_STEP 0x1913 35 #define VPP2_HSC_REGION0_PHASE_SLOPE 0x1914 36 #define VPP2_HSC_REGION1_PHASE_SLOPE 0x1915 37 #define VPP2_HSC_REGION3_PHASE_SLOPE 0x1916 38 #define VPP2_HSC_REGION4_PHASE_SLOPE 0x1917 39 #define VPP2_HSC_PHASE_CTRL 0x1918 40 #define VPP2_SC_MISC 0x1919 41 #define VPP2_PREBLEND_VD1_H_START_END 0x191a 42 #define VPP2_PREBLEND_VD1_V_START_END 0x191b 43 #define VPP2_POSTBLEND_VD1_H_START_END 0x191c 44 #define VPP2_POSTBLEND_VD1_V_START_END 0x191d 45 #define VPP2_PREBLEND_H_SIZE 0x1920 46 #define VPP2_POSTBLEND_H_SIZE 0x1921 47 #define VPP2_HOLD_LINES 0x1922 48 #define VPP2_BLEND_ONECOLOR_CTRL 0x1923 49 #define VPP2_PREBLEND_CURRENT_XY 0x1924 50 #define VPP2_POSTBLEND_CURRENT_XY 0x1925 51 #define VPP2_MISC 0x1926 52 #define VPP2_OFIFO_SIZE 0x1927 53 #define VPP2_FIFO_STATUS 0x1928 54 #define VPP2_SMOKE_CTRL 0x1929 55 #define VPP2_SMOKE1_VAL 0x192a 56 #define VPP2_SMOKE2_VAL 0x192b 57 #define VPP2_SMOKE1_H_START_END 0x192d 58 #define VPP2_SMOKE1_V_START_END 0x192e 59 #define VPP2_SMOKE2_H_START_END 0x192f 60 #define VPP2_SMOKE2_V_START_END 0x1930 61 #define VPP2_SCO_FIFO_CTRL 0x1933 62 #define VPP2_HSC_PHASE_CTRL1 0x1934 63 #define VPP2_HSC_INI_PAT_CTRL 0x1935 64 #define VPP2_VADJ_CTRL 0x1940 65 #define VPP2_VADJ1_Y 0x1941 66 #define VPP2_VADJ1_MA_MB 0x1942 67 #define VPP2_VADJ1_MC_MD 0x1943 68 #define VPP2_VADJ2_Y 0x1944 69 #define VPP2_VADJ2_MA_MB 0x1945 70 #define VPP2_VADJ2_MC_MD 0x1946 71 #define VPP2_MATRIX_PROBE_COLOR 0x195c 72 #define VPP2_MATRIX_HL_COLOR 0x195d 73 #define VPP2_MATRIX_PROBE_POS 0x195e 74 #define VPP2_MATRIX_CTRL 0x195f 75 #define VPP2_MATRIX_COEF00_01 0x1960 76 #define VPP2_MATRIX_COEF02_10 0x1961 77 #define VPP2_MATRIX_COEF11_12 0x1962 78 #define VPP2_MATRIX_COEF20_21 0x1963 79 #define VPP2_MATRIX_COEF22 0x1964 80 #define VPP2_MATRIX_OFFSET0_1 0x1965 81 #define VPP2_MATRIX_OFFSET2 0x1966 82 #define VPP2_MATRIX_PRE_OFFSET0_1 0x1967 83 #define VPP2_MATRIX_PRE_OFFSET2 0x1968 84 #define VPP2_DUMMY_DATA1 0x1969 85 #define VPP2_GAINOFF_CTRL0 0x196a 86 #define VPP2_GAINOFF_CTRL1 0x196b 87 #define VPP2_GAINOFF_CTRL2 0x196c 88 #define VPP2_GAINOFF_CTRL3 0x196d 89 #define VPP2_GAINOFF_CTRL4 0x196e 90 #define VPP2_CHROMA_ADDR_PORT 0x1970 91 #define VPP2_CHROMA_DATA_PORT 0x1971 92 #define VPP2_GCLK_CTRL0 0x1972 93 #define VPP2_GCLK_CTRL1 0x1973 94 #define VPP2_SC_GCLK_CTRL 0x1974 95 #define VPP2_MISC1 0x1976 96 #define VPP2_DNLP_CTRL_00 0x1981 97 #define VPP2_DNLP_CTRL_01 0x1982 98 #define VPP2_DNLP_CTRL_02 0x1983 99 #define VPP2_DNLP_CTRL_03 0x1984 100 #define VPP2_DNLP_CTRL_04 0x1985 101 #define VPP2_DNLP_CTRL_05 0x1986 102 #define VPP2_DNLP_CTRL_06 0x1987 103 #define VPP2_DNLP_CTRL_07 0x1988 104 #define VPP2_DNLP_CTRL_08 0x1989 105 #define VPP2_DNLP_CTRL_09 0x198a 106 #define VPP2_DNLP_CTRL_10 0x198b 107 #define VPP2_DNLP_CTRL_11 0x198c 108 #define VPP2_DNLP_CTRL_12 0x198d 109 #define VPP2_DNLP_CTRL_13 0x198e 110 #define VPP2_DNLP_CTRL_14 0x198f 111 #define VPP2_DNLP_CTRL_15 0x1990 112 #define VPP2_VE_ENABLE_CTRL 0x19a1 113 #define VPP2_VE_DEMO_LEFT_TOP_SCREEN_WIDTH 0x19a2 114 #define VPP2_VE_DEMO_CENTER_BAR 0x19a3 115 #define VPP2_VE_H_V_SIZE 0x19a4 116 #define VPP2_VDO_MEAS_CTRL 0x19a8 117 #define VPP2_VDO_MEAS_VS_COUNT_HI 0x19a9 118 #define VPP2_VDO_MEAS_VS_COUNT_LO 0x19aa 119 #define VPP2_OSD_VSC_PHASE_STEP 0x19c0 120 #define VPP2_OSD_VSC_INI_PHASE 0x19c1 121 #define VPP2_OSD_VSC_CTRL0 0x19c2 122 #define VPP2_OSD_HSC_PHASE_STEP 0x19c3 123 #define VPP2_OSD_HSC_INI_PHASE 0x19c4 124 #define VPP2_OSD_HSC_CTRL0 0x19c5 125 #define VPP2_OSD_HSC_INI_PAT_CTRL 0x19c6 126 #define VPP2_OSD_SC_DUMMY_DATA 0x19c7 127 #define VPP2_OSD_SC_CTRL0 0x19c8 128 #define VPP2_OSD_SCI_WH_M1 0x19c9 129 #define VPP2_OSD_SCO_H_START_END 0x19ca 130 #define VPP2_OSD_SCO_V_START_END 0x19cb 131 #define VPP2_OSD_SCALE_COEF_IDX 0x19cc 132 #define VPP2_OSD_SCALE_COEF 0x19cd 133 #define VPP2_INT_LINE_NUM 0x19ce 134 135 /* viu */ 136 #define VIU_ADDR_START 0x1a00 137 #define VIU_ADDR_END 0x1aff 138 #define VIU_SW_RESET 0x1a01 139 #define VIU_SW_RESET_OSD1 BIT(0) 140 #define VIU_MISC_CTRL0 0x1a06 141 #define VIU_CTRL0_VD1_AFBC_MASK 0x170000 142 #define VIU_MISC_CTRL1 0x1a07 143 #define D2D3_INTF_LENGTH 0x1a08 144 #define D2D3_INTF_CTRL0 0x1a09 145 #define VIU_OSD1_CTRL_STAT 0x1a10 146 #define VIU_OSD1_OSD_BLK_ENABLE BIT(0) 147 #define VIU_OSD1_POSTBLD_SRC_VD1 (1 << 8) 148 #define VIU_OSD1_POSTBLD_SRC_VD2 (2 << 8) 149 #define VIU_OSD1_POSTBLD_SRC_OSD1 (3 << 8) 150 #define VIU_OSD1_POSTBLD_SRC_OSD2 (4 << 8) 151 #define VIU_OSD1_OSD_ENABLE BIT(21) 152 #define VIU_OSD1_CTRL_STAT2 0x1a2d 153 #define VIU_OSD1_COLOR_ADDR 0x1a11 154 #define VIU_OSD1_COLOR 0x1a12 155 #define VIU_OSD1_TCOLOR_AG0 0x1a17 156 #define VIU_OSD1_TCOLOR_AG1 0x1a18 157 #define VIU_OSD1_TCOLOR_AG2 0x1a19 158 #define VIU_OSD1_TCOLOR_AG3 0x1a1a 159 #define VIU_OSD1_BLK0_CFG_W0 0x1a1b 160 #define VIU_OSD1_BLK1_CFG_W0 0x1a1f 161 #define VIU_OSD1_BLK2_CFG_W0 0x1a23 162 #define VIU_OSD1_BLK3_CFG_W0 0x1a27 163 #define VIU_OSD1_BLK0_CFG_W1 0x1a1c 164 #define VIU_OSD1_BLK1_CFG_W1 0x1a20 165 #define VIU_OSD1_BLK2_CFG_W1 0x1a24 166 #define VIU_OSD1_BLK3_CFG_W1 0x1a28 167 #define VIU_OSD1_BLK0_CFG_W2 0x1a1d 168 #define VIU_OSD1_BLK1_CFG_W2 0x1a21 169 #define VIU_OSD1_BLK2_CFG_W2 0x1a25 170 #define VIU_OSD1_BLK3_CFG_W2 0x1a29 171 #define VIU_OSD1_BLK0_CFG_W3 0x1a1e 172 #define VIU_OSD1_BLK1_CFG_W3 0x1a22 173 #define VIU_OSD1_BLK2_CFG_W3 0x1a26 174 #define VIU_OSD1_BLK3_CFG_W3 0x1a2a 175 #define VIU_OSD1_BLK0_CFG_W4 0x1a13 176 #define VIU_OSD1_BLK1_CFG_W4 0x1a14 177 #define VIU_OSD1_BLK2_CFG_W4 0x1a15 178 #define VIU_OSD1_BLK3_CFG_W4 0x1a16 179 #define VIU_OSD1_FIFO_CTRL_STAT 0x1a2b 180 #define VIU_OSD1_TEST_RDDATA 0x1a2c 181 #define VIU_OSD1_PROT_CTRL 0x1a2e 182 #define VIU_OSD2_CTRL_STAT 0x1a30 183 #define VIU_OSD2_CTRL_STAT2 0x1a4d 184 #define VIU_OSD2_COLOR_ADDR 0x1a31 185 #define VIU_OSD2_COLOR 0x1a32 186 #define VIU_OSD2_HL1_H_START_END 0x1a33 187 #define VIU_OSD2_HL1_V_START_END 0x1a34 188 #define VIU_OSD2_HL2_H_START_END 0x1a35 189 #define VIU_OSD2_HL2_V_START_END 0x1a36 190 #define VIU_OSD2_TCOLOR_AG0 0x1a37 191 #define VIU_OSD2_TCOLOR_AG1 0x1a38 192 #define VIU_OSD2_TCOLOR_AG2 0x1a39 193 #define VIU_OSD2_TCOLOR_AG3 0x1a3a 194 #define VIU_OSD2_BLK0_CFG_W0 0x1a3b 195 #define VIU_OSD2_BLK1_CFG_W0 0x1a3f 196 #define VIU_OSD2_BLK2_CFG_W0 0x1a43 197 #define VIU_OSD2_BLK3_CFG_W0 0x1a47 198 #define VIU_OSD2_BLK0_CFG_W1 0x1a3c 199 #define VIU_OSD2_BLK1_CFG_W1 0x1a40 200 #define VIU_OSD2_BLK2_CFG_W1 0x1a44 201 #define VIU_OSD2_BLK3_CFG_W1 0x1a48 202 #define VIU_OSD2_BLK0_CFG_W2 0x1a3d 203 #define VIU_OSD2_BLK1_CFG_W2 0x1a41 204 #define VIU_OSD2_BLK2_CFG_W2 0x1a45 205 #define VIU_OSD2_BLK3_CFG_W2 0x1a49 206 #define VIU_OSD2_BLK0_CFG_W3 0x1a3e 207 #define VIU_OSD2_BLK1_CFG_W3 0x1a42 208 #define VIU_OSD2_BLK2_CFG_W3 0x1a46 209 #define VIU_OSD2_BLK3_CFG_W3 0x1a4a 210 #define VIU_OSD2_BLK0_CFG_W4 0x1a64 211 #define VIU_OSD2_BLK1_CFG_W4 0x1a65 212 #define VIU_OSD2_BLK2_CFG_W4 0x1a66 213 #define VIU_OSD2_BLK3_CFG_W4 0x1a67 214 #define VIU_OSD2_FIFO_CTRL_STAT 0x1a4b 215 #define VIU_OSD2_TEST_RDDATA 0x1a4c 216 #define VIU_OSD2_PROT_CTRL 0x1a4e 217 #define VIU_OSD2_MALI_UNPACK_CTRL 0x1abd 218 #define VIU_OSD2_DIMM_CTRL 0x1acf 219 220 #define VIU_OSD3_CTRL_STAT 0x3d80 221 #define VIU_OSD3_CTRL_STAT2 0x3d81 222 #define VIU_OSD3_COLOR_ADDR 0x3d82 223 #define VIU_OSD3_COLOR 0x3d83 224 #define VIU_OSD3_TCOLOR_AG0 0x3d84 225 #define VIU_OSD3_TCOLOR_AG1 0x3d85 226 #define VIU_OSD3_TCOLOR_AG2 0x3d86 227 #define VIU_OSD3_TCOLOR_AG3 0x3d87 228 #define VIU_OSD3_BLK0_CFG_W0 0x3d88 229 #define VIU_OSD3_BLK0_CFG_W1 0x3d8c 230 #define VIU_OSD3_BLK0_CFG_W2 0x3d90 231 #define VIU_OSD3_BLK0_CFG_W3 0x3d94 232 #define VIU_OSD3_BLK0_CFG_W4 0x3d98 233 #define VIU_OSD3_BLK1_CFG_W4 0x3d99 234 #define VIU_OSD3_BLK2_CFG_W4 0x3d9a 235 #define VIU_OSD3_FIFO_CTRL_STAT 0x3d9c 236 #define VIU_OSD3_TEST_RDDATA 0x3d9d 237 #define VIU_OSD3_PROT_CTRL 0x3d9e 238 #define VIU_OSD3_MALI_UNPACK_CTRL 0x3d9f 239 #define VIU_OSD3_DIMM_CTRL 0x3da0 240 241 #define VIU_OSD_DDR_PRIORITY_URGENT BIT(0) 242 #define VIU_OSD_HOLD_FIFO_LINES(lines) ((lines & 0x1f) << 5) 243 #define VIU_OSD_FIFO_DEPTH_VAL(val) ((val & 0x7f) << 12) 244 #define VIU_OSD_WORDS_PER_BURST(words) (((words & 0x4) >> 1) << 22) 245 #define VIU_OSD_FIFO_LIMITS(size) ((size & 0xf) << 24) 246 247 #define VD1_IF0_GEN_REG 0x1a50 248 #define VD1_IF0_CANVAS0 0x1a51 249 #define VD1_IF0_CANVAS1 0x1a52 250 #define VD1_IF0_LUMA_X0 0x1a53 251 #define VD1_IF0_LUMA_Y0 0x1a54 252 #define VD1_IF0_CHROMA_X0 0x1a55 253 #define VD1_IF0_CHROMA_Y0 0x1a56 254 #define VD1_IF0_LUMA_X1 0x1a57 255 #define VD1_IF0_LUMA_Y1 0x1a58 256 #define VD1_IF0_CHROMA_X1 0x1a59 257 #define VD1_IF0_CHROMA_Y1 0x1a5a 258 #define VD1_IF0_RPT_LOOP 0x1a5b 259 #define VD1_IF0_LUMA0_RPT_PAT 0x1a5c 260 #define VD1_IF0_CHROMA0_RPT_PAT 0x1a5d 261 #define VD1_IF0_LUMA1_RPT_PAT 0x1a5e 262 #define VD1_IF0_CHROMA1_RPT_PAT 0x1a5f 263 #define VD1_IF0_LUMA_PSEL 0x1a60 264 #define VD1_IF0_CHROMA_PSEL 0x1a61 265 #define VD1_IF0_DUMMY_PIXEL 0x1a62 266 #define VD1_IF0_LUMA_FIFO_SIZE 0x1a63 267 #define VD1_IF0_RANGE_MAP_Y 0x1a6a 268 #define VD1_IF0_RANGE_MAP_CB 0x1a6b 269 #define VD1_IF0_RANGE_MAP_CR 0x1a6c 270 #define VD1_IF0_GEN_REG2 0x1a6d 271 #define VD1_IF0_PROT_CNTL 0x1a6e 272 #define VIU_VD1_FMT_CTRL 0x1a68 273 #define VIU_VD1_FMT_W 0x1a69 274 #define VD2_IF0_GEN_REG 0x1a70 275 #define VD2_IF0_CANVAS0 0x1a71 276 #define VD2_IF0_CANVAS1 0x1a72 277 #define VD2_IF0_LUMA_X0 0x1a73 278 #define VD2_IF0_LUMA_Y0 0x1a74 279 #define VD2_IF0_CHROMA_X0 0x1a75 280 #define VD2_IF0_CHROMA_Y0 0x1a76 281 #define VD2_IF0_LUMA_X1 0x1a77 282 #define VD2_IF0_LUMA_Y1 0x1a78 283 #define VD2_IF0_CHROMA_X1 0x1a79 284 #define VD2_IF0_CHROMA_Y1 0x1a7a 285 #define VD2_IF0_RPT_LOOP 0x1a7b 286 #define VD2_IF0_LUMA0_RPT_PAT 0x1a7c 287 #define VD2_IF0_CHROMA0_RPT_PAT 0x1a7d 288 #define VD2_IF0_LUMA1_RPT_PAT 0x1a7e 289 #define VD2_IF0_CHROMA1_RPT_PAT 0x1a7f 290 #define VD2_IF0_LUMA_PSEL 0x1a80 291 #define VD2_IF0_CHROMA_PSEL 0x1a81 292 #define VD2_IF0_DUMMY_PIXEL 0x1a82 293 #define VD2_IF0_LUMA_FIFO_SIZE 0x1a83 294 #define VD2_IF0_RANGE_MAP_Y 0x1a8a 295 #define VD2_IF0_RANGE_MAP_CB 0x1a8b 296 #define VD2_IF0_RANGE_MAP_CR 0x1a8c 297 #define VD2_IF0_GEN_REG2 0x1a8d 298 #define VD2_IF0_PROT_CNTL 0x1a8e 299 #define VIU_VD2_FMT_CTRL 0x1a88 300 #define VIU_VD2_FMT_W 0x1a89 301 302 /* VIU Matrix Registers */ 303 #define VIU_OSD1_MATRIX_CTRL 0x1a90 304 #define VIU_OSD1_MATRIX_COEF00_01 0x1a91 305 #define VIU_OSD1_MATRIX_COEF02_10 0x1a92 306 #define VIU_OSD1_MATRIX_COEF11_12 0x1a93 307 #define VIU_OSD1_MATRIX_COEF20_21 0x1a94 308 #define VIU_OSD1_MATRIX_COLMOD_COEF42 0x1a95 309 #define VIU_OSD1_MATRIX_OFFSET0_1 0x1a96 310 #define VIU_OSD1_MATRIX_OFFSET2 0x1a97 311 #define VIU_OSD1_MATRIX_PRE_OFFSET0_1 0x1a98 312 #define VIU_OSD1_MATRIX_PRE_OFFSET2 0x1a99 313 #define VIU_OSD1_MATRIX_COEF22_30 0x1a9d 314 #define VIU_OSD1_MATRIX_COEF31_32 0x1a9e 315 #define VIU_OSD1_MATRIX_COEF40_41 0x1a9f 316 #define VD1_IF0_GEN_REG3 0x1aa7 317 318 #define VIU_OSD_BLENDO_H_START_END 0x1aa9 319 #define VIU_OSD_BLENDO_V_START_END 0x1aaa 320 #define VIU_OSD_BLEND_GEN_CTRL0 0x1aab 321 #define VIU_OSD_BLEND_GEN_CTRL1 0x1aac 322 #define VIU_OSD_BLEND_DUMMY_DATA 0x1aad 323 #define VIU_OSD_BLEND_CURRENT_XY 0x1aae 324 325 #define VIU_OSD2_MATRIX_CTRL 0x1ab0 326 #define VIU_OSD2_MATRIX_COEF00_01 0x1ab1 327 #define VIU_OSD2_MATRIX_COEF02_10 0x1ab2 328 #define VIU_OSD2_MATRIX_COEF11_12 0x1ab3 329 #define VIU_OSD2_MATRIX_COEF20_21 0x1ab4 330 #define VIU_OSD2_MATRIX_COEF22 0x1ab5 331 #define VIU_OSD2_MATRIX_OFFSET0_1 0x1ab6 332 #define VIU_OSD2_MATRIX_OFFSET2 0x1ab7 333 #define VIU_OSD2_MATRIX_PRE_OFFSET0_1 0x1ab8 334 #define VIU_OSD2_MATRIX_PRE_OFFSET2 0x1ab9 335 #define VIU_OSD2_MATRIX_PROBE_COLOR 0x1aba 336 #define VIU_OSD2_MATRIX_HL_COLOR 0x1abb 337 #define VIU_OSD2_MATRIX_PROBE_POS 0x1abc 338 #define VIU_OSD1_EOTF_CTL 0x1ad4 339 #define VIU_OSD1_EOTF_COEF00_01 0x1ad5 340 #define VIU_OSD1_EOTF_COEF02_10 0x1ad6 341 #define VIU_OSD1_EOTF_COEF11_12 0x1ad7 342 #define VIU_OSD1_EOTF_COEF20_21 0x1ad8 343 #define VIU_OSD1_EOTF_COEF22_RS 0x1ad9 344 #define VIU_OSD1_EOTF_LUT_ADDR_PORT 0x1ada 345 #define VIU_OSD1_EOTF_LUT_DATA_PORT 0x1adb 346 #define VIU_OSD1_OETF_CTL 0x1adc 347 #define VIU_OSD1_OETF_LUT_ADDR_PORT 0x1add 348 #define VIU_OSD1_OETF_LUT_DATA_PORT 0x1ade 349 #define AFBC_ENABLE 0x1ae0 350 351 /* vpp */ 352 #define VPP_DUMMY_DATA 0x1d00 353 #define VPP_LINE_IN_LENGTH 0x1d01 354 #define VPP_PIC_IN_HEIGHT 0x1d02 355 #define VPP_SCALE_COEF_IDX 0x1d03 356 #define VPP_SCALE_HORIZONTAL_COEF BIT(8) 357 #define VPP_SCALE_COEF 0x1d04 358 #define VPP_VSC_REGION12_STARTP 0x1d05 359 #define VPP_VSC_REGION34_STARTP 0x1d06 360 #define VPP_VSC_REGION4_ENDP 0x1d07 361 #define VPP_VSC_START_PHASE_STEP 0x1d08 362 #define VPP_VSC_REGION0_PHASE_SLOPE 0x1d09 363 #define VPP_VSC_REGION1_PHASE_SLOPE 0x1d0a 364 #define VPP_VSC_REGION3_PHASE_SLOPE 0x1d0b 365 #define VPP_VSC_REGION4_PHASE_SLOPE 0x1d0c 366 #define VPP_VSC_PHASE_CTRL 0x1d0d 367 #define VPP_VSC_INI_PHASE 0x1d0e 368 #define VPP_HSC_REGION12_STARTP 0x1d10 369 #define VPP_HSC_REGION34_STARTP 0x1d11 370 #define VPP_HSC_REGION4_ENDP 0x1d12 371 #define VPP_HSC_START_PHASE_STEP 0x1d13 372 #define VPP_HSC_REGION0_PHASE_SLOPE 0x1d14 373 #define VPP_HSC_REGION1_PHASE_SLOPE 0x1d15 374 #define VPP_HSC_REGION3_PHASE_SLOPE 0x1d16 375 #define VPP_HSC_REGION4_PHASE_SLOPE 0x1d17 376 #define VPP_HSC_PHASE_CTRL 0x1d18 377 #define VPP_SC_MISC 0x1d19 378 #define VPP_SC_VD_EN_ENABLE BIT(15) 379 #define VPP_SC_TOP_EN_ENABLE BIT(16) 380 #define VPP_SC_HSC_EN_ENABLE BIT(17) 381 #define VPP_SC_VSC_EN_ENABLE BIT(18) 382 #define VPP_VSC_BANK_LENGTH(length) (length & 0x7) 383 #define VPP_HSC_BANK_LENGTH(length) ((length & 0x7) << 8) 384 #define VPP_PREBLEND_VD1_H_START_END 0x1d1a 385 #define VPP_PREBLEND_VD1_V_START_END 0x1d1b 386 #define VPP_POSTBLEND_VD1_H_START_END 0x1d1c 387 #define VPP_POSTBLEND_VD1_V_START_END 0x1d1d 388 #define VPP_BLEND_VD2_H_START_END 0x1d1e 389 #define VPP_BLEND_VD2_V_START_END 0x1d1f 390 #define VPP_PREBLEND_H_SIZE 0x1d20 391 #define VPP_POSTBLEND_H_SIZE 0x1d21 392 #define VPP_HOLD_LINES 0x1d22 393 #define VPP_POSTBLEND_HOLD_LINES(lines) (lines & 0xf) 394 #define VPP_PREBLEND_HOLD_LINES(lines) ((lines & 0xf) << 8) 395 #define VPP_BLEND_ONECOLOR_CTRL 0x1d23 396 #define VPP_PREBLEND_CURRENT_XY 0x1d24 397 #define VPP_POSTBLEND_CURRENT_XY 0x1d25 398 #define VPP_MISC 0x1d26 399 #define VPP_PREBLEND_ENABLE BIT(6) 400 #define VPP_POSTBLEND_ENABLE BIT(7) 401 #define VPP_OSD2_ALPHA_PREMULT BIT(8) 402 #define VPP_OSD1_ALPHA_PREMULT BIT(9) 403 #define VPP_VD1_POSTBLEND BIT(10) 404 #define VPP_VD2_POSTBLEND BIT(11) 405 #define VPP_OSD1_POSTBLEND BIT(12) 406 #define VPP_OSD2_POSTBLEND BIT(13) 407 #define VPP_VD1_PREBLEND BIT(14) 408 #define VPP_VD2_PREBLEND BIT(15) 409 #define VPP_OSD1_PREBLEND BIT(16) 410 #define VPP_OSD2_PREBLEND BIT(17) 411 #define VPP_COLOR_MNG_ENABLE BIT(28) 412 #define VPP_OFIFO_SIZE 0x1d27 413 #define VPP_OFIFO_SIZE_MASK GENMASK(13, 0) 414 #define VPP_OFIFO_SIZE_DEFAULT (0xfff << 20 | 0x1000) 415 #define VPP_FIFO_STATUS 0x1d28 416 #define VPP_SMOKE_CTRL 0x1d29 417 #define VPP_SMOKE1_VAL 0x1d2a 418 #define VPP_SMOKE2_VAL 0x1d2b 419 #define VPP_SMOKE3_VAL 0x1d2c 420 #define VPP_SMOKE1_H_START_END 0x1d2d 421 #define VPP_SMOKE1_V_START_END 0x1d2e 422 #define VPP_SMOKE2_H_START_END 0x1d2f 423 #define VPP_SMOKE2_V_START_END 0x1d30 424 #define VPP_SMOKE3_H_START_END 0x1d31 425 #define VPP_SMOKE3_V_START_END 0x1d32 426 #define VPP_SCO_FIFO_CTRL 0x1d33 427 #define VPP_HSC_PHASE_CTRL1 0x1d34 428 #define VPP_HSC_INI_PAT_CTRL 0x1d35 429 #define VPP_VADJ_CTRL 0x1d40 430 #define VPP_MINUS_BLACK_LVL_VADJ1_ENABLE BIT(1) 431 432 #define VPP_VADJ1_Y 0x1d41 433 #define VPP_VADJ1_MA_MB 0x1d42 434 #define VPP_VADJ1_MC_MD 0x1d43 435 #define VPP_VADJ2_Y 0x1d44 436 #define VPP_VADJ2_MA_MB 0x1d45 437 #define VPP_VADJ2_MC_MD 0x1d46 438 #define VPP_HSHARP_CTRL 0x1d50 439 #define VPP_HSHARP_LUMA_THRESH01 0x1d51 440 #define VPP_HSHARP_LUMA_THRESH23 0x1d52 441 #define VPP_HSHARP_CHROMA_THRESH01 0x1d53 442 #define VPP_HSHARP_CHROMA_THRESH23 0x1d54 443 #define VPP_HSHARP_LUMA_GAIN 0x1d55 444 #define VPP_HSHARP_CHROMA_GAIN 0x1d56 445 #define VPP_MATRIX_PROBE_COLOR 0x1d5c 446 #define VPP_MATRIX_HL_COLOR 0x1d5d 447 #define VPP_MATRIX_PROBE_POS 0x1d5e 448 #define VPP_MATRIX_CTRL 0x1d5f 449 #define VPP_MATRIX_COEF00_01 0x1d60 450 #define VPP_MATRIX_COEF02_10 0x1d61 451 #define VPP_MATRIX_COEF11_12 0x1d62 452 #define VPP_MATRIX_COEF20_21 0x1d63 453 #define VPP_MATRIX_COEF22 0x1d64 454 #define VPP_MATRIX_OFFSET0_1 0x1d65 455 #define VPP_MATRIX_OFFSET2 0x1d66 456 #define VPP_MATRIX_PRE_OFFSET0_1 0x1d67 457 #define VPP_MATRIX_PRE_OFFSET2 0x1d68 458 #define VPP_DUMMY_DATA1 0x1d69 459 #define VPP_GAINOFF_CTRL0 0x1d6a 460 #define VPP_GAINOFF_CTRL1 0x1d6b 461 #define VPP_GAINOFF_CTRL2 0x1d6c 462 #define VPP_GAINOFF_CTRL3 0x1d6d 463 #define VPP_GAINOFF_CTRL4 0x1d6e 464 #define VPP_CHROMA_ADDR_PORT 0x1d70 465 #define VPP_CHROMA_DATA_PORT 0x1d71 466 #define VPP_GCLK_CTRL0 0x1d72 467 #define VPP_GCLK_CTRL1 0x1d73 468 #define VPP_SC_GCLK_CTRL 0x1d74 469 #define VPP_MISC1 0x1d76 470 #define VPP_BLACKEXT_CTRL 0x1d80 471 #define VPP_DNLP_CTRL_00 0x1d81 472 #define VPP_DNLP_CTRL_01 0x1d82 473 #define VPP_DNLP_CTRL_02 0x1d83 474 #define VPP_DNLP_CTRL_03 0x1d84 475 #define VPP_DNLP_CTRL_04 0x1d85 476 #define VPP_DNLP_CTRL_05 0x1d86 477 #define VPP_DNLP_CTRL_06 0x1d87 478 #define VPP_DNLP_CTRL_07 0x1d88 479 #define VPP_DNLP_CTRL_08 0x1d89 480 #define VPP_DNLP_CTRL_09 0x1d8a 481 #define VPP_DNLP_CTRL_10 0x1d8b 482 #define VPP_DNLP_CTRL_11 0x1d8c 483 #define VPP_DNLP_CTRL_12 0x1d8d 484 #define VPP_DNLP_CTRL_13 0x1d8e 485 #define VPP_DNLP_CTRL_14 0x1d8f 486 #define VPP_DNLP_CTRL_15 0x1d90 487 #define VPP_PEAKING_HGAIN 0x1d91 488 #define VPP_PEAKING_VGAIN 0x1d92 489 #define VPP_PEAKING_NLP_1 0x1d93 490 #define VPP_DOLBY_CTRL 0x1d93 491 #define VPP_PPS_DUMMY_DATA_MODE (1 << 17) 492 #define VPP_PEAKING_NLP_2 0x1d94 493 #define VPP_PEAKING_NLP_3 0x1d95 494 #define VPP_PEAKING_NLP_4 0x1d96 495 #define VPP_PEAKING_NLP_5 0x1d97 496 #define VPP_SHARP_LIMIT 0x1d98 497 #define VPP_VLTI_CTRL 0x1d99 498 #define VPP_HLTI_CTRL 0x1d9a 499 #define VPP_CTI_CTRL 0x1d9b 500 #define VPP_BLUE_STRETCH_1 0x1d9c 501 #define VPP_BLUE_STRETCH_2 0x1d9d 502 #define VPP_BLUE_STRETCH_3 0x1d9e 503 #define VPP_CCORING_CTRL 0x1da0 504 #define VPP_VE_ENABLE_CTRL 0x1da1 505 #define VPP_VE_DEMO_LEFT_TOP_SCREEN_WIDTH 0x1da2 506 #define VPP_VE_DEMO_CENTER_BAR 0x1da3 507 #define VPP_VE_H_V_SIZE 0x1da4 508 #define VPP_VDO_MEAS_CTRL 0x1da8 509 #define VPP_VDO_MEAS_VS_COUNT_HI 0x1da9 510 #define VPP_VDO_MEAS_VS_COUNT_LO 0x1daa 511 #define VPP_INPUT_CTRL 0x1dab 512 #define VPP_CTI_CTRL2 0x1dac 513 #define VPP_PEAKING_SAT_THD1 0x1dad 514 #define VPP_PEAKING_SAT_THD2 0x1dae 515 #define VPP_PEAKING_SAT_THD3 0x1daf 516 #define VPP_PEAKING_SAT_THD4 0x1db0 517 #define VPP_PEAKING_SAT_THD5 0x1db1 518 #define VPP_PEAKING_SAT_THD6 0x1db2 519 #define VPP_PEAKING_SAT_THD7 0x1db3 520 #define VPP_PEAKING_SAT_THD8 0x1db4 521 #define VPP_PEAKING_SAT_THD9 0x1db5 522 #define VPP_PEAKING_GAIN_ADD1 0x1db6 523 #define VPP_PEAKING_GAIN_ADD2 0x1db7 524 #define VPP_PEAKING_DNLP 0x1db8 525 #define VPP_SHARP_DEMO_WIN_CTRL1 0x1db9 526 #define VPP_SHARP_DEMO_WIN_CTRL2 0x1dba 527 #define VPP_FRONT_HLTI_CTRL 0x1dbb 528 #define VPP_FRONT_CTI_CTRL 0x1dbc 529 #define VPP_FRONT_CTI_CTRL2 0x1dbd 530 #define VPP_OSD_VSC_PHASE_STEP 0x1dc0 531 #define VPP_OSD_VSC_INI_PHASE 0x1dc1 532 #define VPP_OSD_VSC_CTRL0 0x1dc2 533 #define VPP_OSD_HSC_PHASE_STEP 0x1dc3 534 #define VPP_OSD_HSC_INI_PHASE 0x1dc4 535 #define VPP_OSD_HSC_CTRL0 0x1dc5 536 #define VPP_OSD_HSC_INI_PAT_CTRL 0x1dc6 537 #define VPP_OSD_SC_DUMMY_DATA 0x1dc7 538 #define VPP_OSD_SC_CTRL0 0x1dc8 539 #define VPP_OSD_SCI_WH_M1 0x1dc9 540 #define VPP_OSD_SCO_H_START_END 0x1dca 541 #define VPP_OSD_SCO_V_START_END 0x1dcb 542 #define VPP_OSD_SCALE_COEF_IDX 0x1dcc 543 #define VPP_OSD_SCALE_COEF 0x1dcd 544 #define VPP_INT_LINE_NUM 0x1dce 545 546 #define VPP_WRAP_OSD1_MATRIX_COEF00_01 0x3d60 547 #define VPP_WRAP_OSD1_MATRIX_COEF02_10 0x3d61 548 #define VPP_WRAP_OSD1_MATRIX_COEF11_12 0x3d62 549 #define VPP_WRAP_OSD1_MATRIX_COEF20_21 0x3d63 550 #define VPP_WRAP_OSD1_MATRIX_COEF22 0x3d64 551 #define VPP_WRAP_OSD1_MATRIX_COEF13_14 0x3d65 552 #define VPP_WRAP_OSD1_MATRIX_COEF23_24 0x3d66 553 #define VPP_WRAP_OSD1_MATRIX_COEF15_25 0x3d67 554 #define VPP_WRAP_OSD1_MATRIX_CLIP 0x3d68 555 #define VPP_WRAP_OSD1_MATRIX_OFFSET0_1 0x3d69 556 #define VPP_WRAP_OSD1_MATRIX_OFFSET2 0x3d6a 557 #define VPP_WRAP_OSD1_MATRIX_PRE_OFFSET0_1 0x3d6b 558 #define VPP_WRAP_OSD1_MATRIX_PRE_OFFSET2 0x3d6c 559 #define VPP_WRAP_OSD1_MATRIX_EN_CTRL 0x3d6d 560 561 #define VPP_WRAP_OSD2_MATRIX_COEF00_01 0x3d70 562 #define VPP_WRAP_OSD2_MATRIX_COEF02_10 0x3d71 563 #define VPP_WRAP_OSD2_MATRIX_COEF11_12 0x3d72 564 #define VPP_WRAP_OSD2_MATRIX_COEF20_21 0x3d73 565 #define VPP_WRAP_OSD2_MATRIX_COEF22 0x3d74 566 #define VPP_WRAP_OSD2_MATRIX_COEF13_14 0x3d75 567 #define VPP_WRAP_OSD2_MATRIX_COEF23_24 0x3d76 568 #define VPP_WRAP_OSD2_MATRIX_COEF15_25 0x3d77 569 #define VPP_WRAP_OSD2_MATRIX_CLIP 0x3d78 570 #define VPP_WRAP_OSD2_MATRIX_OFFSET0_1 0x3d79 571 #define VPP_WRAP_OSD2_MATRIX_OFFSET2 0x3d7a 572 #define VPP_WRAP_OSD2_MATRIX_PRE_OFFSET0_1 0x3d7b 573 #define VPP_WRAP_OSD2_MATRIX_PRE_OFFSET2 0x3d7c 574 #define VPP_WRAP_OSD2_MATRIX_EN_CTRL 0x3d7d 575 576 #define VPP_WRAP_OSD3_MATRIX_COEF00_01 0x3db0 577 #define VPP_WRAP_OSD3_MATRIX_COEF02_10 0x3db1 578 #define VPP_WRAP_OSD3_MATRIX_COEF11_12 0x3db2 579 #define VPP_WRAP_OSD3_MATRIX_COEF20_21 0x3db3 580 #define VPP_WRAP_OSD3_MATRIX_COEF22 0x3db4 581 #define VPP_WRAP_OSD3_MATRIX_COEF13_14 0x3db5 582 #define VPP_WRAP_OSD3_MATRIX_COEF23_24 0x3db6 583 #define VPP_WRAP_OSD3_MATRIX_COEF15_25 0x3db7 584 #define VPP_WRAP_OSD3_MATRIX_CLIP 0x3db8 585 #define VPP_WRAP_OSD3_MATRIX_OFFSET0_1 0x3db9 586 #define VPP_WRAP_OSD3_MATRIX_OFFSET2 0x3dba 587 #define VPP_WRAP_OSD3_MATRIX_PRE_OFFSET0_1 0x3dbb 588 #define VPP_WRAP_OSD3_MATRIX_PRE_OFFSET2 0x3dbc 589 #define VPP_WRAP_OSD3_MATRIX_EN_CTRL 0x3dbd 590 591 /* osd2 scaler */ 592 #define OSD2_VSC_PHASE_STEP 0x3d00 593 #define OSD2_VSC_INI_PHASE 0x3d01 594 #define OSD2_VSC_CTRL0 0x3d02 595 #define OSD2_HSC_PHASE_STEP 0x3d03 596 #define OSD2_HSC_INI_PHASE 0x3d04 597 #define OSD2_HSC_CTRL0 0x3d05 598 #define OSD2_HSC_INI_PAT_CTRL 0x3d06 599 #define OSD2_SC_DUMMY_DATA 0x3d07 600 #define OSD2_SC_CTRL0 0x3d08 601 #define OSD2_SCI_WH_M1 0x3d09 602 #define OSD2_SCO_H_START_END 0x3d0a 603 #define OSD2_SCO_V_START_END 0x3d0b 604 #define OSD2_SCALE_COEF_IDX 0x3d18 605 #define OSD2_SCALE_COEF 0x3d19 606 607 /* osd34 scaler */ 608 #define OSD34_SCALE_COEF_IDX 0x3d1e 609 #define OSD34_SCALE_COEF 0x3d1f 610 #define OSD34_VSC_PHASE_STEP 0x3d20 611 #define OSD34_VSC_INI_PHASE 0x3d21 612 #define OSD34_VSC_CTRL0 0x3d22 613 #define OSD34_HSC_PHASE_STEP 0x3d23 614 #define OSD34_HSC_INI_PHASE 0x3d24 615 #define OSD34_HSC_CTRL0 0x3d25 616 #define OSD34_HSC_INI_PAT_CTRL 0x3d26 617 #define OSD34_SC_DUMMY_DATA 0x3d27 618 #define OSD34_SC_CTRL0 0x3d28 619 #define OSD34_SCI_WH_M1 0x3d29 620 #define OSD34_SCO_H_START_END 0x3d2a 621 #define OSD34_SCO_V_START_END 0x3d2b 622 623 /* viu2 */ 624 #define VIU2_ADDR_START 0x1e00 625 #define VIU2_ADDR_END 0x1eff 626 #define VIU2_SW_RESET 0x1e01 627 #define VIU2_OSD1_CTRL_STAT 0x1e10 628 #define VIU2_OSD1_CTRL_STAT2 0x1e2d 629 #define VIU2_OSD1_COLOR_ADDR 0x1e11 630 #define VIU2_OSD1_COLOR 0x1e12 631 #define VIU2_OSD1_TCOLOR_AG0 0x1e17 632 #define VIU2_OSD1_TCOLOR_AG1 0x1e18 633 #define VIU2_OSD1_TCOLOR_AG2 0x1e19 634 #define VIU2_OSD1_TCOLOR_AG3 0x1e1a 635 #define VIU2_OSD1_BLK0_CFG_W0 0x1e1b 636 #define VIU2_OSD1_BLK1_CFG_W0 0x1e1f 637 #define VIU2_OSD1_BLK2_CFG_W0 0x1e23 638 #define VIU2_OSD1_BLK3_CFG_W0 0x1e27 639 #define VIU2_OSD1_BLK0_CFG_W1 0x1e1c 640 #define VIU2_OSD1_BLK1_CFG_W1 0x1e20 641 #define VIU2_OSD1_BLK2_CFG_W1 0x1e24 642 #define VIU2_OSD1_BLK3_CFG_W1 0x1e28 643 #define VIU2_OSD1_BLK0_CFG_W2 0x1e1d 644 #define VIU2_OSD1_BLK1_CFG_W2 0x1e21 645 #define VIU2_OSD1_BLK2_CFG_W2 0x1e25 646 #define VIU2_OSD1_BLK3_CFG_W2 0x1e29 647 #define VIU2_OSD1_BLK0_CFG_W3 0x1e1e 648 #define VIU2_OSD1_BLK1_CFG_W3 0x1e22 649 #define VIU2_OSD1_BLK2_CFG_W3 0x1e26 650 #define VIU2_OSD1_BLK3_CFG_W3 0x1e2a 651 #define VIU2_OSD1_BLK0_CFG_W4 0x1e13 652 #define VIU2_OSD1_BLK1_CFG_W4 0x1e14 653 #define VIU2_OSD1_BLK2_CFG_W4 0x1e15 654 #define VIU2_OSD1_BLK3_CFG_W4 0x1e16 655 #define VIU2_OSD1_FIFO_CTRL_STAT 0x1e2b 656 #define VIU2_OSD1_TEST_RDDATA 0x1e2c 657 #define VIU2_OSD1_PROT_CTRL 0x1e2e 658 #define VIU2_OSD2_CTRL_STAT 0x1e30 659 #define VIU2_OSD2_CTRL_STAT2 0x1e4d 660 #define VIU2_OSD2_COLOR_ADDR 0x1e31 661 #define VIU2_OSD2_COLOR 0x1e32 662 #define VIU2_OSD2_HL1_H_START_END 0x1e33 663 #define VIU2_OSD2_HL1_V_START_END 0x1e34 664 #define VIU2_OSD2_HL2_H_START_END 0x1e35 665 #define VIU2_OSD2_HL2_V_START_END 0x1e36 666 #define VIU2_OSD2_TCOLOR_AG0 0x1e37 667 #define VIU2_OSD2_TCOLOR_AG1 0x1e38 668 #define VIU2_OSD2_TCOLOR_AG2 0x1e39 669 #define VIU2_OSD2_TCOLOR_AG3 0x1e3a 670 #define VIU2_OSD2_BLK0_CFG_W0 0x1e3b 671 #define VIU2_OSD2_BLK1_CFG_W0 0x1e3f 672 #define VIU2_OSD2_BLK2_CFG_W0 0x1e43 673 #define VIU2_OSD2_BLK3_CFG_W0 0x1e47 674 #define VIU2_OSD2_BLK0_CFG_W1 0x1e3c 675 #define VIU2_OSD2_BLK1_CFG_W1 0x1e40 676 #define VIU2_OSD2_BLK2_CFG_W1 0x1e44 677 #define VIU2_OSD2_BLK3_CFG_W1 0x1e48 678 #define VIU2_OSD2_BLK0_CFG_W2 0x1e3d 679 #define VIU2_OSD2_BLK1_CFG_W2 0x1e41 680 #define VIU2_OSD2_BLK2_CFG_W2 0x1e45 681 #define VIU2_OSD2_BLK3_CFG_W2 0x1e49 682 #define VIU2_OSD2_BLK0_CFG_W3 0x1e3e 683 #define VIU2_OSD2_BLK1_CFG_W3 0x1e42 684 #define VIU2_OSD2_BLK2_CFG_W3 0x1e46 685 #define VIU2_OSD2_BLK3_CFG_W3 0x1e4a 686 #define VIU2_OSD2_BLK0_CFG_W4 0x1e64 687 #define VIU2_OSD2_BLK1_CFG_W4 0x1e65 688 #define VIU2_OSD2_BLK2_CFG_W4 0x1e66 689 #define VIU2_OSD2_BLK3_CFG_W4 0x1e67 690 #define VIU2_OSD2_FIFO_CTRL_STAT 0x1e4b 691 #define VIU2_OSD2_TEST_RDDATA 0x1e4c 692 #define VIU2_OSD2_PROT_CTRL 0x1e4e 693 #define VIU2_VD1_IF0_GEN_REG 0x1e50 694 #define VIU2_VD1_IF0_CANVAS0 0x1e51 695 #define VIU2_VD1_IF0_CANVAS1 0x1e52 696 #define VIU2_VD1_IF0_LUMA_X0 0x1e53 697 #define VIU2_VD1_IF0_LUMA_Y0 0x1e54 698 #define VIU2_VD1_IF0_CHROMA_X0 0x1e55 699 #define VIU2_VD1_IF0_CHROMA_Y0 0x1e56 700 #define VIU2_VD1_IF0_LUMA_X1 0x1e57 701 #define VIU2_VD1_IF0_LUMA_Y1 0x1e58 702 #define VIU2_VD1_IF0_CHROMA_X1 0x1e59 703 #define VIU2_VD1_IF0_CHROMA_Y1 0x1e5a 704 #define VIU2_VD1_IF0_RPT_LOOP 0x1e5b 705 #define VIU2_VD1_IF0_LUMA0_RPT_PAT 0x1e5c 706 #define VIU2_VD1_IF0_CHROMA0_RPT_PAT 0x1e5d 707 #define VIU2_VD1_IF0_LUMA1_RPT_PAT 0x1e5e 708 #define VIU2_VD1_IF0_CHROMA1_RPT_PAT 0x1e5f 709 #define VIU2_VD1_IF0_LUMA_PSEL 0x1e60 710 #define VIU2_VD1_IF0_CHROMA_PSEL 0x1e61 711 #define VIU2_VD1_IF0_DUMMY_PIXEL 0x1e62 712 #define VIU2_VD1_IF0_LUMA_FIFO_SIZE 0x1e63 713 #define VIU2_VD1_IF0_RANGE_MAP_Y 0x1e6a 714 #define VIU2_VD1_IF0_RANGE_MAP_CB 0x1e6b 715 #define VIU2_VD1_IF0_RANGE_MAP_CR 0x1e6c 716 #define VIU2_VD1_IF0_GEN_REG2 0x1e6d 717 #define VIU2_VD1_IF0_PROT_CNTL 0x1e6e 718 #define VIU2_VD1_FMT_CTRL 0x1e68 719 #define VIU2_VD1_FMT_W 0x1e69 720 721 /* encode */ 722 #define ENCP_VFIFO2VD_CTL 0x1b58 723 #define ENCP_VFIFO2VD_PIXEL_START 0x1b59 724 #define ENCP_VFIFO2VD_PIXEL_END 0x1b5a 725 #define ENCP_VFIFO2VD_LINE_TOP_START 0x1b5b 726 #define ENCP_VFIFO2VD_LINE_TOP_END 0x1b5c 727 #define ENCP_VFIFO2VD_LINE_BOT_START 0x1b5d 728 #define ENCP_VFIFO2VD_LINE_BOT_END 0x1b5e 729 #define VENC_SYNC_ROUTE 0x1b60 730 #define VENC_VIDEO_EXSRC 0x1b61 731 #define VENC_DVI_SETTING 0x1b62 732 #define VENC_C656_CTRL 0x1b63 733 #define VENC_UPSAMPLE_CTRL0 0x1b64 734 #define VENC_UPSAMPLE_CTRL1 0x1b65 735 #define VENC_UPSAMPLE_CTRL2 0x1b66 736 #define VENC_UPSAMPLE_CTRL_F0_2_CLK_RATIO BIT(0) 737 #define VENC_UPSAMPLE_CTRL_F1_EN BIT(5) 738 #define VENC_UPSAMPLE_CTRL_F1_UPSAMPLE_EN BIT(6) 739 #define VENC_UPSAMPLE_CTRL_INTERLACE_HIGH_LUMA (0x0 << 12) 740 #define VENC_UPSAMPLE_CTRL_CVBS (0x1 << 12) 741 #define VENC_UPSAMPLE_CTRL_S_VIDEO_LUMA (0x2 << 12) 742 #define VENC_UPSAMPLE_CTRL_S_VIDEO_CHROMA (0x3 << 12) 743 #define VENC_UPSAMPLE_CTRL_INTERLACE_PB (0x4 << 12) 744 #define VENC_UPSAMPLE_CTRL_INTERLACE_PR (0x5 << 12) 745 #define VENC_UPSAMPLE_CTRL_INTERLACE_R (0x6 << 12) 746 #define VENC_UPSAMPLE_CTRL_INTERLACE_G (0x7 << 12) 747 #define VENC_UPSAMPLE_CTRL_INTERLACE_B (0x8 << 12) 748 #define VENC_UPSAMPLE_CTRL_PROGRESSIVE_Y (0x9 << 12) 749 #define VENC_UPSAMPLE_CTRL_PROGRESSIVE_PB (0xa << 12) 750 #define VENC_UPSAMPLE_CTRL_PROGRESSIVE_PR (0xb << 12) 751 #define VENC_UPSAMPLE_CTRL_PROGRESSIVE_R (0xc << 12) 752 #define VENC_UPSAMPLE_CTRL_PROGRESSIVE_G (0xd << 12) 753 #define VENC_UPSAMPLE_CTRL_PROGRESSIVE_B (0xe << 12) 754 #define VENC_UPSAMPLE_CTRL_VDAC_TEST_VALUE (0xf << 12) 755 #define TCON_INVERT_CTL 0x1b67 756 #define VENC_VIDEO_PROG_MODE 0x1b68 757 #define VENC_ENCI_LINE 0x1b69 758 #define VENC_ENCI_PIXEL 0x1b6a 759 #define VENC_ENCP_LINE 0x1b6b 760 #define VENC_ENCP_PIXEL 0x1b6c 761 #define VENC_STATA 0x1b6d 762 #define VENC_INTCTRL 0x1b6e 763 #define VENC_INTCTRL_ENCI_LNRST_INT_EN BIT(1) 764 #define VENC_INTFLAG 0x1b6f 765 #define VENC_VIDEO_TST_EN 0x1b70 766 #define VENC_VIDEO_TST_MDSEL 0x1b71 767 #define VENC_VIDEO_TST_Y 0x1b72 768 #define VENC_VIDEO_TST_CB 0x1b73 769 #define VENC_VIDEO_TST_CR 0x1b74 770 #define VENC_VIDEO_TST_CLRBAR_STRT 0x1b75 771 #define VENC_VIDEO_TST_CLRBAR_WIDTH 0x1b76 772 #define VENC_VIDEO_TST_VDCNT_STSET 0x1b77 773 #define VENC_VDAC_DACSEL0 0x1b78 774 #define VENC_VDAC_SEL_ATV_DMD BIT(5) 775 #define VENC_VDAC_DACSEL1 0x1b79 776 #define VENC_VDAC_DACSEL2 0x1b7a 777 #define VENC_VDAC_DACSEL3 0x1b7b 778 #define VENC_VDAC_DACSEL4 0x1b7c 779 #define VENC_VDAC_DACSEL5 0x1b7d 780 #define VENC_VDAC_SETTING 0x1b7e 781 #define VENC_VDAC_TST_VAL 0x1b7f 782 #define VENC_VDAC_DAC0_GAINCTRL 0x1bf0 783 #define VENC_VDAC_DAC0_OFFSET 0x1bf1 784 #define VENC_VDAC_DAC1_GAINCTRL 0x1bf2 785 #define VENC_VDAC_DAC1_OFFSET 0x1bf3 786 #define VENC_VDAC_DAC2_GAINCTRL 0x1bf4 787 #define VENC_VDAC_DAC2_OFFSET 0x1bf5 788 #define VENC_VDAC_DAC3_GAINCTRL 0x1bf6 789 #define VENC_VDAC_DAC3_OFFSET 0x1bf7 790 #define VENC_VDAC_DAC4_GAINCTRL 0x1bf8 791 #define VENC_VDAC_DAC4_OFFSET 0x1bf9 792 #define VENC_VDAC_DAC5_GAINCTRL 0x1bfa 793 #define VENC_VDAC_DAC5_OFFSET 0x1bfb 794 #define VENC_VDAC_FIFO_CTRL 0x1bfc 795 #define VENC_VDAC_FIFO_EN_ENCI_ENABLE BIT(13) 796 #define ENCL_TCON_INVERT_CTL 0x1bfd 797 #define ENCP_VIDEO_EN 0x1b80 798 #define ENCP_VIDEO_SYNC_MODE 0x1b81 799 #define ENCP_MACV_EN 0x1b82 800 #define ENCP_VIDEO_Y_SCL 0x1b83 801 #define ENCP_VIDEO_PB_SCL 0x1b84 802 #define ENCP_VIDEO_PR_SCL 0x1b85 803 #define ENCP_VIDEO_SYNC_SCL 0x1b86 804 #define ENCP_VIDEO_MACV_SCL 0x1b87 805 #define ENCP_VIDEO_Y_OFFST 0x1b88 806 #define ENCP_VIDEO_PB_OFFST 0x1b89 807 #define ENCP_VIDEO_PR_OFFST 0x1b8a 808 #define ENCP_VIDEO_SYNC_OFFST 0x1b8b 809 #define ENCP_VIDEO_MACV_OFFST 0x1b8c 810 #define ENCP_VIDEO_MODE 0x1b8d 811 #define ENCP_VIDEO_MODE_DE_V_HIGH BIT(14) 812 #define ENCP_VIDEO_MODE_ADV 0x1b8e 813 #define ENCP_DBG_PX_RST 0x1b90 814 #define ENCP_DBG_LN_RST 0x1b91 815 #define ENCP_DBG_PX_INT 0x1b92 816 #define ENCP_DBG_LN_INT 0x1b93 817 #define ENCP_VIDEO_YFP1_HTIME 0x1b94 818 #define ENCP_VIDEO_YFP2_HTIME 0x1b95 819 #define ENCP_VIDEO_YC_DLY 0x1b96 820 #define ENCP_VIDEO_MAX_PXCNT 0x1b97 821 #define ENCP_VIDEO_HSPULS_BEGIN 0x1b98 822 #define ENCP_VIDEO_HSPULS_END 0x1b99 823 #define ENCP_VIDEO_HSPULS_SWITCH 0x1b9a 824 #define ENCP_VIDEO_VSPULS_BEGIN 0x1b9b 825 #define ENCP_VIDEO_VSPULS_END 0x1b9c 826 #define ENCP_VIDEO_VSPULS_BLINE 0x1b9d 827 #define ENCP_VIDEO_VSPULS_ELINE 0x1b9e 828 #define ENCP_VIDEO_EQPULS_BEGIN 0x1b9f 829 #define ENCP_VIDEO_EQPULS_END 0x1ba0 830 #define ENCP_VIDEO_EQPULS_BLINE 0x1ba1 831 #define ENCP_VIDEO_EQPULS_ELINE 0x1ba2 832 #define ENCP_VIDEO_HAVON_END 0x1ba3 833 #define ENCP_VIDEO_HAVON_BEGIN 0x1ba4 834 #define ENCP_VIDEO_VAVON_ELINE 0x1baf 835 #define ENCP_VIDEO_VAVON_BLINE 0x1ba6 836 #define ENCP_VIDEO_HSO_BEGIN 0x1ba7 837 #define ENCP_VIDEO_HSO_END 0x1ba8 838 #define ENCP_VIDEO_VSO_BEGIN 0x1ba9 839 #define ENCP_VIDEO_VSO_END 0x1baa 840 #define ENCP_VIDEO_VSO_BLINE 0x1bab 841 #define ENCP_VIDEO_VSO_ELINE 0x1bac 842 #define ENCP_VIDEO_SYNC_WAVE_CURVE 0x1bad 843 #define ENCP_VIDEO_MAX_LNCNT 0x1bae 844 #define ENCP_VIDEO_SY_VAL 0x1bb0 845 #define ENCP_VIDEO_SY2_VAL 0x1bb1 846 #define ENCP_VIDEO_BLANKY_VAL 0x1bb2 847 #define ENCP_VIDEO_BLANKPB_VAL 0x1bb3 848 #define ENCP_VIDEO_BLANKPR_VAL 0x1bb4 849 #define ENCP_VIDEO_HOFFST 0x1bb5 850 #define ENCP_VIDEO_VOFFST 0x1bb6 851 #define ENCP_VIDEO_RGB_CTRL 0x1bb7 852 #define ENCP_VIDEO_FILT_CTRL 0x1bb8 853 #define ENCP_VIDEO_OFLD_VPEQ_OFST 0x1bb9 854 #define ENCP_VIDEO_OFLD_VOAV_OFST 0x1bba 855 #define ENCP_VIDEO_MATRIX_CB 0x1bbb 856 #define ENCP_VIDEO_MATRIX_CR 0x1bbc 857 #define ENCP_VIDEO_RGBIN_CTRL 0x1bbd 858 #define ENCP_MACV_BLANKY_VAL 0x1bc0 859 #define ENCP_MACV_MAXY_VAL 0x1bc1 860 #define ENCP_MACV_1ST_PSSYNC_STRT 0x1bc2 861 #define ENCP_MACV_PSSYNC_STRT 0x1bc3 862 #define ENCP_MACV_AGC_STRT 0x1bc4 863 #define ENCP_MACV_AGC_END 0x1bc5 864 #define ENCP_MACV_WAVE_END 0x1bc6 865 #define ENCP_MACV_STRTLINE 0x1bc7 866 #define ENCP_MACV_ENDLINE 0x1bc8 867 #define ENCP_MACV_TS_CNT_MAX_L 0x1bc9 868 #define ENCP_MACV_TS_CNT_MAX_H 0x1bca 869 #define ENCP_MACV_TIME_DOWN 0x1bcb 870 #define ENCP_MACV_TIME_LO 0x1bcc 871 #define ENCP_MACV_TIME_UP 0x1bcd 872 #define ENCP_MACV_TIME_RST 0x1bce 873 #define ENCP_VBI_CTRL 0x1bd0 874 #define ENCP_VBI_SETTING 0x1bd1 875 #define ENCP_VBI_BEGIN 0x1bd2 876 #define ENCP_VBI_WIDTH 0x1bd3 877 #define ENCP_VBI_HVAL 0x1bd4 878 #define ENCP_VBI_DATA0 0x1bd5 879 #define ENCP_VBI_DATA1 0x1bd6 880 #define C656_HS_ST 0x1be0 881 #define C656_HS_ED 0x1be1 882 #define C656_VS_LNST_E 0x1be2 883 #define C656_VS_LNST_O 0x1be3 884 #define C656_VS_LNED_E 0x1be4 885 #define C656_VS_LNED_O 0x1be5 886 #define C656_FS_LNST 0x1be6 887 #define C656_FS_LNED 0x1be7 888 #define ENCI_VIDEO_MODE 0x1b00 889 #define ENCI_VIDEO_MODE_ADV 0x1b01 890 #define ENCI_VIDEO_MODE_ADV_DMXMD(val) (val & 0x3) 891 #define ENCI_VIDEO_MODE_ADV_VBICTL_LINE_17_22 BIT(2) 892 #define ENCI_VIDEO_MODE_ADV_YBW_MEDIUM (0 << 4) 893 #define ENCI_VIDEO_MODE_ADV_YBW_LOW (0x1 << 4) 894 #define ENCI_VIDEO_MODE_ADV_YBW_HIGH (0x2 << 4) 895 #define ENCI_VIDEO_FSC_ADJ 0x1b02 896 #define ENCI_VIDEO_BRIGHT 0x1b03 897 #define ENCI_VIDEO_CONT 0x1b04 898 #define ENCI_VIDEO_SAT 0x1b05 899 #define ENCI_VIDEO_HUE 0x1b06 900 #define ENCI_VIDEO_SCH 0x1b07 901 #define ENCI_SYNC_MODE 0x1b08 902 #define ENCI_SYNC_CTRL 0x1b09 903 #define ENCI_SYNC_HSO_BEGIN 0x1b0a 904 #define ENCI_SYNC_HSO_END 0x1b0b 905 #define ENCI_SYNC_VSO_EVN 0x1b0c 906 #define ENCI_SYNC_VSO_ODD 0x1b0d 907 #define ENCI_SYNC_VSO_EVNLN 0x1b0e 908 #define ENCI_SYNC_VSO_ODDLN 0x1b0f 909 #define ENCI_SYNC_HOFFST 0x1b10 910 #define ENCI_SYNC_VOFFST 0x1b11 911 #define ENCI_SYNC_ADJ 0x1b12 912 #define ENCI_RGB_SETTING 0x1b13 913 #define ENCI_DE_H_BEGIN 0x1b16 914 #define ENCI_DE_H_END 0x1b17 915 #define ENCI_DE_V_BEGIN_EVEN 0x1b18 916 #define ENCI_DE_V_END_EVEN 0x1b19 917 #define ENCI_DE_V_BEGIN_ODD 0x1b1a 918 #define ENCI_DE_V_END_ODD 0x1b1b 919 #define ENCI_VBI_SETTING 0x1b20 920 #define ENCI_VBI_CCDT_EVN 0x1b21 921 #define ENCI_VBI_CCDT_ODD 0x1b22 922 #define ENCI_VBI_CC525_LN 0x1b23 923 #define ENCI_VBI_CC625_LN 0x1b24 924 #define ENCI_VBI_WSSDT 0x1b25 925 #define ENCI_VBI_WSS_LN 0x1b26 926 #define ENCI_VBI_CGMSDT_L 0x1b27 927 #define ENCI_VBI_CGMSDT_H 0x1b28 928 #define ENCI_VBI_CGMS_LN 0x1b29 929 #define ENCI_VBI_TTX_HTIME 0x1b2a 930 #define ENCI_VBI_TTX_LN 0x1b2b 931 #define ENCI_VBI_TTXDT0 0x1b2c 932 #define ENCI_VBI_TTXDT1 0x1b2d 933 #define ENCI_VBI_TTXDT2 0x1b2e 934 #define ENCI_VBI_TTXDT3 0x1b2f 935 #define ENCI_MACV_N0 0x1b30 936 #define ENCI_MACV_N1 0x1b31 937 #define ENCI_MACV_N2 0x1b32 938 #define ENCI_MACV_N3 0x1b33 939 #define ENCI_MACV_N4 0x1b34 940 #define ENCI_MACV_N5 0x1b35 941 #define ENCI_MACV_N6 0x1b36 942 #define ENCI_MACV_N7 0x1b37 943 #define ENCI_MACV_N8 0x1b38 944 #define ENCI_MACV_N9 0x1b39 945 #define ENCI_MACV_N10 0x1b3a 946 #define ENCI_MACV_N11 0x1b3b 947 #define ENCI_MACV_N12 0x1b3c 948 #define ENCI_MACV_N13 0x1b3d 949 #define ENCI_MACV_N14 0x1b3e 950 #define ENCI_MACV_N15 0x1b3f 951 #define ENCI_MACV_N16 0x1b40 952 #define ENCI_MACV_N17 0x1b41 953 #define ENCI_MACV_N18 0x1b42 954 #define ENCI_MACV_N19 0x1b43 955 #define ENCI_MACV_N20 0x1b44 956 #define ENCI_MACV_N21 0x1b45 957 #define ENCI_MACV_N22 0x1b46 958 #define ENCI_DBG_PX_RST 0x1b48 959 #define ENCI_DBG_FLDLN_RST 0x1b49 960 #define ENCI_DBG_PX_INT 0x1b4a 961 #define ENCI_DBG_FLDLN_INT 0x1b4b 962 #define ENCI_DBG_MAXPX 0x1b4c 963 #define ENCI_DBG_MAXLN 0x1b4d 964 #define ENCI_MACV_MAX_AMP 0x1b50 965 #define ENCI_MACV_MAX_AMP_ENABLE_CHANGE BIT(15) 966 #define ENCI_MACV_MAX_AMP_VAL(val) (val & 0x83ff) 967 #define ENCI_MACV_PULSE_LO 0x1b51 968 #define ENCI_MACV_PULSE_HI 0x1b52 969 #define ENCI_MACV_BKP_MAX 0x1b53 970 #define ENCI_CFILT_CTRL 0x1b54 971 #define ENCI_CFILT_CMPT_SEL_HIGH BIT(1) 972 #define ENCI_CFILT7 0x1b55 973 #define ENCI_YC_DELAY 0x1b56 974 #define ENCI_VIDEO_EN 0x1b57 975 #define ENCI_VIDEO_EN_ENABLE BIT(0) 976 #define ENCI_DVI_HSO_BEGIN 0x1c00 977 #define ENCI_DVI_HSO_END 0x1c01 978 #define ENCI_DVI_VSO_BLINE_EVN 0x1c02 979 #define ENCI_DVI_VSO_BLINE_ODD 0x1c03 980 #define ENCI_DVI_VSO_ELINE_EVN 0x1c04 981 #define ENCI_DVI_VSO_ELINE_ODD 0x1c05 982 #define ENCI_DVI_VSO_BEGIN_EVN 0x1c06 983 #define ENCI_DVI_VSO_BEGIN_ODD 0x1c07 984 #define ENCI_DVI_VSO_END_EVN 0x1c08 985 #define ENCI_DVI_VSO_END_ODD 0x1c09 986 #define ENCI_CFILT_CTRL2 0x1c0a 987 #define ENCI_CFILT_CMPT_CR_DLY(delay) (delay & 0xf) 988 #define ENCI_CFILT_CMPT_CB_DLY(delay) ((delay & 0xf) << 4) 989 #define ENCI_CFILT_CVBS_CR_DLY(delay) ((delay & 0xf) << 8) 990 #define ENCI_CFILT_CVBS_CB_DLY(delay) ((delay & 0xf) << 12) 991 #define ENCI_DACSEL_0 0x1c0b 992 #define ENCI_DACSEL_1 0x1c0c 993 #define ENCP_DACSEL_0 0x1c0d 994 #define ENCP_DACSEL_1 0x1c0e 995 #define ENCP_MAX_LINE_SWITCH_POINT 0x1c0f 996 #define ENCI_TST_EN 0x1c10 997 #define ENCI_TST_MDSEL 0x1c11 998 #define ENCI_TST_Y 0x1c12 999 #define ENCI_TST_CB 0x1c13 1000 #define ENCI_TST_CR 0x1c14 1001 #define ENCI_TST_CLRBAR_STRT 0x1c15 1002 #define ENCI_TST_CLRBAR_WIDTH 0x1c16 1003 #define ENCI_TST_VDCNT_STSET 0x1c17 1004 #define ENCI_VFIFO2VD_CTL 0x1c18 1005 #define ENCI_VFIFO2VD_CTL_ENABLE BIT(0) 1006 #define ENCI_VFIFO2VD_CTL_VD_SEL(val) ((val & 0xff) << 8) 1007 #define ENCI_VFIFO2VD_PIXEL_START 0x1c19 1008 #define ENCI_VFIFO2VD_PIXEL_END 0x1c1a 1009 #define ENCI_VFIFO2VD_LINE_TOP_START 0x1c1b 1010 #define ENCI_VFIFO2VD_LINE_TOP_END 0x1c1c 1011 #define ENCI_VFIFO2VD_LINE_BOT_START 0x1c1d 1012 #define ENCI_VFIFO2VD_LINE_BOT_END 0x1c1e 1013 #define ENCI_VFIFO2VD_CTL2 0x1c1f 1014 #define ENCT_VFIFO2VD_CTL 0x1c20 1015 #define ENCT_VFIFO2VD_PIXEL_START 0x1c21 1016 #define ENCT_VFIFO2VD_PIXEL_END 0x1c22 1017 #define ENCT_VFIFO2VD_LINE_TOP_START 0x1c23 1018 #define ENCT_VFIFO2VD_LINE_TOP_END 0x1c24 1019 #define ENCT_VFIFO2VD_LINE_BOT_START 0x1c25 1020 #define ENCT_VFIFO2VD_LINE_BOT_END 0x1c26 1021 #define ENCT_VFIFO2VD_CTL2 0x1c27 1022 #define ENCT_TST_EN 0x1c28 1023 #define ENCT_TST_MDSEL 0x1c29 1024 #define ENCT_TST_Y 0x1c2a 1025 #define ENCT_TST_CB 0x1c2b 1026 #define ENCT_TST_CR 0x1c2c 1027 #define ENCT_TST_CLRBAR_STRT 0x1c2d 1028 #define ENCT_TST_CLRBAR_WIDTH 0x1c2e 1029 #define ENCT_TST_VDCNT_STSET 0x1c2f 1030 #define ENCP_DVI_HSO_BEGIN 0x1c30 1031 #define ENCP_DVI_HSO_END 0x1c31 1032 #define ENCP_DVI_VSO_BLINE_EVN 0x1c32 1033 #define ENCP_DVI_VSO_BLINE_ODD 0x1c33 1034 #define ENCP_DVI_VSO_ELINE_EVN 0x1c34 1035 #define ENCP_DVI_VSO_ELINE_ODD 0x1c35 1036 #define ENCP_DVI_VSO_BEGIN_EVN 0x1c36 1037 #define ENCP_DVI_VSO_BEGIN_ODD 0x1c37 1038 #define ENCP_DVI_VSO_END_EVN 0x1c38 1039 #define ENCP_DVI_VSO_END_ODD 0x1c39 1040 #define ENCP_DE_H_BEGIN 0x1c3a 1041 #define ENCP_DE_H_END 0x1c3b 1042 #define ENCP_DE_V_BEGIN_EVEN 0x1c3c 1043 #define ENCP_DE_V_END_EVEN 0x1c3d 1044 #define ENCP_DE_V_BEGIN_ODD 0x1c3e 1045 #define ENCP_DE_V_END_ODD 0x1c3f 1046 #define ENCI_SYNC_LINE_LENGTH 0x1c40 1047 #define ENCI_SYNC_PIXEL_EN 0x1c41 1048 #define ENCI_SYNC_TO_LINE_EN 0x1c42 1049 #define ENCI_SYNC_TO_PIXEL 0x1c43 1050 #define ENCP_SYNC_LINE_LENGTH 0x1c44 1051 #define ENCP_SYNC_PIXEL_EN 0x1c45 1052 #define ENCP_SYNC_TO_LINE_EN 0x1c46 1053 #define ENCP_SYNC_TO_PIXEL 0x1c47 1054 #define ENCT_SYNC_LINE_LENGTH 0x1c48 1055 #define ENCT_SYNC_PIXEL_EN 0x1c49 1056 #define ENCT_SYNC_TO_LINE_EN 0x1c4a 1057 #define ENCT_SYNC_TO_PIXEL 0x1c4b 1058 #define ENCL_SYNC_LINE_LENGTH 0x1c4c 1059 #define ENCL_SYNC_PIXEL_EN 0x1c4d 1060 #define ENCL_SYNC_TO_LINE_EN 0x1c4e 1061 #define ENCL_SYNC_TO_PIXEL 0x1c4f 1062 #define ENCP_VFIFO2VD_CTL2 0x1c50 1063 #define VENC_DVI_SETTING_MORE 0x1c51 1064 #define VENC_VDAC_DAC4_FILT_CTRL0 0x1c54 1065 #define VENC_VDAC_DAC4_FILT_CTRL1 0x1c55 1066 #define VENC_VDAC_DAC5_FILT_CTRL0 0x1c56 1067 #define VENC_VDAC_DAC5_FILT_CTRL1 0x1c57 1068 #define VENC_VDAC_DAC0_FILT_CTRL0 0x1c58 1069 #define VENC_VDAC_DAC0_FILT_CTRL0_EN BIT(0) 1070 #define VENC_VDAC_DAC0_FILT_CTRL1 0x1c59 1071 #define VENC_VDAC_DAC1_FILT_CTRL0 0x1c5a 1072 #define VENC_VDAC_DAC1_FILT_CTRL1 0x1c5b 1073 #define VENC_VDAC_DAC2_FILT_CTRL0 0x1c5c 1074 #define VENC_VDAC_DAC2_FILT_CTRL1 0x1c5d 1075 #define VENC_VDAC_DAC3_FILT_CTRL0 0x1c5e 1076 #define VENC_VDAC_DAC3_FILT_CTRL1 0x1c5f 1077 #define ENCT_VIDEO_EN 0x1c60 1078 #define ENCT_VIDEO_Y_SCL 0x1c61 1079 #define ENCT_VIDEO_PB_SCL 0x1c62 1080 #define ENCT_VIDEO_PR_SCL 0x1c63 1081 #define ENCT_VIDEO_Y_OFFST 0x1c64 1082 #define ENCT_VIDEO_PB_OFFST 0x1c65 1083 #define ENCT_VIDEO_PR_OFFST 0x1c66 1084 #define ENCT_VIDEO_MODE 0x1c67 1085 #define ENCT_VIDEO_MODE_ADV 0x1c68 1086 #define ENCT_DBG_PX_RST 0x1c69 1087 #define ENCT_DBG_LN_RST 0x1c6a 1088 #define ENCT_DBG_PX_INT 0x1c6b 1089 #define ENCT_DBG_LN_INT 0x1c6c 1090 #define ENCT_VIDEO_YFP1_HTIME 0x1c6d 1091 #define ENCT_VIDEO_YFP2_HTIME 0x1c6e 1092 #define ENCT_VIDEO_YC_DLY 0x1c6f 1093 #define ENCT_VIDEO_MAX_PXCNT 0x1c70 1094 #define ENCT_VIDEO_HAVON_END 0x1c71 1095 #define ENCT_VIDEO_HAVON_BEGIN 0x1c72 1096 #define ENCT_VIDEO_VAVON_ELINE 0x1c73 1097 #define ENCT_VIDEO_VAVON_BLINE 0x1c74 1098 #define ENCT_VIDEO_HSO_BEGIN 0x1c75 1099 #define ENCT_VIDEO_HSO_END 0x1c76 1100 #define ENCT_VIDEO_VSO_BEGIN 0x1c77 1101 #define ENCT_VIDEO_VSO_END 0x1c78 1102 #define ENCT_VIDEO_VSO_BLINE 0x1c79 1103 #define ENCT_VIDEO_VSO_ELINE 0x1c7a 1104 #define ENCT_VIDEO_MAX_LNCNT 0x1c7b 1105 #define ENCT_VIDEO_BLANKY_VAL 0x1c7c 1106 #define ENCT_VIDEO_BLANKPB_VAL 0x1c7d 1107 #define ENCT_VIDEO_BLANKPR_VAL 0x1c7e 1108 #define ENCT_VIDEO_HOFFST 0x1c7f 1109 #define ENCT_VIDEO_VOFFST 0x1c80 1110 #define ENCT_VIDEO_RGB_CTRL 0x1c81 1111 #define ENCT_VIDEO_FILT_CTRL 0x1c82 1112 #define ENCT_VIDEO_OFLD_VPEQ_OFST 0x1c83 1113 #define ENCT_VIDEO_OFLD_VOAV_OFST 0x1c84 1114 #define ENCT_VIDEO_MATRIX_CB 0x1c85 1115 #define ENCT_VIDEO_MATRIX_CR 0x1c86 1116 #define ENCT_VIDEO_RGBIN_CTRL 0x1c87 1117 #define ENCT_MAX_LINE_SWITCH_POINT 0x1c88 1118 #define ENCT_DACSEL_0 0x1c89 1119 #define ENCT_DACSEL_1 0x1c8a 1120 #define ENCL_VFIFO2VD_CTL 0x1c90 1121 #define ENCL_VFIFO2VD_PIXEL_START 0x1c91 1122 #define ENCL_VFIFO2VD_PIXEL_END 0x1c92 1123 #define ENCL_VFIFO2VD_LINE_TOP_START 0x1c93 1124 #define ENCL_VFIFO2VD_LINE_TOP_END 0x1c94 1125 #define ENCL_VFIFO2VD_LINE_BOT_START 0x1c95 1126 #define ENCL_VFIFO2VD_LINE_BOT_END 0x1c96 1127 #define ENCL_VFIFO2VD_CTL2 0x1c97 1128 #define ENCL_TST_EN 0x1c98 1129 #define ENCL_TST_MDSEL 0x1c99 1130 #define ENCL_TST_Y 0x1c9a 1131 #define ENCL_TST_CB 0x1c9b 1132 #define ENCL_TST_CR 0x1c9c 1133 #define ENCL_TST_CLRBAR_STRT 0x1c9d 1134 #define ENCL_TST_CLRBAR_WIDTH 0x1c9e 1135 #define ENCL_TST_VDCNT_STSET 0x1c9f 1136 #define ENCL_VIDEO_EN 0x1ca0 1137 #define ENCL_VIDEO_Y_SCL 0x1ca1 1138 #define ENCL_VIDEO_PB_SCL 0x1ca2 1139 #define ENCL_VIDEO_PR_SCL 0x1ca3 1140 #define ENCL_VIDEO_Y_OFFST 0x1ca4 1141 #define ENCL_VIDEO_PB_OFFST 0x1ca5 1142 #define ENCL_VIDEO_PR_OFFST 0x1ca6 1143 #define ENCL_VIDEO_MODE 0x1ca7 1144 #define ENCL_VIDEO_MODE_ADV 0x1ca8 1145 #define ENCL_DBG_PX_RST 0x1ca9 1146 #define ENCL_DBG_LN_RST 0x1caa 1147 #define ENCL_DBG_PX_INT 0x1cab 1148 #define ENCL_DBG_LN_INT 0x1cac 1149 #define ENCL_VIDEO_YFP1_HTIME 0x1cad 1150 #define ENCL_VIDEO_YFP2_HTIME 0x1cae 1151 #define ENCL_VIDEO_YC_DLY 0x1caf 1152 #define ENCL_VIDEO_MAX_PXCNT 0x1cb0 1153 #define ENCL_VIDEO_HAVON_END 0x1cb1 1154 #define ENCL_VIDEO_HAVON_BEGIN 0x1cb2 1155 #define ENCL_VIDEO_VAVON_ELINE 0x1cb3 1156 #define ENCL_VIDEO_VAVON_BLINE 0x1cb4 1157 #define ENCL_VIDEO_HSO_BEGIN 0x1cb5 1158 #define ENCL_VIDEO_HSO_END 0x1cb6 1159 #define ENCL_VIDEO_VSO_BEGIN 0x1cb7 1160 #define ENCL_VIDEO_VSO_END 0x1cb8 1161 #define ENCL_VIDEO_VSO_BLINE 0x1cb9 1162 #define ENCL_VIDEO_VSO_ELINE 0x1cba 1163 #define ENCL_VIDEO_MAX_LNCNT 0x1cbb 1164 #define ENCL_VIDEO_BLANKY_VAL 0x1cbc 1165 #define ENCL_VIDEO_BLANKPB_VAL 0x1cbd 1166 #define ENCL_VIDEO_BLANKPR_VAL 0x1cbe 1167 #define ENCL_VIDEO_HOFFST 0x1cbf 1168 #define ENCL_VIDEO_VOFFST 0x1cc0 1169 #define ENCL_VIDEO_RGB_CTRL 0x1cc1 1170 #define ENCL_VIDEO_FILT_CTRL 0x1cc2 1171 #define ENCL_VIDEO_OFLD_VPEQ_OFST 0x1cc3 1172 #define ENCL_VIDEO_OFLD_VOAV_OFST 0x1cc4 1173 #define ENCL_VIDEO_MATRIX_CB 0x1cc5 1174 #define ENCL_VIDEO_MATRIX_CR 0x1cc6 1175 #define ENCL_VIDEO_RGBIN_CTRL 0x1cc7 1176 #define ENCL_MAX_LINE_SWITCH_POINT 0x1cc8 1177 #define ENCL_DACSEL_0 0x1cc9 1178 #define ENCL_DACSEL_1 0x1cca 1179 #define RDMA_AHB_START_ADDR_MAN 0x1100 1180 #define RDMA_AHB_END_ADDR_MAN 0x1101 1181 #define RDMA_AHB_START_ADDR_1 0x1102 1182 #define RDMA_AHB_END_ADDR_1 0x1103 1183 #define RDMA_AHB_START_ADDR_2 0x1104 1184 #define RDMA_AHB_END_ADDR_2 0x1105 1185 #define RDMA_AHB_START_ADDR_3 0x1106 1186 #define RDMA_AHB_END_ADDR_3 0x1107 1187 #define RDMA_AHB_START_ADDR_4 0x1108 1188 #define RDMA_AHB_END_ADDR_4 0x1109 1189 #define RDMA_AHB_START_ADDR_5 0x110a 1190 #define RDMA_AHB_END_ADDR_5 0x110b 1191 #define RDMA_AHB_START_ADDR_6 0x110c 1192 #define RDMA_AHB_END_ADDR_6 0x110d 1193 #define RDMA_AHB_START_ADDR_7 0x110e 1194 #define RDMA_AHB_END_ADDR_7 0x110f 1195 #define RDMA_ACCESS_AUTO 0x1110 1196 #define RDMA_ACCESS_AUTO2 0x1111 1197 #define RDMA_ACCESS_AUTO3 0x1112 1198 #define RDMA_ACCESS_MAN 0x1113 1199 #define RDMA_CTRL 0x1114 1200 #define RDMA_STATUS 0x1115 1201 #define RDMA_STATUS2 0x1116 1202 #define RDMA_STATUS3 0x1117 1203 #define L_GAMMA_CNTL_PORT 0x1400 1204 #define L_GAMMA_DATA_PORT 0x1401 1205 #define L_GAMMA_ADDR_PORT 0x1402 1206 #define L_GAMMA_VCOM_HSWITCH_ADDR 0x1403 1207 #define L_RGB_BASE_ADDR 0x1405 1208 #define L_RGB_COEFF_ADDR 0x1406 1209 #define L_POL_CNTL_ADDR 0x1407 1210 #define L_DITH_CNTL_ADDR 0x1408 1211 #define L_GAMMA_PROBE_CTRL 0x1409 1212 #define L_GAMMA_PROBE_COLOR_L 0x140a 1213 #define L_GAMMA_PROBE_COLOR_H 0x140b 1214 #define L_GAMMA_PROBE_HL_COLOR 0x140c 1215 #define L_GAMMA_PROBE_POS_X 0x140d 1216 #define L_GAMMA_PROBE_POS_Y 0x140e 1217 #define L_STH1_HS_ADDR 0x1410 1218 #define L_STH1_HE_ADDR 0x1411 1219 #define L_STH1_VS_ADDR 0x1412 1220 #define L_STH1_VE_ADDR 0x1413 1221 #define L_STH2_HS_ADDR 0x1414 1222 #define L_STH2_HE_ADDR 0x1415 1223 #define L_STH2_VS_ADDR 0x1416 1224 #define L_STH2_VE_ADDR 0x1417 1225 #define L_OEH_HS_ADDR 0x1418 1226 #define L_OEH_HE_ADDR 0x1419 1227 #define L_OEH_VS_ADDR 0x141a 1228 #define L_OEH_VE_ADDR 0x141b 1229 #define L_VCOM_HSWITCH_ADDR 0x141c 1230 #define L_VCOM_VS_ADDR 0x141d 1231 #define L_VCOM_VE_ADDR 0x141e 1232 #define L_CPV1_HS_ADDR 0x141f 1233 #define L_CPV1_HE_ADDR 0x1420 1234 #define L_CPV1_VS_ADDR 0x1421 1235 #define L_CPV1_VE_ADDR 0x1422 1236 #define L_CPV2_HS_ADDR 0x1423 1237 #define L_CPV2_HE_ADDR 0x1424 1238 #define L_CPV2_VS_ADDR 0x1425 1239 #define L_CPV2_VE_ADDR 0x1426 1240 #define L_STV1_HS_ADDR 0x1427 1241 #define L_STV1_HE_ADDR 0x1428 1242 #define L_STV1_VS_ADDR 0x1429 1243 #define L_STV1_VE_ADDR 0x142a 1244 #define L_STV2_HS_ADDR 0x142b 1245 #define L_STV2_HE_ADDR 0x142c 1246 #define L_STV2_VS_ADDR 0x142d 1247 #define L_STV2_VE_ADDR 0x142e 1248 #define L_OEV1_HS_ADDR 0x142f 1249 #define L_OEV1_HE_ADDR 0x1430 1250 #define L_OEV1_VS_ADDR 0x1431 1251 #define L_OEV1_VE_ADDR 0x1432 1252 #define L_OEV2_HS_ADDR 0x1433 1253 #define L_OEV2_HE_ADDR 0x1434 1254 #define L_OEV2_VS_ADDR 0x1435 1255 #define L_OEV2_VE_ADDR 0x1436 1256 #define L_OEV3_HS_ADDR 0x1437 1257 #define L_OEV3_HE_ADDR 0x1438 1258 #define L_OEV3_VS_ADDR 0x1439 1259 #define L_OEV3_VE_ADDR 0x143a 1260 #define L_LCD_PWR_ADDR 0x143b 1261 #define L_LCD_PWM0_LO_ADDR 0x143c 1262 #define L_LCD_PWM0_HI_ADDR 0x143d 1263 #define L_LCD_PWM1_LO_ADDR 0x143e 1264 #define L_LCD_PWM1_HI_ADDR 0x143f 1265 #define L_INV_CNT_ADDR 0x1440 1266 #define L_TCON_MISC_SEL_ADDR 0x1441 1267 #define L_DUAL_PORT_CNTL_ADDR 0x1442 1268 #define MLVDS_CLK_CTL1_HI 0x1443 1269 #define MLVDS_CLK_CTL1_LO 0x1444 1270 #define L_TCON_DOUBLE_CTL 0x1449 1271 #define L_TCON_PATTERN_HI 0x144a 1272 #define L_TCON_PATTERN_LO 0x144b 1273 #define LDIM_BL_ADDR_PORT 0x144e 1274 #define LDIM_BL_DATA_PORT 0x144f 1275 #define L_DE_HS_ADDR 0x1451 1276 #define L_DE_HE_ADDR 0x1452 1277 #define L_DE_VS_ADDR 0x1453 1278 #define L_DE_VE_ADDR 0x1454 1279 #define L_HSYNC_HS_ADDR 0x1455 1280 #define L_HSYNC_HE_ADDR 0x1456 1281 #define L_HSYNC_VS_ADDR 0x1457 1282 #define L_HSYNC_VE_ADDR 0x1458 1283 #define L_VSYNC_HS_ADDR 0x1459 1284 #define L_VSYNC_HE_ADDR 0x145a 1285 #define L_VSYNC_VS_ADDR 0x145b 1286 #define L_VSYNC_VE_ADDR 0x145c 1287 #define L_LCD_MCU_CTL 0x145d 1288 #define DUAL_MLVDS_CTL 0x1460 1289 #define DUAL_MLVDS_LINE_START 0x1461 1290 #define DUAL_MLVDS_LINE_END 0x1462 1291 #define DUAL_MLVDS_PIXEL_W_START_L 0x1463 1292 #define DUAL_MLVDS_PIXEL_W_END_L 0x1464 1293 #define DUAL_MLVDS_PIXEL_W_START_R 0x1465 1294 #define DUAL_MLVDS_PIXEL_W_END_R 0x1466 1295 #define DUAL_MLVDS_PIXEL_R_START_L 0x1467 1296 #define DUAL_MLVDS_PIXEL_R_CNT_L 0x1468 1297 #define DUAL_MLVDS_PIXEL_R_START_R 0x1469 1298 #define DUAL_MLVDS_PIXEL_R_CNT_R 0x146a 1299 #define V_INVERSION_PIXEL 0x1470 1300 #define V_INVERSION_LINE 0x1471 1301 #define V_INVERSION_CONTROL 0x1472 1302 #define MLVDS2_CONTROL 0x1474 1303 #define MLVDS2_CONFIG_HI 0x1475 1304 #define MLVDS2_CONFIG_LO 0x1476 1305 #define MLVDS2_DUAL_GATE_WR_START 0x1477 1306 #define MLVDS2_DUAL_GATE_WR_END 0x1478 1307 #define MLVDS2_DUAL_GATE_RD_START 0x1479 1308 #define MLVDS2_DUAL_GATE_RD_END 0x147a 1309 #define MLVDS2_SECOND_RESET_CTL 0x147b 1310 #define MLVDS2_DUAL_GATE_CTL_HI 0x147c 1311 #define MLVDS2_DUAL_GATE_CTL_LO 0x147d 1312 #define MLVDS2_RESET_CONFIG_HI 0x147e 1313 #define MLVDS2_RESET_CONFIG_LO 0x147f 1314 #define GAMMA_CNTL_PORT 0x1480 1315 #define GAMMA_DATA_PORT 0x1481 1316 #define GAMMA_ADDR_PORT 0x1482 1317 #define GAMMA_VCOM_HSWITCH_ADDR 0x1483 1318 #define RGB_BASE_ADDR 0x1485 1319 #define RGB_COEFF_ADDR 0x1486 1320 #define POL_CNTL_ADDR 0x1487 1321 #define DITH_CNTL_ADDR 0x1488 1322 #define GAMMA_PROBE_CTRL 0x1489 1323 #define GAMMA_PROBE_COLOR_L 0x148a 1324 #define GAMMA_PROBE_COLOR_H 0x148b 1325 #define GAMMA_PROBE_HL_COLOR 0x148c 1326 #define GAMMA_PROBE_POS_X 0x148d 1327 #define GAMMA_PROBE_POS_Y 0x148e 1328 #define STH1_HS_ADDR 0x1490 1329 #define STH1_HE_ADDR 0x1491 1330 #define STH1_VS_ADDR 0x1492 1331 #define STH1_VE_ADDR 0x1493 1332 #define STH2_HS_ADDR 0x1494 1333 #define STH2_HE_ADDR 0x1495 1334 #define STH2_VS_ADDR 0x1496 1335 #define STH2_VE_ADDR 0x1497 1336 #define OEH_HS_ADDR 0x1498 1337 #define OEH_HE_ADDR 0x1499 1338 #define OEH_VS_ADDR 0x149a 1339 #define OEH_VE_ADDR 0x149b 1340 #define VCOM_HSWITCH_ADDR 0x149c 1341 #define VCOM_VS_ADDR 0x149d 1342 #define VCOM_VE_ADDR 0x149e 1343 #define CPV1_HS_ADDR 0x149f 1344 #define CPV1_HE_ADDR 0x14a0 1345 #define CPV1_VS_ADDR 0x14a1 1346 #define CPV1_VE_ADDR 0x14a2 1347 #define CPV2_HS_ADDR 0x14a3 1348 #define CPV2_HE_ADDR 0x14a4 1349 #define CPV2_VS_ADDR 0x14a5 1350 #define CPV2_VE_ADDR 0x14a6 1351 #define STV1_HS_ADDR 0x14a7 1352 #define STV1_HE_ADDR 0x14a8 1353 #define STV1_VS_ADDR 0x14a9 1354 #define STV1_VE_ADDR 0x14aa 1355 #define STV2_HS_ADDR 0x14ab 1356 #define STV2_HE_ADDR 0x14ac 1357 #define STV2_VS_ADDR 0x14ad 1358 #define STV2_VE_ADDR 0x14ae 1359 #define OEV1_HS_ADDR 0x14af 1360 #define OEV1_HE_ADDR 0x14b0 1361 #define OEV1_VS_ADDR 0x14b1 1362 #define OEV1_VE_ADDR 0x14b2 1363 #define OEV2_HS_ADDR 0x14b3 1364 #define OEV2_HE_ADDR 0x14b4 1365 #define OEV2_VS_ADDR 0x14b5 1366 #define OEV2_VE_ADDR 0x14b6 1367 #define OEV3_HS_ADDR 0x14b7 1368 #define OEV3_HE_ADDR 0x14b8 1369 #define OEV3_VS_ADDR 0x14b9 1370 #define OEV3_VE_ADDR 0x14ba 1371 #define LCD_PWR_ADDR 0x14bb 1372 #define LCD_PWM0_LO_ADDR 0x14bc 1373 #define LCD_PWM0_HI_ADDR 0x14bd 1374 #define LCD_PWM1_LO_ADDR 0x14be 1375 #define LCD_PWM1_HI_ADDR 0x14bf 1376 #define INV_CNT_ADDR 0x14c0 1377 #define TCON_MISC_SEL_ADDR 0x14c1 1378 #define DUAL_PORT_CNTL_ADDR 0x14c2 1379 #define MLVDS_CONTROL 0x14c3 1380 #define MLVDS_RESET_PATTERN_HI 0x14c4 1381 #define MLVDS_RESET_PATTERN_LO 0x14c5 1382 #define MLVDS_RESET_PATTERN_EXT 0x14c6 1383 #define MLVDS_CONFIG_HI 0x14c7 1384 #define MLVDS_CONFIG_LO 0x14c8 1385 #define TCON_DOUBLE_CTL 0x14c9 1386 #define TCON_PATTERN_HI 0x14ca 1387 #define TCON_PATTERN_LO 0x14cb 1388 #define TCON_CONTROL_HI 0x14cc 1389 #define TCON_CONTROL_LO 0x14cd 1390 #define LVDS_BLANK_DATA_HI 0x14ce 1391 #define LVDS_BLANK_DATA_LO 0x14cf 1392 #define LVDS_PACK_CNTL_ADDR 0x14d0 1393 #define DE_HS_ADDR 0x14d1 1394 #define DE_HE_ADDR 0x14d2 1395 #define DE_VS_ADDR 0x14d3 1396 #define DE_VE_ADDR 0x14d4 1397 #define HSYNC_HS_ADDR 0x14d5 1398 #define HSYNC_HE_ADDR 0x14d6 1399 #define HSYNC_VS_ADDR 0x14d7 1400 #define HSYNC_VE_ADDR 0x14d8 1401 #define VSYNC_HS_ADDR 0x14d9 1402 #define VSYNC_HE_ADDR 0x14da 1403 #define VSYNC_VS_ADDR 0x14db 1404 #define VSYNC_VE_ADDR 0x14dc 1405 #define LCD_MCU_CTL 0x14dd 1406 #define LCD_MCU_DATA_0 0x14de 1407 #define LCD_MCU_DATA_1 0x14df 1408 #define LVDS_GEN_CNTL 0x14e0 1409 #define LVDS_PHY_CNTL0 0x14e1 1410 #define LVDS_PHY_CNTL1 0x14e2 1411 #define LVDS_PHY_CNTL2 0x14e3 1412 #define LVDS_PHY_CNTL3 0x14e4 1413 #define LVDS_PHY_CNTL4 0x14e5 1414 #define LVDS_PHY_CNTL5 0x14e6 1415 #define LVDS_SRG_TEST 0x14e8 1416 #define LVDS_BIST_MUX0 0x14e9 1417 #define LVDS_BIST_MUX1 0x14ea 1418 #define LVDS_BIST_FIXED0 0x14eb 1419 #define LVDS_BIST_FIXED1 0x14ec 1420 #define LVDS_BIST_CNTL0 0x14ed 1421 #define LVDS_CLKB_CLKA 0x14ee 1422 #define LVDS_PHY_CLK_CNTL 0x14ef 1423 #define LVDS_SER_EN 0x14f0 1424 #define LVDS_PHY_CNTL6 0x14f1 1425 #define LVDS_PHY_CNTL7 0x14f2 1426 #define LVDS_PHY_CNTL8 0x14f3 1427 #define MLVDS_CLK_CTL0_HI 0x14f4 1428 #define MLVDS_CLK_CTL0_LO 0x14f5 1429 #define MLVDS_DUAL_GATE_WR_START 0x14f6 1430 #define MLVDS_DUAL_GATE_WR_END 0x14f7 1431 #define MLVDS_DUAL_GATE_RD_START 0x14f8 1432 #define MLVDS_DUAL_GATE_RD_END 0x14f9 1433 #define MLVDS_SECOND_RESET_CTL 0x14fa 1434 #define MLVDS_DUAL_GATE_CTL_HI 0x14fb 1435 #define MLVDS_DUAL_GATE_CTL_LO 0x14fc 1436 #define MLVDS_RESET_CONFIG_HI 0x14fd 1437 #define MLVDS_RESET_CONFIG_LO 0x14fe 1438 #define VPU_OSD1_MMC_CTRL 0x2701 1439 #define VPU_OSD2_MMC_CTRL 0x2702 1440 #define VPU_VD1_MMC_CTRL 0x2703 1441 #define VPU_VD2_MMC_CTRL 0x2704 1442 #define VPU_DI_IF1_MMC_CTRL 0x2705 1443 #define VPU_DI_MEM_MMC_CTRL 0x2706 1444 #define VPU_DI_INP_MMC_CTRL 0x2707 1445 #define VPU_DI_MTNRD_MMC_CTRL 0x2708 1446 #define VPU_DI_CHAN2_MMC_CTRL 0x2709 1447 #define VPU_DI_MTNWR_MMC_CTRL 0x270a 1448 #define VPU_DI_NRWR_MMC_CTRL 0x270b 1449 #define VPU_DI_DIWR_MMC_CTRL 0x270c 1450 #define VPU_VDIN0_MMC_CTRL 0x270d 1451 #define VPU_VDIN1_MMC_CTRL 0x270e 1452 #define VPU_BT656_MMC_CTRL 0x270f 1453 #define VPU_TVD3D_MMC_CTRL 0x2710 1454 #define VPU_TVDVBI_MMC_CTRL 0x2711 1455 #define VPU_TVDVBI_VSLATCH_ADDR 0x2712 1456 #define VPU_TVDVBI_WRRSP_ADDR 0x2713 1457 #define VPU_VDIN_PRE_ARB_CTRL 0x2714 1458 #define VPU_VDISP_PRE_ARB_CTRL 0x2715 1459 #define VPU_VPUARB2_PRE_ARB_CTRL 0x2716 1460 #define VPU_OSD3_MMC_CTRL 0x2717 1461 #define VPU_OSD4_MMC_CTRL 0x2718 1462 #define VPU_VD3_MMC_CTRL 0x2719 1463 #define VPU_VIU_VENC_MUX_CTRL 0x271a 1464 #define VIU1_SEL_VENC_MASK 0x3 1465 #define VIU1_SEL_VENC_ENCL 0 1466 #define VIU1_SEL_VENC_ENCI 1 1467 #define VIU1_SEL_VENC_ENCP 2 1468 #define VIU1_SEL_VENC_ENCT 3 1469 #define VIU2_SEL_VENC_MASK 0xc 1470 #define VIU2_SEL_VENC_ENCL 0 1471 #define VIU2_SEL_VENC_ENCI (1 << 2) 1472 #define VIU2_SEL_VENC_ENCP (2 << 2) 1473 #define VIU2_SEL_VENC_ENCT (3 << 2) 1474 #define VPU_HDMI_SETTING 0x271b 1475 #define VPU_HDMI_ENCI_DATA_TO_HDMI BIT(0) 1476 #define VPU_HDMI_ENCP_DATA_TO_HDMI BIT(1) 1477 #define VPU_HDMI_INV_HSYNC BIT(2) 1478 #define VPU_HDMI_INV_VSYNC BIT(3) 1479 #define VPU_HDMI_OUTPUT_CRYCB (0 << 5) 1480 #define VPU_HDMI_OUTPUT_YCBCR (1 << 5) 1481 #define VPU_HDMI_OUTPUT_YCRCB (2 << 5) 1482 #define VPU_HDMI_OUTPUT_CBCRY (3 << 5) 1483 #define VPU_HDMI_OUTPUT_CBYCR (4 << 5) 1484 #define VPU_HDMI_OUTPUT_CRCBY (5 << 5) 1485 #define VPU_HDMI_WR_RATE(rate) (((rate & 0x1f) - 1) << 8) 1486 #define VPU_HDMI_RD_RATE(rate) (((rate & 0x1f) - 1) << 12) 1487 #define ENCI_INFO_READ 0x271c 1488 #define ENCP_INFO_READ 0x271d 1489 #define ENCT_INFO_READ 0x271e 1490 #define ENCL_INFO_READ 0x271f 1491 #define VPU_SW_RESET 0x2720 1492 #define VPU_D2D3_MMC_CTRL 0x2721 1493 #define VPU_CONT_MMC_CTRL 0x2722 1494 #define VPU_CLK_GATE 0x2723 1495 #define VPU_RDMA_MMC_CTRL 0x2724 1496 #define VPU_MEM_PD_REG0 0x2725 1497 #define VPU_MEM_PD_REG1 0x2726 1498 #define VPU_HDMI_DATA_OVR 0x2727 1499 #define VPU_PROT1_MMC_CTRL 0x2728 1500 #define VPU_PROT2_MMC_CTRL 0x2729 1501 #define VPU_PROT3_MMC_CTRL 0x272a 1502 #define VPU_ARB4_V1_MMC_CTRL 0x272b 1503 #define VPU_ARB4_V2_MMC_CTRL 0x272c 1504 #define VPU_VPU_PWM_V0 0x2730 1505 #define VPU_VPU_PWM_V1 0x2731 1506 #define VPU_VPU_PWM_V2 0x2732 1507 #define VPU_VPU_PWM_V3 0x2733 1508 #define VPU_VPU_PWM_H0 0x2734 1509 #define VPU_VPU_PWM_H1 0x2735 1510 #define VPU_VPU_PWM_H2 0x2736 1511 #define VPU_VPU_PWM_H3 0x2737 1512 #define VPU_MISC_CTRL 0x2740 1513 #define VPU_ISP_GCLK_CTRL0 0x2741 1514 #define VPU_ISP_GCLK_CTRL1 0x2742 1515 #define VPU_HDMI_FMT_CTRL 0x2743 1516 #define VPU_VDIN_ASYNC_HOLD_CTRL 0x2743 1517 #define VPU_VDISP_ASYNC_HOLD_CTRL 0x2744 1518 #define VPU_VPUARB2_ASYNC_HOLD_CTRL 0x2745 1519 1520 #define VPU_PROT1_CLK_GATE 0x2750 1521 #define VPU_PROT1_GEN_CNTL 0x2751 1522 #define VPU_PROT1_X_START_END 0x2752 1523 #define VPU_PROT1_Y_START_END 0x2753 1524 #define VPU_PROT1_Y_LEN_STEP 0x2754 1525 #define VPU_PROT1_RPT_LOOP 0x2755 1526 #define VPU_PROT1_RPT_PAT 0x2756 1527 #define VPU_PROT1_DDR 0x2757 1528 #define VPU_PROT1_RBUF_ROOM 0x2758 1529 #define VPU_PROT1_STAT_0 0x2759 1530 #define VPU_PROT1_STAT_1 0x275a 1531 #define VPU_PROT1_STAT_2 0x275b 1532 #define VPU_PROT1_REQ_ONOFF 0x275c 1533 #define VPU_PROT2_CLK_GATE 0x2760 1534 #define VPU_PROT2_GEN_CNTL 0x2761 1535 #define VPU_PROT2_X_START_END 0x2762 1536 #define VPU_PROT2_Y_START_END 0x2763 1537 #define VPU_PROT2_Y_LEN_STEP 0x2764 1538 #define VPU_PROT2_RPT_LOOP 0x2765 1539 #define VPU_PROT2_RPT_PAT 0x2766 1540 #define VPU_PROT2_DDR 0x2767 1541 #define VPU_PROT2_RBUF_ROOM 0x2768 1542 #define VPU_PROT2_STAT_0 0x2769 1543 #define VPU_PROT2_STAT_1 0x276a 1544 #define VPU_PROT2_STAT_2 0x276b 1545 #define VPU_PROT2_REQ_ONOFF 0x276c 1546 #define VPU_PROT3_CLK_GATE 0x2770 1547 #define VPU_PROT3_GEN_CNTL 0x2771 1548 #define VPU_PROT3_X_START_END 0x2772 1549 #define VPU_PROT3_Y_START_END 0x2773 1550 #define VPU_PROT3_Y_LEN_STEP 0x2774 1551 #define VPU_PROT3_RPT_LOOP 0x2775 1552 #define VPU_PROT3_RPT_PAT 0x2776 1553 #define VPU_PROT3_DDR 0x2777 1554 #define VPU_PROT3_RBUF_ROOM 0x2778 1555 #define VPU_PROT3_STAT_0 0x2779 1556 #define VPU_PROT3_STAT_1 0x277a 1557 #define VPU_PROT3_STAT_2 0x277b 1558 #define VPU_PROT3_REQ_ONOFF 0x277c 1559 #define VPU_RDARB_MODE_L1C1 0x2790 1560 #define VPU_RDARB_MODE_L1C2 0x2799 1561 #define VPU_RDARB_MODE_L2C1 0x279d 1562 #define VPU_WRARB_MODE_L2C1 0x27a2 1563 #define VPU_RDARB_SLAVE_TO_MASTER_PORT(dc, port) (port << (16 + dc)) 1564 1565 /* osd super scale */ 1566 #define OSDSR_HV_SIZEIN 0x3130 1567 #define OSDSR_CTRL_MODE 0x3131 1568 #define OSDSR_ABIC_HCOEF 0x3132 1569 #define OSDSR_YBIC_HCOEF 0x3133 1570 #define OSDSR_CBIC_HCOEF 0x3134 1571 #define OSDSR_ABIC_VCOEF 0x3135 1572 #define OSDSR_YBIC_VCOEF 0x3136 1573 #define OSDSR_CBIC_VCOEF 0x3137 1574 #define OSDSR_VAR_PARA 0x3138 1575 #define OSDSR_CONST_PARA 0x3139 1576 #define OSDSR_RKE_EXTWIN 0x313a 1577 #define OSDSR_UK_GRAD2DDIAG_TH_RATE 0x313b 1578 #define OSDSR_UK_GRAD2DDIAG_LIMIT 0x313c 1579 #define OSDSR_UK_GRAD2DADJA_TH_RATE 0x313d 1580 #define OSDSR_UK_GRAD2DADJA_LIMIT 0x313e 1581 #define OSDSR_UK_BST_GAIN 0x313f 1582 #define OSDSR_HVBLEND_TH 0x3140 1583 #define OSDSR_DEMO_WIND_TB 0x3141 1584 #define OSDSR_DEMO_WIND_LR 0x3142 1585 #define OSDSR_INT_BLANK_NUM 0x3143 1586 #define OSDSR_FRM_END_STAT 0x3144 1587 #define OSDSR_ABIC_HCOEF0 0x3145 1588 #define OSDSR_YBIC_HCOEF0 0x3146 1589 #define OSDSR_CBIC_HCOEF0 0x3147 1590 #define OSDSR_ABIC_VCOEF0 0x3148 1591 #define OSDSR_YBIC_VCOEF0 0x3149 1592 #define OSDSR_CBIC_VCOEF0 0x314a 1593 1594 /* osd afbcd on gxtvbb */ 1595 #define OSD1_AFBCD_ENABLE 0x31a0 1596 #define OSD1_AFBCD_MODE 0x31a1 1597 #define OSD1_AFBCD_SIZE_IN 0x31a2 1598 #define OSD1_AFBCD_HDR_PTR 0x31a3 1599 #define OSD1_AFBCD_FRAME_PTR 0x31a4 1600 #define OSD1_AFBCD_CHROMA_PTR 0x31a5 1601 #define OSD1_AFBCD_CONV_CTRL 0x31a6 1602 #define OSD1_AFBCD_STATUS 0x31a8 1603 #define OSD1_AFBCD_PIXEL_HSCOPE 0x31a9 1604 #define OSD1_AFBCD_PIXEL_VSCOPE 0x31aa 1605 1606 /* add for gxm and 962e dv core2 */ 1607 #define DOLBY_CORE2A_SWAP_CTRL1 0x3434 1608 #define DOLBY_CORE2A_SWAP_CTRL2 0x3435 1609 1610 /* osd afbc on g12a */ 1611 #define VPU_MAFBC_BLOCK_ID 0x3a00 1612 #define VPU_MAFBC_IRQ_RAW_STATUS 0x3a01 1613 #define VPU_MAFBC_IRQ_CLEAR 0x3a02 1614 #define VPU_MAFBC_IRQ_MASK 0x3a03 1615 #define VPU_MAFBC_IRQ_STATUS 0x3a04 1616 #define VPU_MAFBC_COMMAND 0x3a05 1617 #define VPU_MAFBC_STATUS 0x3a06 1618 #define VPU_MAFBC_SURFACE_CFG 0x3a07 1619 #define VPU_MAFBC_HEADER_BUF_ADDR_LOW_S0 0x3a10 1620 #define VPU_MAFBC_HEADER_BUF_ADDR_HIGH_S0 0x3a11 1621 #define VPU_MAFBC_FORMAT_SPECIFIER_S0 0x3a12 1622 #define VPU_MAFBC_BUFFER_WIDTH_S0 0x3a13 1623 #define VPU_MAFBC_BUFFER_HEIGHT_S0 0x3a14 1624 #define VPU_MAFBC_BOUNDING_BOX_X_START_S0 0x3a15 1625 #define VPU_MAFBC_BOUNDING_BOX_X_END_S0 0x3a16 1626 #define VPU_MAFBC_BOUNDING_BOX_Y_START_S0 0x3a17 1627 #define VPU_MAFBC_BOUNDING_BOX_Y_END_S0 0x3a18 1628 #define VPU_MAFBC_OUTPUT_BUF_ADDR_LOW_S0 0x3a19 1629 #define VPU_MAFBC_OUTPUT_BUF_ADDR_HIGH_S0 0x3a1a 1630 #define VPU_MAFBC_OUTPUT_BUF_STRIDE_S0 0x3a1b 1631 #define VPU_MAFBC_PREFETCH_CFG_S0 0x3a1c 1632 1633 #define VPU_MAFBC_HEADER_BUF_ADDR_LOW_S1 0x3a30 1634 #define VPU_MAFBC_HEADER_BUF_ADDR_HIGH_S1 0x3a31 1635 #define VPU_MAFBC_FORMAT_SPECIFIER_S1 0x3a32 1636 #define VPU_MAFBC_BUFFER_WIDTH_S1 0x3a33 1637 #define VPU_MAFBC_BUFFER_HEIGHT_S1 0x3a34 1638 #define VPU_MAFBC_BOUNDING_BOX_X_START_S1 0x3a35 1639 #define VPU_MAFBC_BOUNDING_BOX_X_END_S1 0x3a36 1640 #define VPU_MAFBC_BOUNDING_BOX_Y_START_S1 0x3a37 1641 #define VPU_MAFBC_BOUNDING_BOX_Y_END_S1 0x3a38 1642 #define VPU_MAFBC_OUTPUT_BUF_ADDR_LOW_S1 0x3a39 1643 #define VPU_MAFBC_OUTPUT_BUF_ADDR_HIGH_S1 0x3a3a 1644 #define VPU_MAFBC_OUTPUT_BUF_STRIDE_S1 0x3a3b 1645 #define VPU_MAFBC_PREFETCH_CFG_S1 0x3a3c 1646 1647 #define VPU_MAFBC_HEADER_BUF_ADDR_LOW_S2 0x3a50 1648 #define VPU_MAFBC_HEADER_BUF_ADDR_HIGH_S2 0x3a51 1649 #define VPU_MAFBC_FORMAT_SPECIFIER_S2 0x3a52 1650 #define VPU_MAFBC_BUFFER_WIDTH_S2 0x3a53 1651 #define VPU_MAFBC_BUFFER_HEIGHT_S2 0x3a54 1652 #define VPU_MAFBC_BOUNDING_BOX_X_START_S2 0x3a55 1653 #define VPU_MAFBC_BOUNDING_BOX_X_END_S2 0x3a56 1654 #define VPU_MAFBC_BOUNDING_BOX_Y_START_S2 0x3a57 1655 #define VPU_MAFBC_BOUNDING_BOX_Y_END_S2 0x3a58 1656 #define VPU_MAFBC_OUTPUT_BUF_ADDR_LOW_S2 0x3a59 1657 #define VPU_MAFBC_OUTPUT_BUF_ADDR_HIGH_S2 0x3a5a 1658 #define VPU_MAFBC_OUTPUT_BUF_STRIDE_S2 0x3a5b 1659 #define VPU_MAFBC_PREFETCH_CFG_S2 0x3a5c 1660 1661 #define VPU_MAFBC_HEADER_BUF_ADDR_LOW_S3 0x3a70 1662 #define VPU_MAFBC_HEADER_BUF_ADDR_HIGH_S3 0x3a71 1663 #define VPU_MAFBC_FORMAT_SPECIFIER_S3 0x3a72 1664 #define VPU_MAFBC_BUFFER_WIDTH_S3 0x3a73 1665 #define VPU_MAFBC_BUFFER_HEIGHT_S3 0x3a74 1666 #define VPU_MAFBC_BOUNDING_BOX_X_START_S3 0x3a75 1667 #define VPU_MAFBC_BOUNDING_BOX_X_END_S3 0x3a76 1668 #define VPU_MAFBC_BOUNDING_BOX_Y_START_S3 0x3a77 1669 #define VPU_MAFBC_BOUNDING_BOX_Y_END_S3 0x3a78 1670 #define VPU_MAFBC_OUTPUT_BUF_ADDR_LOW_S3 0x3a79 1671 #define VPU_MAFBC_OUTPUT_BUF_ADDR_HIGH_S3 0x3a7a 1672 #define VPU_MAFBC_OUTPUT_BUF_STRIDE_S3 0x3a7b 1673 #define VPU_MAFBC_PREFETCH_CFG_S3 0x3a7c 1674 1675 #define DOLBY_PATH_CTRL 0x1a0c 1676 #define DOLBY_BYPASS_EN(val) (val & 0xf) 1677 #define OSD_PATH_MISC_CTRL 0x1a0e 1678 #define MALI_AFBCD_TOP_CTRL 0x1a0f 1679 1680 #define VIU_OSD_BLEND_CTRL 0x39b0 1681 #define VIU_OSD_BLEND_REORDER(dest, src) ((src) << (dest * 4)) 1682 #define VIU_OSD_BLEND_DIN_EN(bits) ((bits & 0xf) << 20) 1683 #define VIU_OSD_BLEND1_DIN3_BYPASS_TO_DOUT1 BIT(24) 1684 #define VIU_OSD_BLEND1_DOUT_BYPASS_TO_BLEND2 BIT(25) 1685 #define VIU_OSD_BLEND_DIN0_BYPASS_TO_DOUT0 BIT(26) 1686 #define VIU_OSD_BLEND_BLEN2_PREMULT_EN(input) ((input & 0x3) << 27) 1687 #define VIU_OSD_BLEND_HOLD_LINES(lines) ((u32)(lines & 0x7) << 29) 1688 #define VIU_OSD_BLEND_CTRL1 0x39c0 1689 #define VIU_OSD_BLEND_DIN0_SCOPE_H 0x39b1 1690 #define VIU_OSD_BLEND_DIN0_SCOPE_V 0x39b2 1691 #define VIU_OSD_BLEND_DIN1_SCOPE_H 0x39b3 1692 #define VIU_OSD_BLEND_DIN1_SCOPE_V 0x39b4 1693 #define VIU_OSD_BLEND_DIN2_SCOPE_H 0x39b5 1694 #define VIU_OSD_BLEND_DIN2_SCOPE_V 0x39b6 1695 #define VIU_OSD_BLEND_DIN3_SCOPE_H 0x39b7 1696 #define VIU_OSD_BLEND_DIN3_SCOPE_V 0x39b8 1697 #define VIU_OSD_BLEND_DUMMY_DATA0 0x39b9 1698 #define VIU_OSD_BLEND_DUMMY_ALPHA 0x39ba 1699 #define VIU_OSD_BLEND_BLEND0_SIZE 0x39bb 1700 #define VIU_OSD_BLEND_BLEND1_SIZE 0x39bc 1701 #define VIU_OSD_BLEND_RO_CURRENT_XY 0x39bf 1702 1703 #define VPP_OUT_H_V_SIZE 0x1da5 1704 1705 #define VPP_VD2_HDR_IN_SIZE 0x1df0 1706 #define VPP_OSD1_IN_SIZE 0x1df1 1707 #define VPP_GCLK_CTRL2 0x1df2 1708 #define VD2_PPS_DUMMY_DATA 0x1df4 1709 #define VPP_OSD1_BLD_H_SCOPE 0x1df5 1710 #define VPP_OSD1_BLD_V_SCOPE 0x1df6 1711 #define VPP_OSD2_BLD_H_SCOPE 0x1df7 1712 #define VPP_OSD2_BLD_V_SCOPE 0x1df8 1713 #define VPP_WRBAK_CTRL 0x1df9 1714 #define VPP_SLEEP_CTRL 0x1dfa 1715 #define VD1_BLEND_SRC_CTRL 0x1dfb 1716 #define VD2_BLEND_SRC_CTRL 0x1dfc 1717 #define VD_BLEND_PREBLD_SRC_VD1 (1 << 0) 1718 #define VD_BLEND_PREBLD_SRC_VD2 (2 << 0) 1719 #define VD_BLEND_PREBLD_SRC_OSD1 (3 << 0) 1720 #define VD_BLEND_PREBLD_SRC_OSD2 (4 << 0) 1721 #define VD_BLEND_PREBLD_PREMULT_EN BIT(4) 1722 #define VD_BLEND_POSTBLD_SRC_VD1 (1 << 8) 1723 #define VD_BLEND_POSTBLD_SRC_VD2 (2 << 8) 1724 #define VD_BLEND_POSTBLD_SRC_OSD1 (3 << 8) 1725 #define VD_BLEND_POSTBLD_SRC_OSD2 (4 << 8) 1726 #define VD_BLEND_POSTBLD_PREMULT_EN BIT(16) 1727 #define OSD1_BLEND_SRC_CTRL 0x1dfd 1728 #define OSD2_BLEND_SRC_CTRL 0x1dfe 1729 #define OSD_BLEND_POSTBLD_SRC_VD1 (1 << 8) 1730 #define OSD_BLEND_POSTBLD_SRC_VD2 (2 << 8) 1731 #define OSD_BLEND_POSTBLD_SRC_OSD1 (3 << 8) 1732 #define OSD_BLEND_POSTBLD_SRC_OSD2 (4 << 8) 1733 #define OSD_BLEND_PATH_SEL_ENABLE BIT(20) 1734 1735 #define VPP_POST_BLEND_BLEND_DUMMY_DATA 0x3968 1736 #define VPP_POST_BLEND_DUMMY_ALPHA 0x3969 1737 #define VPP_RDARB_MODE 0x3978 1738 #define VPP_RDARB_REQEN_SLV 0x3979 1739 1740 #endif /* __MESON_REGISTERS_H */ 1741