• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * xHCI host controller driver
4  *
5  * Copyright (C) 2008 Intel Corp.
6  *
7  * Author: Sarah Sharp
8  * Some code borrowed from the Linux EHCI driver.
9  */
10 
11 /*
12  * Ring initialization rules:
13  * 1. Each segment is initialized to zero, except for link TRBs.
14  * 2. Ring cycle state = 0.  This represents Producer Cycle State (PCS) or
15  *    Consumer Cycle State (CCS), depending on ring function.
16  * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
17  *
18  * Ring behavior rules:
19  * 1. A ring is empty if enqueue == dequeue.  This means there will always be at
20  *    least one free TRB in the ring.  This is useful if you want to turn that
21  *    into a link TRB and expand the ring.
22  * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
23  *    link TRB, then load the pointer with the address in the link TRB.  If the
24  *    link TRB had its toggle bit set, you may need to update the ring cycle
25  *    state (see cycle bit rules).  You may have to do this multiple times
26  *    until you reach a non-link TRB.
27  * 3. A ring is full if enqueue++ (for the definition of increment above)
28  *    equals the dequeue pointer.
29  *
30  * Cycle bit rules:
31  * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
32  *    in a link TRB, it must toggle the ring cycle state.
33  * 2. When a producer increments an enqueue pointer and encounters a toggle bit
34  *    in a link TRB, it must toggle the ring cycle state.
35  *
36  * Producer rules:
37  * 1. Check if ring is full before you enqueue.
38  * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
39  *    Update enqueue pointer between each write (which may update the ring
40  *    cycle state).
41  * 3. Notify consumer.  If SW is producer, it rings the doorbell for command
42  *    and endpoint rings.  If HC is the producer for the event ring,
43  *    and it generates an interrupt according to interrupt modulation rules.
44  *
45  * Consumer rules:
46  * 1. Check if TRB belongs to you.  If the cycle bit == your ring cycle state,
47  *    the TRB is owned by the consumer.
48  * 2. Update dequeue pointer (which may update the ring cycle state) and
49  *    continue processing TRBs until you reach a TRB which is not owned by you.
50  * 3. Notify the producer.  SW is the consumer for the event ring, and it
51  *   updates event ring dequeue pointer.  HC is the consumer for the command and
52  *   endpoint rings; it generates events on the event ring for these.
53  */
54 
55 #include <linux/scatterlist.h>
56 #include <linux/slab.h>
57 #include <linux/dma-mapping.h>
58 #include "xhci.h"
59 #include "xhci-trace.h"
60 #include "xhci-mtk.h"
61 
62 /*
63  * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
64  * address of the TRB.
65  */
xhci_trb_virt_to_dma(struct xhci_segment * seg,union xhci_trb * trb)66 dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
67 		union xhci_trb *trb)
68 {
69 	unsigned long segment_offset;
70 
71 	if (!seg || !trb || trb < seg->trbs)
72 		return 0;
73 	/* offset in TRBs */
74 	segment_offset = trb - seg->trbs;
75 	if (segment_offset >= TRBS_PER_SEGMENT)
76 		return 0;
77 	return seg->dma + (segment_offset * sizeof(*trb));
78 }
79 
trb_is_noop(union xhci_trb * trb)80 static bool trb_is_noop(union xhci_trb *trb)
81 {
82 	return TRB_TYPE_NOOP_LE32(trb->generic.field[3]);
83 }
84 
trb_is_link(union xhci_trb * trb)85 static bool trb_is_link(union xhci_trb *trb)
86 {
87 	return TRB_TYPE_LINK_LE32(trb->link.control);
88 }
89 
last_trb_on_seg(struct xhci_segment * seg,union xhci_trb * trb)90 static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb)
91 {
92 	return trb == &seg->trbs[TRBS_PER_SEGMENT - 1];
93 }
94 
last_trb_on_ring(struct xhci_ring * ring,struct xhci_segment * seg,union xhci_trb * trb)95 static bool last_trb_on_ring(struct xhci_ring *ring,
96 			struct xhci_segment *seg, union xhci_trb *trb)
97 {
98 	return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg);
99 }
100 
link_trb_toggles_cycle(union xhci_trb * trb)101 static bool link_trb_toggles_cycle(union xhci_trb *trb)
102 {
103 	return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
104 }
105 
last_td_in_urb(struct xhci_td * td)106 static bool last_td_in_urb(struct xhci_td *td)
107 {
108 	struct urb_priv *urb_priv = td->urb->hcpriv;
109 
110 	return urb_priv->num_tds_done == urb_priv->num_tds;
111 }
112 
inc_td_cnt(struct urb * urb)113 static void inc_td_cnt(struct urb *urb)
114 {
115 	struct urb_priv *urb_priv = urb->hcpriv;
116 
117 	urb_priv->num_tds_done++;
118 }
119 
trb_to_noop(union xhci_trb * trb,u32 noop_type)120 static void trb_to_noop(union xhci_trb *trb, u32 noop_type)
121 {
122 	if (trb_is_link(trb)) {
123 		/* unchain chained link TRBs */
124 		trb->link.control &= cpu_to_le32(~TRB_CHAIN);
125 	} else {
126 		trb->generic.field[0] = 0;
127 		trb->generic.field[1] = 0;
128 		trb->generic.field[2] = 0;
129 		/* Preserve only the cycle bit of this TRB */
130 		trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
131 		trb->generic.field[3] |= cpu_to_le32(TRB_TYPE(noop_type));
132 	}
133 }
134 
135 /* Updates trb to point to the next TRB in the ring, and updates seg if the next
136  * TRB is in a new segment.  This does not skip over link TRBs, and it does not
137  * effect the ring dequeue or enqueue pointers.
138  */
next_trb(struct xhci_hcd * xhci,struct xhci_ring * ring,struct xhci_segment ** seg,union xhci_trb ** trb)139 static void next_trb(struct xhci_hcd *xhci,
140 		struct xhci_ring *ring,
141 		struct xhci_segment **seg,
142 		union xhci_trb **trb)
143 {
144 	if (trb_is_link(*trb)) {
145 		*seg = (*seg)->next;
146 		*trb = ((*seg)->trbs);
147 	} else {
148 		(*trb)++;
149 	}
150 }
151 
152 /*
153  * See Cycle bit rules. SW is the consumer for the event ring only.
154  * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
155  */
inc_deq(struct xhci_hcd * xhci,struct xhci_ring * ring)156 void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
157 {
158 	/* event ring doesn't have link trbs, check for last trb */
159 	if (ring->type == TYPE_EVENT) {
160 		if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
161 			ring->dequeue++;
162 			goto out;
163 		}
164 		if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue))
165 			ring->cycle_state ^= 1;
166 		ring->deq_seg = ring->deq_seg->next;
167 		ring->dequeue = ring->deq_seg->trbs;
168 		goto out;
169 	}
170 
171 	/* All other rings have link trbs */
172 	if (!trb_is_link(ring->dequeue)) {
173 		ring->dequeue++;
174 		ring->num_trbs_free++;
175 	}
176 	while (trb_is_link(ring->dequeue)) {
177 		ring->deq_seg = ring->deq_seg->next;
178 		ring->dequeue = ring->deq_seg->trbs;
179 	}
180 
181 out:
182 	trace_xhci_inc_deq(ring);
183 
184 	return;
185 }
186 
187 /*
188  * See Cycle bit rules. SW is the consumer for the event ring only.
189  * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
190  *
191  * If we've just enqueued a TRB that is in the middle of a TD (meaning the
192  * chain bit is set), then set the chain bit in all the following link TRBs.
193  * If we've enqueued the last TRB in a TD, make sure the following link TRBs
194  * have their chain bit cleared (so that each Link TRB is a separate TD).
195  *
196  * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
197  * set, but other sections talk about dealing with the chain bit set.  This was
198  * fixed in the 0.96 specification errata, but we have to assume that all 0.95
199  * xHCI hardware can't handle the chain bit being cleared on a link TRB.
200  *
201  * @more_trbs_coming:	Will you enqueue more TRBs before calling
202  *			prepare_transfer()?
203  */
inc_enq(struct xhci_hcd * xhci,struct xhci_ring * ring,bool more_trbs_coming)204 static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
205 			bool more_trbs_coming)
206 {
207 	u32 chain;
208 	union xhci_trb *next;
209 
210 	chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
211 	/* If this is not event ring, there is one less usable TRB */
212 	if (!trb_is_link(ring->enqueue))
213 		ring->num_trbs_free--;
214 	next = ++(ring->enqueue);
215 
216 	/* Update the dequeue pointer further if that was a link TRB */
217 	while (trb_is_link(next)) {
218 
219 		/*
220 		 * If the caller doesn't plan on enqueueing more TDs before
221 		 * ringing the doorbell, then we don't want to give the link TRB
222 		 * to the hardware just yet. We'll give the link TRB back in
223 		 * prepare_ring() just before we enqueue the TD at the top of
224 		 * the ring.
225 		 */
226 		if (!chain && !more_trbs_coming)
227 			break;
228 
229 		/* If we're not dealing with 0.95 hardware or isoc rings on
230 		 * AMD 0.96 host, carry over the chain bit of the previous TRB
231 		 * (which may mean the chain bit is cleared).
232 		 */
233 		if (!(ring->type == TYPE_ISOC &&
234 		      (xhci->quirks & XHCI_AMD_0x96_HOST)) &&
235 		    !xhci_link_trb_quirk(xhci)) {
236 			next->link.control &= cpu_to_le32(~TRB_CHAIN);
237 			next->link.control |= cpu_to_le32(chain);
238 		}
239 		/* Give this link TRB to the hardware */
240 		wmb();
241 		next->link.control ^= cpu_to_le32(TRB_CYCLE);
242 
243 		/* Toggle the cycle bit after the last ring segment. */
244 		if (link_trb_toggles_cycle(next))
245 			ring->cycle_state ^= 1;
246 
247 		ring->enq_seg = ring->enq_seg->next;
248 		ring->enqueue = ring->enq_seg->trbs;
249 		next = ring->enqueue;
250 	}
251 
252 	trace_xhci_inc_enq(ring);
253 }
254 
255 /*
256  * Check to see if there's room to enqueue num_trbs on the ring and make sure
257  * enqueue pointer will not advance into dequeue segment. See rules above.
258  */
room_on_ring(struct xhci_hcd * xhci,struct xhci_ring * ring,unsigned int num_trbs)259 static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
260 		unsigned int num_trbs)
261 {
262 	int num_trbs_in_deq_seg;
263 
264 	if (ring->num_trbs_free < num_trbs)
265 		return 0;
266 
267 	if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
268 		num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
269 		if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
270 			return 0;
271 	}
272 
273 	return 1;
274 }
275 
276 /* Ring the host controller doorbell after placing a command on the ring */
xhci_ring_cmd_db(struct xhci_hcd * xhci)277 void xhci_ring_cmd_db(struct xhci_hcd *xhci)
278 {
279 	if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
280 		return;
281 
282 	xhci_dbg(xhci, "// Ding dong!\n");
283 
284 	trace_xhci_ring_host_doorbell(0, DB_VALUE_HOST);
285 
286 	writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
287 	/* Flush PCI posted writes */
288 	readl(&xhci->dba->doorbell[0]);
289 }
290 
xhci_mod_cmd_timer(struct xhci_hcd * xhci,unsigned long delay)291 static bool xhci_mod_cmd_timer(struct xhci_hcd *xhci, unsigned long delay)
292 {
293 	return mod_delayed_work(system_wq, &xhci->cmd_timer, delay);
294 }
295 
xhci_next_queued_cmd(struct xhci_hcd * xhci)296 static struct xhci_command *xhci_next_queued_cmd(struct xhci_hcd *xhci)
297 {
298 	return list_first_entry_or_null(&xhci->cmd_list, struct xhci_command,
299 					cmd_list);
300 }
301 
302 /*
303  * Turn all commands on command ring with status set to "aborted" to no-op trbs.
304  * If there are other commands waiting then restart the ring and kick the timer.
305  * This must be called with command ring stopped and xhci->lock held.
306  */
xhci_handle_stopped_cmd_ring(struct xhci_hcd * xhci,struct xhci_command * cur_cmd)307 static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
308 					 struct xhci_command *cur_cmd)
309 {
310 	struct xhci_command *i_cmd;
311 
312 	/* Turn all aborted commands in list to no-ops, then restart */
313 	list_for_each_entry(i_cmd, &xhci->cmd_list, cmd_list) {
314 
315 		if (i_cmd->status != COMP_COMMAND_ABORTED)
316 			continue;
317 
318 		i_cmd->status = COMP_COMMAND_RING_STOPPED;
319 
320 		xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
321 			 i_cmd->command_trb);
322 
323 		trb_to_noop(i_cmd->command_trb, TRB_CMD_NOOP);
324 
325 		/*
326 		 * caller waiting for completion is called when command
327 		 *  completion event is received for these no-op commands
328 		 */
329 	}
330 
331 	xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
332 
333 	/* ring command ring doorbell to restart the command ring */
334 	if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
335 	    !(xhci->xhc_state & XHCI_STATE_DYING)) {
336 		xhci->current_cmd = cur_cmd;
337 		xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
338 		xhci_ring_cmd_db(xhci);
339 	}
340 }
341 
342 /* Must be called with xhci->lock held, releases and aquires lock back */
xhci_abort_cmd_ring(struct xhci_hcd * xhci,unsigned long flags)343 static int xhci_abort_cmd_ring(struct xhci_hcd *xhci, unsigned long flags)
344 {
345 	u32 temp_32;
346 	int ret;
347 
348 	xhci_dbg(xhci, "Abort command ring\n");
349 
350 	reinit_completion(&xhci->cmd_ring_stop_completion);
351 
352 	/*
353 	 * The control bits like command stop, abort are located in lower
354 	 * dword of the command ring control register. Limit the write
355 	 * to the lower dword to avoid corrupting the command ring pointer
356 	 * in case if the command ring is stopped by the time upper dword
357 	 * is written.
358 	 */
359 	temp_32 = readl(&xhci->op_regs->cmd_ring);
360 	writel(temp_32 | CMD_RING_ABORT, &xhci->op_regs->cmd_ring);
361 
362 	/* Section 4.6.1.2 of xHCI 1.0 spec says software should also time the
363 	 * completion of the Command Abort operation. If CRR is not negated in 5
364 	 * seconds then driver handles it as if host died (-ENODEV).
365 	 * In the future we should distinguish between -ENODEV and -ETIMEDOUT
366 	 * and try to recover a -ETIMEDOUT with a host controller reset.
367 	 */
368 	ret = xhci_handshake(&xhci->op_regs->cmd_ring,
369 			CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
370 	if (ret < 0) {
371 		xhci_err(xhci, "Abort failed to stop command ring: %d\n", ret);
372 		xhci_halt(xhci);
373 		xhci_hc_died(xhci);
374 		return ret;
375 	}
376 	/*
377 	 * Writing the CMD_RING_ABORT bit should cause a cmd completion event,
378 	 * however on some host hw the CMD_RING_RUNNING bit is correctly cleared
379 	 * but the completion event in never sent. Wait 2 secs (arbitrary
380 	 * number) to handle those cases after negation of CMD_RING_RUNNING.
381 	 */
382 	spin_unlock_irqrestore(&xhci->lock, flags);
383 	ret = wait_for_completion_timeout(&xhci->cmd_ring_stop_completion,
384 					  msecs_to_jiffies(2000));
385 	spin_lock_irqsave(&xhci->lock, flags);
386 	if (!ret) {
387 		xhci_dbg(xhci, "No stop event for abort, ring start fail?\n");
388 		xhci_cleanup_command_queue(xhci);
389 	} else {
390 		xhci_handle_stopped_cmd_ring(xhci, xhci_next_queued_cmd(xhci));
391 	}
392 	return 0;
393 }
394 
xhci_ring_ep_doorbell(struct xhci_hcd * xhci,unsigned int slot_id,unsigned int ep_index,unsigned int stream_id)395 void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
396 		unsigned int slot_id,
397 		unsigned int ep_index,
398 		unsigned int stream_id)
399 {
400 	__le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
401 	struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
402 	unsigned int ep_state = ep->ep_state;
403 
404 	/* Don't ring the doorbell for this endpoint if there are pending
405 	 * cancellations because we don't want to interrupt processing.
406 	 * We don't want to restart any stream rings if there's a set dequeue
407 	 * pointer command pending because the device can choose to start any
408 	 * stream once the endpoint is on the HW schedule.
409 	 */
410 	if ((ep_state & EP_STOP_CMD_PENDING) || (ep_state & SET_DEQ_PENDING) ||
411 	    (ep_state & EP_HALTED) || (ep_state & EP_CLEARING_TT))
412 		return;
413 
414 	trace_xhci_ring_ep_doorbell(slot_id, DB_VALUE(ep_index, stream_id));
415 
416 	writel(DB_VALUE(ep_index, stream_id), db_addr);
417 	/* The CPU has better things to do at this point than wait for a
418 	 * write-posting flush.  It'll get there soon enough.
419 	 */
420 }
421 
422 /* Ring the doorbell for any rings with pending URBs */
ring_doorbell_for_active_rings(struct xhci_hcd * xhci,unsigned int slot_id,unsigned int ep_index)423 static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
424 		unsigned int slot_id,
425 		unsigned int ep_index)
426 {
427 	unsigned int stream_id;
428 	struct xhci_virt_ep *ep;
429 
430 	ep = &xhci->devs[slot_id]->eps[ep_index];
431 
432 	/* A ring has pending URBs if its TD list is not empty */
433 	if (!(ep->ep_state & EP_HAS_STREAMS)) {
434 		if (ep->ring && !(list_empty(&ep->ring->td_list)))
435 			xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
436 		return;
437 	}
438 
439 	for (stream_id = 1; stream_id < ep->stream_info->num_streams;
440 			stream_id++) {
441 		struct xhci_stream_info *stream_info = ep->stream_info;
442 		if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
443 			xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
444 						stream_id);
445 	}
446 }
447 
xhci_ring_doorbell_for_active_rings(struct xhci_hcd * xhci,unsigned int slot_id,unsigned int ep_index)448 void xhci_ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
449 		unsigned int slot_id,
450 		unsigned int ep_index)
451 {
452 	ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
453 }
454 
xhci_get_virt_ep(struct xhci_hcd * xhci,unsigned int slot_id,unsigned int ep_index)455 static struct xhci_virt_ep *xhci_get_virt_ep(struct xhci_hcd *xhci,
456 					     unsigned int slot_id,
457 					     unsigned int ep_index)
458 {
459 	if (slot_id == 0 || slot_id >= MAX_HC_SLOTS) {
460 		xhci_warn(xhci, "Invalid slot_id %u\n", slot_id);
461 		return NULL;
462 	}
463 	if (ep_index >= EP_CTX_PER_DEV) {
464 		xhci_warn(xhci, "Invalid endpoint index %u\n", ep_index);
465 		return NULL;
466 	}
467 	if (!xhci->devs[slot_id]) {
468 		xhci_warn(xhci, "No xhci virt device for slot_id %u\n", slot_id);
469 		return NULL;
470 	}
471 
472 	return &xhci->devs[slot_id]->eps[ep_index];
473 }
474 
475 /* Get the right ring for the given slot_id, ep_index and stream_id.
476  * If the endpoint supports streams, boundary check the URB's stream ID.
477  * If the endpoint doesn't support streams, return the singular endpoint ring.
478  */
xhci_triad_to_transfer_ring(struct xhci_hcd * xhci,unsigned int slot_id,unsigned int ep_index,unsigned int stream_id)479 struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
480 		unsigned int slot_id, unsigned int ep_index,
481 		unsigned int stream_id)
482 {
483 	struct xhci_virt_ep *ep;
484 
485 	ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
486 	if (!ep)
487 		return NULL;
488 
489 	/* Common case: no streams */
490 	if (!(ep->ep_state & EP_HAS_STREAMS))
491 		return ep->ring;
492 
493 	if (stream_id == 0) {
494 		xhci_warn(xhci,
495 				"WARN: Slot ID %u, ep index %u has streams, "
496 				"but URB has no stream ID.\n",
497 				slot_id, ep_index);
498 		return NULL;
499 	}
500 
501 	if (stream_id < ep->stream_info->num_streams)
502 		return ep->stream_info->stream_rings[stream_id];
503 
504 	xhci_warn(xhci,
505 			"WARN: Slot ID %u, ep index %u has "
506 			"stream IDs 1 to %u allocated, "
507 			"but stream ID %u is requested.\n",
508 			slot_id, ep_index,
509 			ep->stream_info->num_streams - 1,
510 			stream_id);
511 	return NULL;
512 }
513 
514 
515 /*
516  * Get the hw dequeue pointer xHC stopped on, either directly from the
517  * endpoint context, or if streams are in use from the stream context.
518  * The returned hw_dequeue contains the lowest four bits with cycle state
519  * and possbile stream context type.
520  */
xhci_get_hw_deq(struct xhci_hcd * xhci,struct xhci_virt_device * vdev,unsigned int ep_index,unsigned int stream_id)521 static u64 xhci_get_hw_deq(struct xhci_hcd *xhci, struct xhci_virt_device *vdev,
522 			   unsigned int ep_index, unsigned int stream_id)
523 {
524 	struct xhci_ep_ctx *ep_ctx;
525 	struct xhci_stream_ctx *st_ctx;
526 	struct xhci_virt_ep *ep;
527 
528 	ep = &vdev->eps[ep_index];
529 
530 	if (ep->ep_state & EP_HAS_STREAMS) {
531 		st_ctx = &ep->stream_info->stream_ctx_array[stream_id];
532 		return le64_to_cpu(st_ctx->stream_ring);
533 	}
534 	ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
535 	return le64_to_cpu(ep_ctx->deq);
536 }
537 
538 /*
539  * Move the xHC's endpoint ring dequeue pointer past cur_td.
540  * Record the new state of the xHC's endpoint ring dequeue segment,
541  * dequeue pointer, stream id, and new consumer cycle state in state.
542  * Update our internal representation of the ring's dequeue pointer.
543  *
544  * We do this in three jumps:
545  *  - First we update our new ring state to be the same as when the xHC stopped.
546  *  - Then we traverse the ring to find the segment that contains
547  *    the last TRB in the TD.  We toggle the xHC's new cycle state when we pass
548  *    any link TRBs with the toggle cycle bit set.
549  *  - Finally we move the dequeue state one TRB further, toggling the cycle bit
550  *    if we've moved it past a link TRB with the toggle cycle bit set.
551  *
552  * Some of the uses of xhci_generic_trb are grotty, but if they're done
553  * with correct __le32 accesses they should work fine.  Only users of this are
554  * in here.
555  */
xhci_find_new_dequeue_state(struct xhci_hcd * xhci,unsigned int slot_id,unsigned int ep_index,unsigned int stream_id,struct xhci_td * cur_td,struct xhci_dequeue_state * state)556 void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
557 		unsigned int slot_id, unsigned int ep_index,
558 		unsigned int stream_id, struct xhci_td *cur_td,
559 		struct xhci_dequeue_state *state)
560 {
561 	struct xhci_virt_device *dev = xhci->devs[slot_id];
562 	struct xhci_virt_ep *ep = &dev->eps[ep_index];
563 	struct xhci_ring *ep_ring;
564 	struct xhci_segment *new_seg;
565 	struct xhci_segment *halted_seg = NULL;
566 	union xhci_trb *new_deq;
567 	union xhci_trb *halted_trb;
568 	int index = 0;
569 	dma_addr_t addr;
570 	u64 hw_dequeue;
571 	bool cycle_found = false;
572 	bool td_last_trb_found = false;
573 
574 	ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
575 			ep_index, stream_id);
576 	if (!ep_ring) {
577 		xhci_warn(xhci, "WARN can't find new dequeue state "
578 				"for invalid stream ID %u.\n",
579 				stream_id);
580 		return;
581 	}
582 	/*
583 	 * A cancelled TD can complete with a stall if HW cached the trb.
584 	 * In this case driver can't find cur_td, but if the ring is empty we
585 	 * can move the dequeue pointer to the current enqueue position.
586 	 */
587 	if (!cur_td) {
588 		if (list_empty(&ep_ring->td_list)) {
589 			state->new_deq_seg = ep_ring->enq_seg;
590 			state->new_deq_ptr = ep_ring->enqueue;
591 			state->new_cycle_state = ep_ring->cycle_state;
592 			goto done;
593 		} else {
594 			xhci_warn(xhci, "Can't find new dequeue state, missing cur_td\n");
595 			return;
596 		}
597 	}
598 
599 	/* Dig out the cycle state saved by the xHC during the stop ep cmd */
600 	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
601 			"Finding endpoint context");
602 
603 	hw_dequeue = xhci_get_hw_deq(xhci, dev, ep_index, stream_id);
604 	new_seg = ep_ring->deq_seg;
605 	new_deq = ep_ring->dequeue;
606 
607 	/*
608 	 * Quirk: xHC write-back of the DCS field in the hardware dequeue
609 	 * pointer is wrong - use the cycle state of the TRB pointed to by
610 	 * the dequeue pointer.
611 	 */
612 	if (xhci->quirks & XHCI_EP_CTX_BROKEN_DCS &&
613 	    !(ep->ep_state & EP_HAS_STREAMS))
614 		halted_seg = trb_in_td(xhci, cur_td->start_seg,
615 				       cur_td->first_trb, cur_td->last_trb,
616 				       hw_dequeue & ~0xf, false);
617 	if (halted_seg) {
618 		index = ((dma_addr_t)(hw_dequeue & ~0xf) - halted_seg->dma) /
619 			 sizeof(*halted_trb);
620 		halted_trb = &halted_seg->trbs[index];
621 		state->new_cycle_state = halted_trb->generic.field[3] & 0x1;
622 		xhci_dbg(xhci, "Endpoint DCS = %d TRB index = %d cycle = %d\n",
623 			 (u8)(hw_dequeue & 0x1), index,
624 			 state->new_cycle_state);
625 	} else {
626 		state->new_cycle_state = hw_dequeue & 0x1;
627 	}
628 	state->stream_id = stream_id;
629 
630 	/*
631 	 * We want to find the pointer, segment and cycle state of the new trb
632 	 * (the one after current TD's last_trb). We know the cycle state at
633 	 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
634 	 * found.
635 	 */
636 	do {
637 		if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
638 		    == (dma_addr_t)(hw_dequeue & ~0xf)) {
639 			cycle_found = true;
640 			if (td_last_trb_found)
641 				break;
642 		}
643 		if (new_deq == cur_td->last_trb)
644 			td_last_trb_found = true;
645 
646 		if (cycle_found && trb_is_link(new_deq) &&
647 		    link_trb_toggles_cycle(new_deq))
648 			state->new_cycle_state ^= 0x1;
649 
650 		next_trb(xhci, ep_ring, &new_seg, &new_deq);
651 
652 		/* Search wrapped around, bail out */
653 		if (new_deq == ep->ring->dequeue) {
654 			xhci_err(xhci, "Error: Failed finding new dequeue state\n");
655 			state->new_deq_seg = NULL;
656 			state->new_deq_ptr = NULL;
657 			return;
658 		}
659 
660 	} while (!cycle_found || !td_last_trb_found);
661 
662 	state->new_deq_seg = new_seg;
663 	state->new_deq_ptr = new_deq;
664 
665 done:
666 	/* Don't update the ring cycle state for the producer (us). */
667 	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
668 			"Cycle state = 0x%x", state->new_cycle_state);
669 
670 	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
671 			"New dequeue segment = %p (virtual)",
672 			state->new_deq_seg);
673 	addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
674 	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
675 			"New dequeue pointer = 0x%llx (DMA)",
676 			(unsigned long long) addr);
677 }
678 
679 /* flip_cycle means flip the cycle bit of all but the first and last TRB.
680  * (The last TRB actually points to the ring enqueue pointer, which is not part
681  * of this TD.)  This is used to remove partially enqueued isoc TDs from a ring.
682  */
td_to_noop(struct xhci_hcd * xhci,struct xhci_ring * ep_ring,struct xhci_td * td,bool flip_cycle)683 static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
684 		       struct xhci_td *td, bool flip_cycle)
685 {
686 	struct xhci_segment *seg	= td->start_seg;
687 	union xhci_trb *trb		= td->first_trb;
688 
689 	while (1) {
690 		trb_to_noop(trb, TRB_TR_NOOP);
691 
692 		/* flip cycle if asked to */
693 		if (flip_cycle && trb != td->first_trb && trb != td->last_trb)
694 			trb->generic.field[3] ^= cpu_to_le32(TRB_CYCLE);
695 
696 		if (trb == td->last_trb)
697 			break;
698 
699 		next_trb(xhci, ep_ring, &seg, &trb);
700 	}
701 }
702 
xhci_stop_watchdog_timer_in_irq(struct xhci_hcd * xhci,struct xhci_virt_ep * ep)703 static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
704 		struct xhci_virt_ep *ep)
705 {
706 	ep->ep_state &= ~EP_STOP_CMD_PENDING;
707 	/* Can't del_timer_sync in interrupt */
708 	del_timer(&ep->stop_cmd_timer);
709 }
710 
711 /*
712  * Must be called with xhci->lock held in interrupt context,
713  * releases and re-acquires xhci->lock
714  */
xhci_giveback_urb_in_irq(struct xhci_hcd * xhci,struct xhci_td * cur_td,int status)715 static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
716 				     struct xhci_td *cur_td, int status)
717 {
718 	struct urb	*urb		= cur_td->urb;
719 	struct urb_priv	*urb_priv	= urb->hcpriv;
720 	struct usb_hcd	*hcd		= bus_to_hcd(urb->dev->bus);
721 
722 	if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
723 		xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
724 		if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs	== 0) {
725 			if (xhci->quirks & XHCI_AMD_PLL_FIX)
726 				usb_amd_quirk_pll_enable();
727 		}
728 	}
729 	xhci_urb_free_priv(urb_priv);
730 	usb_hcd_unlink_urb_from_ep(hcd, urb);
731 	trace_xhci_urb_giveback(urb);
732 	usb_hcd_giveback_urb(hcd, urb, status);
733 }
734 
xhci_unmap_td_bounce_buffer(struct xhci_hcd * xhci,struct xhci_ring * ring,struct xhci_td * td)735 static void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci,
736 		struct xhci_ring *ring, struct xhci_td *td)
737 {
738 	struct device *dev = xhci_to_hcd(xhci)->self.controller;
739 	struct xhci_segment *seg = td->bounce_seg;
740 	struct urb *urb = td->urb;
741 	size_t len;
742 
743 	if (!ring || !seg || !urb)
744 		return;
745 
746 	if (usb_urb_dir_out(urb)) {
747 		dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
748 				 DMA_TO_DEVICE);
749 		return;
750 	}
751 
752 	dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
753 			 DMA_FROM_DEVICE);
754 	/* for in tranfers we need to copy the data from bounce to sg */
755 	if (urb->num_sgs) {
756 		len = sg_pcopy_from_buffer(urb->sg, urb->num_sgs, seg->bounce_buf,
757 					   seg->bounce_len, seg->bounce_offs);
758 		if (len != seg->bounce_len)
759 			xhci_warn(xhci, "WARN Wrong bounce buffer read length: %zu != %d\n",
760 				  len, seg->bounce_len);
761 	} else {
762 		memcpy(urb->transfer_buffer + seg->bounce_offs, seg->bounce_buf,
763 		       seg->bounce_len);
764 	}
765 	seg->bounce_len = 0;
766 	seg->bounce_offs = 0;
767 }
768 
769 /*
770  * When we get a command completion for a Stop Endpoint Command, we need to
771  * unlink any cancelled TDs from the ring.  There are two ways to do that:
772  *
773  *  1. If the HW was in the middle of processing the TD that needs to be
774  *     cancelled, then we must move the ring's dequeue pointer past the last TRB
775  *     in the TD with a Set Dequeue Pointer Command.
776  *  2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
777  *     bit cleared) so that the HW will skip over them.
778  */
xhci_handle_cmd_stop_ep(struct xhci_hcd * xhci,int slot_id,union xhci_trb * trb,struct xhci_event_cmd * event)779 static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
780 		union xhci_trb *trb, struct xhci_event_cmd *event)
781 {
782 	unsigned int ep_index;
783 	struct xhci_ring *ep_ring;
784 	struct xhci_virt_ep *ep;
785 	struct xhci_td *cur_td = NULL;
786 	struct xhci_td *last_unlinked_td;
787 	struct xhci_ep_ctx *ep_ctx;
788 	struct xhci_virt_device *vdev;
789 	u64 hw_deq;
790 	struct xhci_dequeue_state deq_state;
791 
792 	if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
793 		if (!xhci->devs[slot_id])
794 			xhci_warn(xhci, "Stop endpoint command "
795 				"completion for disabled slot %u\n",
796 				slot_id);
797 		return;
798 	}
799 
800 	memset(&deq_state, 0, sizeof(deq_state));
801 	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
802 
803 	ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
804 	if (!ep)
805 		return;
806 
807 	vdev = xhci->devs[slot_id];
808 	ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
809 	trace_xhci_handle_cmd_stop_ep(ep_ctx);
810 
811 	last_unlinked_td = list_last_entry(&ep->cancelled_td_list,
812 			struct xhci_td, cancelled_td_list);
813 
814 	if (list_empty(&ep->cancelled_td_list)) {
815 		xhci_stop_watchdog_timer_in_irq(xhci, ep);
816 		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
817 		return;
818 	}
819 
820 	/* Fix up the ep ring first, so HW stops executing cancelled TDs.
821 	 * We have the xHCI lock, so nothing can modify this list until we drop
822 	 * it.  We're also in the event handler, so we can't get re-interrupted
823 	 * if another Stop Endpoint command completes
824 	 */
825 	list_for_each_entry(cur_td, &ep->cancelled_td_list, cancelled_td_list) {
826 		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
827 				"Removing canceled TD starting at 0x%llx (dma).",
828 				(unsigned long long)xhci_trb_virt_to_dma(
829 					cur_td->start_seg, cur_td->first_trb));
830 		ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
831 		if (!ep_ring) {
832 			/* This shouldn't happen unless a driver is mucking
833 			 * with the stream ID after submission.  This will
834 			 * leave the TD on the hardware ring, and the hardware
835 			 * will try to execute it, and may access a buffer
836 			 * that has already been freed.  In the best case, the
837 			 * hardware will execute it, and the event handler will
838 			 * ignore the completion event for that TD, since it was
839 			 * removed from the td_list for that endpoint.  In
840 			 * short, don't muck with the stream ID after
841 			 * submission.
842 			 */
843 			xhci_warn(xhci, "WARN Cancelled URB %p "
844 					"has invalid stream ID %u.\n",
845 					cur_td->urb,
846 					cur_td->urb->stream_id);
847 			goto remove_finished_td;
848 		}
849 		/*
850 		 * If we stopped on the TD we need to cancel, then we have to
851 		 * move the xHC endpoint ring dequeue pointer past this TD.
852 		 */
853 		hw_deq = xhci_get_hw_deq(xhci, vdev, ep_index,
854 					 cur_td->urb->stream_id);
855 		hw_deq &= ~0xf;
856 
857 		if (trb_in_td(xhci, cur_td->start_seg, cur_td->first_trb,
858 			      cur_td->last_trb, hw_deq, false)) {
859 			xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
860 						    cur_td->urb->stream_id,
861 						    cur_td, &deq_state);
862 		} else {
863 			td_to_noop(xhci, ep_ring, cur_td, false);
864 		}
865 
866 remove_finished_td:
867 		/*
868 		 * The event handler won't see a completion for this TD anymore,
869 		 * so remove it from the endpoint ring's TD list.  Keep it in
870 		 * the cancelled TD list for URB completion later.
871 		 */
872 		list_del_init(&cur_td->td_list);
873 	}
874 
875 	xhci_stop_watchdog_timer_in_irq(xhci, ep);
876 
877 	/* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
878 	if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
879 		xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
880 					     &deq_state);
881 		xhci_ring_cmd_db(xhci);
882 	} else {
883 		/* Otherwise ring the doorbell(s) to restart queued transfers */
884 		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
885 	}
886 
887 	/*
888 	 * Drop the lock and complete the URBs in the cancelled TD list.
889 	 * New TDs to be cancelled might be added to the end of the list before
890 	 * we can complete all the URBs for the TDs we already unlinked.
891 	 * So stop when we've completed the URB for the last TD we unlinked.
892 	 */
893 	do {
894 		cur_td = list_first_entry(&ep->cancelled_td_list,
895 				struct xhci_td, cancelled_td_list);
896 		list_del_init(&cur_td->cancelled_td_list);
897 
898 		/* Clean up the cancelled URB */
899 		/* Doesn't matter what we pass for status, since the core will
900 		 * just overwrite it (because the URB has been unlinked).
901 		 */
902 		ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
903 		xhci_unmap_td_bounce_buffer(xhci, ep_ring, cur_td);
904 		inc_td_cnt(cur_td->urb);
905 		if (last_td_in_urb(cur_td))
906 			xhci_giveback_urb_in_irq(xhci, cur_td, 0);
907 
908 		/* Stop processing the cancelled list if the watchdog timer is
909 		 * running.
910 		 */
911 		if (xhci->xhc_state & XHCI_STATE_DYING)
912 			return;
913 	} while (cur_td != last_unlinked_td);
914 
915 	/* Return to the event handler with xhci->lock re-acquired */
916 }
917 
xhci_kill_ring_urbs(struct xhci_hcd * xhci,struct xhci_ring * ring)918 static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
919 {
920 	struct xhci_td *cur_td;
921 	struct xhci_td *tmp;
922 
923 	list_for_each_entry_safe(cur_td, tmp, &ring->td_list, td_list) {
924 		list_del_init(&cur_td->td_list);
925 
926 		if (!list_empty(&cur_td->cancelled_td_list))
927 			list_del_init(&cur_td->cancelled_td_list);
928 
929 		xhci_unmap_td_bounce_buffer(xhci, ring, cur_td);
930 
931 		inc_td_cnt(cur_td->urb);
932 		if (last_td_in_urb(cur_td))
933 			xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
934 	}
935 }
936 
xhci_kill_endpoint_urbs(struct xhci_hcd * xhci,int slot_id,int ep_index)937 static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
938 		int slot_id, int ep_index)
939 {
940 	struct xhci_td *cur_td;
941 	struct xhci_td *tmp;
942 	struct xhci_virt_ep *ep;
943 	struct xhci_ring *ring;
944 
945 	ep = &xhci->devs[slot_id]->eps[ep_index];
946 	if ((ep->ep_state & EP_HAS_STREAMS) ||
947 			(ep->ep_state & EP_GETTING_NO_STREAMS)) {
948 		int stream_id;
949 
950 		for (stream_id = 1; stream_id < ep->stream_info->num_streams;
951 				stream_id++) {
952 			ring = ep->stream_info->stream_rings[stream_id];
953 			if (!ring)
954 				continue;
955 
956 			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
957 					"Killing URBs for slot ID %u, ep index %u, stream %u",
958 					slot_id, ep_index, stream_id);
959 			xhci_kill_ring_urbs(xhci, ring);
960 		}
961 	} else {
962 		ring = ep->ring;
963 		if (!ring)
964 			return;
965 		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
966 				"Killing URBs for slot ID %u, ep index %u",
967 				slot_id, ep_index);
968 		xhci_kill_ring_urbs(xhci, ring);
969 	}
970 
971 	list_for_each_entry_safe(cur_td, tmp, &ep->cancelled_td_list,
972 			cancelled_td_list) {
973 		list_del_init(&cur_td->cancelled_td_list);
974 		inc_td_cnt(cur_td->urb);
975 
976 		if (last_td_in_urb(cur_td))
977 			xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
978 	}
979 }
980 
981 /*
982  * host controller died, register read returns 0xffffffff
983  * Complete pending commands, mark them ABORTED.
984  * URBs need to be given back as usb core might be waiting with device locks
985  * held for the URBs to finish during device disconnect, blocking host remove.
986  *
987  * Call with xhci->lock held.
988  * lock is relased and re-acquired while giving back urb.
989  */
xhci_hc_died(struct xhci_hcd * xhci)990 void xhci_hc_died(struct xhci_hcd *xhci)
991 {
992 	int i, j;
993 
994 	if (xhci->xhc_state & XHCI_STATE_DYING)
995 		return;
996 
997 	xhci_err(xhci, "xHCI host controller not responding, assume dead\n");
998 	xhci->xhc_state |= XHCI_STATE_DYING;
999 
1000 	xhci_cleanup_command_queue(xhci);
1001 
1002 	/* return any pending urbs, remove may be waiting for them */
1003 	for (i = 0; i <= HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
1004 		if (!xhci->devs[i])
1005 			continue;
1006 		for (j = 0; j < 31; j++)
1007 			xhci_kill_endpoint_urbs(xhci, i, j);
1008 	}
1009 
1010 	/* inform usb core hc died if PCI remove isn't already handling it */
1011 	if (!(xhci->xhc_state & XHCI_STATE_REMOVING))
1012 		usb_hc_died(xhci_to_hcd(xhci));
1013 }
1014 
1015 /* Watchdog timer function for when a stop endpoint command fails to complete.
1016  * In this case, we assume the host controller is broken or dying or dead.  The
1017  * host may still be completing some other events, so we have to be careful to
1018  * let the event ring handler and the URB dequeueing/enqueueing functions know
1019  * through xhci->state.
1020  *
1021  * The timer may also fire if the host takes a very long time to respond to the
1022  * command, and the stop endpoint command completion handler cannot delete the
1023  * timer before the timer function is called.  Another endpoint cancellation may
1024  * sneak in before the timer function can grab the lock, and that may queue
1025  * another stop endpoint command and add the timer back.  So we cannot use a
1026  * simple flag to say whether there is a pending stop endpoint command for a
1027  * particular endpoint.
1028  *
1029  * Instead we use a combination of that flag and checking if a new timer is
1030  * pending.
1031  */
xhci_stop_endpoint_command_watchdog(struct timer_list * t)1032 void xhci_stop_endpoint_command_watchdog(struct timer_list *t)
1033 {
1034 	struct xhci_virt_ep *ep = from_timer(ep, t, stop_cmd_timer);
1035 	struct xhci_hcd *xhci = ep->xhci;
1036 	unsigned long flags;
1037 	u32 usbsts;
1038 	char str[XHCI_MSG_MAX];
1039 
1040 	spin_lock_irqsave(&xhci->lock, flags);
1041 
1042 	/* bail out if cmd completed but raced with stop ep watchdog timer.*/
1043 	if (!(ep->ep_state & EP_STOP_CMD_PENDING) ||
1044 	    timer_pending(&ep->stop_cmd_timer)) {
1045 		spin_unlock_irqrestore(&xhci->lock, flags);
1046 		xhci_dbg(xhci, "Stop EP timer raced with cmd completion, exit");
1047 		return;
1048 	}
1049 	usbsts = readl(&xhci->op_regs->status);
1050 
1051 	xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
1052 	xhci_warn(xhci, "USBSTS:%s\n", xhci_decode_usbsts(str, usbsts));
1053 
1054 	ep->ep_state &= ~EP_STOP_CMD_PENDING;
1055 
1056 	xhci_halt(xhci);
1057 
1058 	/*
1059 	 * handle a stop endpoint cmd timeout as if host died (-ENODEV).
1060 	 * In the future we could distinguish between -ENODEV and -ETIMEDOUT
1061 	 * and try to recover a -ETIMEDOUT with a host controller reset
1062 	 */
1063 	xhci_hc_died(xhci);
1064 
1065 	spin_unlock_irqrestore(&xhci->lock, flags);
1066 	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1067 			"xHCI host controller is dead.");
1068 }
1069 
update_ring_for_set_deq_completion(struct xhci_hcd * xhci,struct xhci_virt_device * dev,struct xhci_ring * ep_ring,unsigned int ep_index)1070 static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
1071 		struct xhci_virt_device *dev,
1072 		struct xhci_ring *ep_ring,
1073 		unsigned int ep_index)
1074 {
1075 	union xhci_trb *dequeue_temp;
1076 	int num_trbs_free_temp;
1077 	bool revert = false;
1078 
1079 	num_trbs_free_temp = ep_ring->num_trbs_free;
1080 	dequeue_temp = ep_ring->dequeue;
1081 
1082 	/* If we get two back-to-back stalls, and the first stalled transfer
1083 	 * ends just before a link TRB, the dequeue pointer will be left on
1084 	 * the link TRB by the code in the while loop.  So we have to update
1085 	 * the dequeue pointer one segment further, or we'll jump off
1086 	 * the segment into la-la-land.
1087 	 */
1088 	if (trb_is_link(ep_ring->dequeue)) {
1089 		ep_ring->deq_seg = ep_ring->deq_seg->next;
1090 		ep_ring->dequeue = ep_ring->deq_seg->trbs;
1091 	}
1092 
1093 	while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1094 		/* We have more usable TRBs */
1095 		ep_ring->num_trbs_free++;
1096 		ep_ring->dequeue++;
1097 		if (trb_is_link(ep_ring->dequeue)) {
1098 			if (ep_ring->dequeue ==
1099 					dev->eps[ep_index].queued_deq_ptr)
1100 				break;
1101 			ep_ring->deq_seg = ep_ring->deq_seg->next;
1102 			ep_ring->dequeue = ep_ring->deq_seg->trbs;
1103 		}
1104 		if (ep_ring->dequeue == dequeue_temp) {
1105 			revert = true;
1106 			break;
1107 		}
1108 	}
1109 
1110 	if (revert) {
1111 		xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1112 		ep_ring->num_trbs_free = num_trbs_free_temp;
1113 	}
1114 }
1115 
1116 /*
1117  * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1118  * we need to clear the set deq pending flag in the endpoint ring state, so that
1119  * the TD queueing code can ring the doorbell again.  We also need to ring the
1120  * endpoint doorbell to restart the ring, but only if there aren't more
1121  * cancellations pending.
1122  */
xhci_handle_cmd_set_deq(struct xhci_hcd * xhci,int slot_id,union xhci_trb * trb,u32 cmd_comp_code)1123 static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
1124 		union xhci_trb *trb, u32 cmd_comp_code)
1125 {
1126 	unsigned int ep_index;
1127 	unsigned int stream_id;
1128 	struct xhci_ring *ep_ring;
1129 	struct xhci_virt_device *dev;
1130 	struct xhci_virt_ep *ep;
1131 	struct xhci_ep_ctx *ep_ctx;
1132 	struct xhci_slot_ctx *slot_ctx;
1133 
1134 	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1135 	stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
1136 	ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1137 	if (!ep)
1138 		return;
1139 
1140 	dev = xhci->devs[slot_id];
1141 	ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1142 	if (!ep_ring) {
1143 		xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
1144 				stream_id);
1145 		/* XXX: Harmless??? */
1146 		goto cleanup;
1147 	}
1148 
1149 	ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1150 	slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
1151 	trace_xhci_handle_cmd_set_deq(slot_ctx);
1152 	trace_xhci_handle_cmd_set_deq_ep(ep_ctx);
1153 
1154 	if (cmd_comp_code != COMP_SUCCESS) {
1155 		unsigned int ep_state;
1156 		unsigned int slot_state;
1157 
1158 		switch (cmd_comp_code) {
1159 		case COMP_TRB_ERROR:
1160 			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
1161 			break;
1162 		case COMP_CONTEXT_STATE_ERROR:
1163 			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
1164 			ep_state = GET_EP_CTX_STATE(ep_ctx);
1165 			slot_state = le32_to_cpu(slot_ctx->dev_state);
1166 			slot_state = GET_SLOT_STATE(slot_state);
1167 			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1168 					"Slot state = %u, EP state = %u",
1169 					slot_state, ep_state);
1170 			break;
1171 		case COMP_SLOT_NOT_ENABLED_ERROR:
1172 			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1173 					slot_id);
1174 			break;
1175 		default:
1176 			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1177 					cmd_comp_code);
1178 			break;
1179 		}
1180 		/* OK what do we do now?  The endpoint state is hosed, and we
1181 		 * should never get to this point if the synchronization between
1182 		 * queueing, and endpoint state are correct.  This might happen
1183 		 * if the device gets disconnected after we've finished
1184 		 * cancelling URBs, which might not be an error...
1185 		 */
1186 	} else {
1187 		u64 deq;
1188 		/* 4.6.10 deq ptr is written to the stream ctx for streams */
1189 		if (ep->ep_state & EP_HAS_STREAMS) {
1190 			struct xhci_stream_ctx *ctx =
1191 				&ep->stream_info->stream_ctx_array[stream_id];
1192 			deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1193 		} else {
1194 			deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1195 		}
1196 		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1197 			"Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1198 		if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1199 					 ep->queued_deq_ptr) == deq) {
1200 			/* Update the ring's dequeue segment and dequeue pointer
1201 			 * to reflect the new position.
1202 			 */
1203 			update_ring_for_set_deq_completion(xhci, dev,
1204 				ep_ring, ep_index);
1205 		} else {
1206 			xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
1207 			xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1208 				  ep->queued_deq_seg, ep->queued_deq_ptr);
1209 		}
1210 	}
1211 
1212 cleanup:
1213 	ep->ep_state &= ~SET_DEQ_PENDING;
1214 	ep->queued_deq_seg = NULL;
1215 	ep->queued_deq_ptr = NULL;
1216 	/* Restart any rings with pending URBs */
1217 	ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1218 }
1219 
xhci_handle_cmd_reset_ep(struct xhci_hcd * xhci,int slot_id,union xhci_trb * trb,u32 cmd_comp_code)1220 static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
1221 		union xhci_trb *trb, u32 cmd_comp_code)
1222 {
1223 	struct xhci_virt_device *vdev;
1224 	struct xhci_virt_ep *ep;
1225 	struct xhci_ep_ctx *ep_ctx;
1226 	unsigned int ep_index;
1227 
1228 	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1229 	ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1230 	if (!ep)
1231 		return;
1232 
1233 	vdev = xhci->devs[slot_id];
1234 	ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
1235 	trace_xhci_handle_cmd_reset_ep(ep_ctx);
1236 
1237 	/* This command will only fail if the endpoint wasn't halted,
1238 	 * but we don't care.
1239 	 */
1240 	xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
1241 		"Ignoring reset ep completion code of %u", cmd_comp_code);
1242 
1243 	/* HW with the reset endpoint quirk needs to have a configure endpoint
1244 	 * command complete before the endpoint can be used.  Queue that here
1245 	 * because the HW can't handle two commands being queued in a row.
1246 	 */
1247 	if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1248 		struct xhci_command *command;
1249 
1250 		command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
1251 		if (!command)
1252 			return;
1253 
1254 		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1255 				"Queueing configure endpoint command");
1256 		xhci_queue_configure_endpoint(xhci, command,
1257 				xhci->devs[slot_id]->in_ctx->dma, slot_id,
1258 				false);
1259 		xhci_ring_cmd_db(xhci);
1260 	} else {
1261 		/* Clear our internal halted state */
1262 		ep->ep_state &= ~EP_HALTED;
1263 	}
1264 
1265 	/* if this was a soft reset, then restart */
1266 	if ((le32_to_cpu(trb->generic.field[3])) & TRB_TSP)
1267 		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1268 }
1269 
xhci_handle_cmd_enable_slot(struct xhci_hcd * xhci,int slot_id,struct xhci_command * command,u32 cmd_comp_code)1270 static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1271 		struct xhci_command *command, u32 cmd_comp_code)
1272 {
1273 	if (cmd_comp_code == COMP_SUCCESS)
1274 		command->slot_id = slot_id;
1275 	else
1276 		command->slot_id = 0;
1277 }
1278 
xhci_handle_cmd_disable_slot(struct xhci_hcd * xhci,int slot_id)1279 static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1280 {
1281 	struct xhci_virt_device *virt_dev;
1282 	struct xhci_slot_ctx *slot_ctx;
1283 
1284 	virt_dev = xhci->devs[slot_id];
1285 	if (!virt_dev)
1286 		return;
1287 
1288 	slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
1289 	trace_xhci_handle_cmd_disable_slot(slot_ctx);
1290 
1291 	if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1292 		/* Delete default control endpoint resources */
1293 		xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1294 	xhci_free_virt_device(xhci, slot_id);
1295 }
1296 
xhci_handle_cmd_config_ep(struct xhci_hcd * xhci,int slot_id,struct xhci_event_cmd * event,u32 cmd_comp_code)1297 static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1298 		struct xhci_event_cmd *event, u32 cmd_comp_code)
1299 {
1300 	struct xhci_virt_device *virt_dev;
1301 	struct xhci_input_control_ctx *ctrl_ctx;
1302 	struct xhci_ep_ctx *ep_ctx;
1303 	unsigned int ep_index;
1304 	unsigned int ep_state;
1305 	u32 add_flags, drop_flags;
1306 
1307 	/*
1308 	 * Configure endpoint commands can come from the USB core
1309 	 * configuration or alt setting changes, or because the HW
1310 	 * needed an extra configure endpoint command after a reset
1311 	 * endpoint command or streams were being configured.
1312 	 * If the command was for a halted endpoint, the xHCI driver
1313 	 * is not waiting on the configure endpoint command.
1314 	 */
1315 	virt_dev = xhci->devs[slot_id];
1316 	ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
1317 	if (!ctrl_ctx) {
1318 		xhci_warn(xhci, "Could not get input context, bad type.\n");
1319 		return;
1320 	}
1321 
1322 	add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1323 	drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1324 	/* Input ctx add_flags are the endpoint index plus one */
1325 	ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1326 
1327 	ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->out_ctx, ep_index);
1328 	trace_xhci_handle_cmd_config_ep(ep_ctx);
1329 
1330 	/* A usb_set_interface() call directly after clearing a halted
1331 	 * condition may race on this quirky hardware.  Not worth
1332 	 * worrying about, since this is prototype hardware.  Not sure
1333 	 * if this will work for streams, but streams support was
1334 	 * untested on this prototype.
1335 	 */
1336 	if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1337 			ep_index != (unsigned int) -1 &&
1338 			add_flags - SLOT_FLAG == drop_flags) {
1339 		ep_state = virt_dev->eps[ep_index].ep_state;
1340 		if (!(ep_state & EP_HALTED))
1341 			return;
1342 		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1343 				"Completed config ep cmd - "
1344 				"last ep index = %d, state = %d",
1345 				ep_index, ep_state);
1346 		/* Clear internal halted state and restart ring(s) */
1347 		virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1348 		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1349 		return;
1350 	}
1351 	return;
1352 }
1353 
xhci_handle_cmd_addr_dev(struct xhci_hcd * xhci,int slot_id)1354 static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id)
1355 {
1356 	struct xhci_virt_device *vdev;
1357 	struct xhci_slot_ctx *slot_ctx;
1358 
1359 	vdev = xhci->devs[slot_id];
1360 	slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1361 	trace_xhci_handle_cmd_addr_dev(slot_ctx);
1362 }
1363 
xhci_handle_cmd_reset_dev(struct xhci_hcd * xhci,int slot_id,struct xhci_event_cmd * event)1364 static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1365 		struct xhci_event_cmd *event)
1366 {
1367 	struct xhci_virt_device *vdev;
1368 	struct xhci_slot_ctx *slot_ctx;
1369 
1370 	vdev = xhci->devs[slot_id];
1371 	slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1372 	trace_xhci_handle_cmd_reset_dev(slot_ctx);
1373 
1374 	xhci_dbg(xhci, "Completed reset device command.\n");
1375 	if (!xhci->devs[slot_id])
1376 		xhci_warn(xhci, "Reset device command completion "
1377 				"for disabled slot %u\n", slot_id);
1378 }
1379 
xhci_handle_cmd_nec_get_fw(struct xhci_hcd * xhci,struct xhci_event_cmd * event)1380 static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1381 		struct xhci_event_cmd *event)
1382 {
1383 	if (!(xhci->quirks & XHCI_NEC_HOST)) {
1384 		xhci_warn(xhci, "WARN NEC_GET_FW command on non-NEC host\n");
1385 		return;
1386 	}
1387 	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1388 			"NEC firmware version %2x.%02x",
1389 			NEC_FW_MAJOR(le32_to_cpu(event->status)),
1390 			NEC_FW_MINOR(le32_to_cpu(event->status)));
1391 }
1392 
xhci_complete_del_and_free_cmd(struct xhci_command * cmd,u32 status)1393 static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
1394 {
1395 	list_del(&cmd->cmd_list);
1396 
1397 	if (cmd->completion) {
1398 		cmd->status = status;
1399 		complete(cmd->completion);
1400 	} else {
1401 		kfree(cmd);
1402 	}
1403 }
1404 
xhci_cleanup_command_queue(struct xhci_hcd * xhci)1405 void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1406 {
1407 	struct xhci_command *cur_cmd, *tmp_cmd;
1408 	xhci->current_cmd = NULL;
1409 	list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
1410 		xhci_complete_del_and_free_cmd(cur_cmd, COMP_COMMAND_ABORTED);
1411 }
1412 
xhci_handle_command_timeout(struct work_struct * work)1413 void xhci_handle_command_timeout(struct work_struct *work)
1414 {
1415 	struct xhci_hcd *xhci;
1416 	unsigned long flags;
1417 	u64 hw_ring_state;
1418 
1419 	xhci = container_of(to_delayed_work(work), struct xhci_hcd, cmd_timer);
1420 
1421 	spin_lock_irqsave(&xhci->lock, flags);
1422 
1423 	/*
1424 	 * If timeout work is pending, or current_cmd is NULL, it means we
1425 	 * raced with command completion. Command is handled so just return.
1426 	 */
1427 	if (!xhci->current_cmd || delayed_work_pending(&xhci->cmd_timer)) {
1428 		spin_unlock_irqrestore(&xhci->lock, flags);
1429 		return;
1430 	}
1431 	/* mark this command to be cancelled */
1432 	xhci->current_cmd->status = COMP_COMMAND_ABORTED;
1433 
1434 	/* Make sure command ring is running before aborting it */
1435 	hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
1436 	if (hw_ring_state == ~(u64)0) {
1437 		xhci_hc_died(xhci);
1438 		goto time_out_completed;
1439 	}
1440 
1441 	if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1442 	    (hw_ring_state & CMD_RING_RUNNING))  {
1443 		/* Prevent new doorbell, and start command abort */
1444 		xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
1445 		xhci_dbg(xhci, "Command timeout\n");
1446 		xhci_abort_cmd_ring(xhci, flags);
1447 		goto time_out_completed;
1448 	}
1449 
1450 	/* host removed. Bail out */
1451 	if (xhci->xhc_state & XHCI_STATE_REMOVING) {
1452 		xhci_dbg(xhci, "host removed, ring start fail?\n");
1453 		xhci_cleanup_command_queue(xhci);
1454 
1455 		goto time_out_completed;
1456 	}
1457 
1458 	/* command timeout on stopped ring, ring can't be aborted */
1459 	xhci_dbg(xhci, "Command timeout on stopped ring\n");
1460 	xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
1461 
1462 time_out_completed:
1463 	spin_unlock_irqrestore(&xhci->lock, flags);
1464 	return;
1465 }
1466 
handle_cmd_completion(struct xhci_hcd * xhci,struct xhci_event_cmd * event)1467 static void handle_cmd_completion(struct xhci_hcd *xhci,
1468 		struct xhci_event_cmd *event)
1469 {
1470 	int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1471 	u64 cmd_dma;
1472 	dma_addr_t cmd_dequeue_dma;
1473 	u32 cmd_comp_code;
1474 	union xhci_trb *cmd_trb;
1475 	struct xhci_command *cmd;
1476 	u32 cmd_type;
1477 
1478 	cmd_dma = le64_to_cpu(event->cmd_trb);
1479 	cmd_trb = xhci->cmd_ring->dequeue;
1480 
1481 	trace_xhci_handle_command(xhci->cmd_ring, &cmd_trb->generic);
1482 
1483 	cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1484 			cmd_trb);
1485 	/*
1486 	 * Check whether the completion event is for our internal kept
1487 	 * command.
1488 	 */
1489 	if (!cmd_dequeue_dma || cmd_dma != (u64)cmd_dequeue_dma) {
1490 		xhci_warn(xhci,
1491 			  "ERROR mismatched command completion event\n");
1492 		return;
1493 	}
1494 
1495 	cmd = list_first_entry(&xhci->cmd_list, struct xhci_command, cmd_list);
1496 
1497 	cancel_delayed_work(&xhci->cmd_timer);
1498 
1499 	cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
1500 
1501 	/* If CMD ring stopped we own the trbs between enqueue and dequeue */
1502 	if (cmd_comp_code == COMP_COMMAND_RING_STOPPED) {
1503 		complete_all(&xhci->cmd_ring_stop_completion);
1504 		return;
1505 	}
1506 
1507 	if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1508 		xhci_err(xhci,
1509 			 "Command completion event does not match command\n");
1510 		return;
1511 	}
1512 
1513 	/*
1514 	 * Host aborted the command ring, check if the current command was
1515 	 * supposed to be aborted, otherwise continue normally.
1516 	 * The command ring is stopped now, but the xHC will issue a Command
1517 	 * Ring Stopped event which will cause us to restart it.
1518 	 */
1519 	if (cmd_comp_code == COMP_COMMAND_ABORTED) {
1520 		xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1521 		if (cmd->status == COMP_COMMAND_ABORTED) {
1522 			if (xhci->current_cmd == cmd)
1523 				xhci->current_cmd = NULL;
1524 			goto event_handled;
1525 		}
1526 	}
1527 
1528 	cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1529 	switch (cmd_type) {
1530 	case TRB_ENABLE_SLOT:
1531 		xhci_handle_cmd_enable_slot(xhci, slot_id, cmd, cmd_comp_code);
1532 		break;
1533 	case TRB_DISABLE_SLOT:
1534 		xhci_handle_cmd_disable_slot(xhci, slot_id);
1535 		break;
1536 	case TRB_CONFIG_EP:
1537 		if (!cmd->completion)
1538 			xhci_handle_cmd_config_ep(xhci, slot_id, event,
1539 						  cmd_comp_code);
1540 		break;
1541 	case TRB_EVAL_CONTEXT:
1542 		break;
1543 	case TRB_ADDR_DEV:
1544 		xhci_handle_cmd_addr_dev(xhci, slot_id);
1545 		break;
1546 	case TRB_STOP_RING:
1547 		WARN_ON(slot_id != TRB_TO_SLOT_ID(
1548 				le32_to_cpu(cmd_trb->generic.field[3])));
1549 		if (!cmd->completion)
1550 			xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
1551 		break;
1552 	case TRB_SET_DEQ:
1553 		WARN_ON(slot_id != TRB_TO_SLOT_ID(
1554 				le32_to_cpu(cmd_trb->generic.field[3])));
1555 		xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
1556 		break;
1557 	case TRB_CMD_NOOP:
1558 		/* Is this an aborted command turned to NO-OP? */
1559 		if (cmd->status == COMP_COMMAND_RING_STOPPED)
1560 			cmd_comp_code = COMP_COMMAND_RING_STOPPED;
1561 		break;
1562 	case TRB_RESET_EP:
1563 		WARN_ON(slot_id != TRB_TO_SLOT_ID(
1564 				le32_to_cpu(cmd_trb->generic.field[3])));
1565 		xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
1566 		break;
1567 	case TRB_RESET_DEV:
1568 		/* SLOT_ID field in reset device cmd completion event TRB is 0.
1569 		 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1570 		 */
1571 		slot_id = TRB_TO_SLOT_ID(
1572 				le32_to_cpu(cmd_trb->generic.field[3]));
1573 		xhci_handle_cmd_reset_dev(xhci, slot_id, event);
1574 		break;
1575 	case TRB_NEC_GET_FW:
1576 		xhci_handle_cmd_nec_get_fw(xhci, event);
1577 		break;
1578 	default:
1579 		/* Skip over unknown commands on the event ring */
1580 		xhci_info(xhci, "INFO unknown command type %d\n", cmd_type);
1581 		break;
1582 	}
1583 
1584 	/* restart timer if this wasn't the last command */
1585 	if (!list_is_singular(&xhci->cmd_list)) {
1586 		xhci->current_cmd = list_first_entry(&cmd->cmd_list,
1587 						struct xhci_command, cmd_list);
1588 		xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
1589 	} else if (xhci->current_cmd == cmd) {
1590 		xhci->current_cmd = NULL;
1591 	}
1592 
1593 event_handled:
1594 	xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
1595 
1596 	inc_deq(xhci, xhci->cmd_ring);
1597 }
1598 
handle_vendor_event(struct xhci_hcd * xhci,union xhci_trb * event)1599 static void handle_vendor_event(struct xhci_hcd *xhci,
1600 		union xhci_trb *event)
1601 {
1602 	u32 trb_type;
1603 
1604 	trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
1605 	xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1606 	if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1607 		handle_cmd_completion(xhci, &event->event_cmd);
1608 }
1609 
handle_device_notification(struct xhci_hcd * xhci,union xhci_trb * event)1610 static void handle_device_notification(struct xhci_hcd *xhci,
1611 		union xhci_trb *event)
1612 {
1613 	u32 slot_id;
1614 	struct usb_device *udev;
1615 
1616 	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
1617 	if (!xhci->devs[slot_id]) {
1618 		xhci_warn(xhci, "Device Notification event for "
1619 				"unused slot %u\n", slot_id);
1620 		return;
1621 	}
1622 
1623 	xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1624 			slot_id);
1625 	udev = xhci->devs[slot_id]->udev;
1626 	if (udev && udev->parent)
1627 		usb_wakeup_notification(udev->parent, udev->portnum);
1628 }
1629 
1630 /*
1631  * Quirk hanlder for errata seen on Cavium ThunderX2 processor XHCI
1632  * Controller.
1633  * As per ThunderX2errata-129 USB 2 device may come up as USB 1
1634  * If a connection to a USB 1 device is followed by another connection
1635  * to a USB 2 device.
1636  *
1637  * Reset the PHY after the USB device is disconnected if device speed
1638  * is less than HCD_USB3.
1639  * Retry the reset sequence max of 4 times checking the PLL lock status.
1640  *
1641  */
xhci_cavium_reset_phy_quirk(struct xhci_hcd * xhci)1642 static void xhci_cavium_reset_phy_quirk(struct xhci_hcd *xhci)
1643 {
1644 	struct usb_hcd *hcd = xhci_to_hcd(xhci);
1645 	u32 pll_lock_check;
1646 	u32 retry_count = 4;
1647 
1648 	do {
1649 		/* Assert PHY reset */
1650 		writel(0x6F, hcd->regs + 0x1048);
1651 		udelay(10);
1652 		/* De-assert the PHY reset */
1653 		writel(0x7F, hcd->regs + 0x1048);
1654 		udelay(200);
1655 		pll_lock_check = readl(hcd->regs + 0x1070);
1656 	} while (!(pll_lock_check & 0x1) && --retry_count);
1657 }
1658 
handle_port_status(struct xhci_hcd * xhci,union xhci_trb * event)1659 static void handle_port_status(struct xhci_hcd *xhci,
1660 		union xhci_trb *event)
1661 {
1662 	struct usb_hcd *hcd;
1663 	u32 port_id;
1664 	u32 portsc, cmd_reg;
1665 	int max_ports;
1666 	int slot_id;
1667 	unsigned int hcd_portnum;
1668 	struct xhci_bus_state *bus_state;
1669 	bool bogus_port_status = false;
1670 	struct xhci_port *port;
1671 
1672 	/* Port status change events always have a successful completion code */
1673 	if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS)
1674 		xhci_warn(xhci,
1675 			  "WARN: xHC returned failed port status event\n");
1676 
1677 	port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
1678 	max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1679 
1680 	if ((port_id <= 0) || (port_id > max_ports)) {
1681 		xhci_warn(xhci, "Port change event with invalid port ID %d\n",
1682 			  port_id);
1683 		inc_deq(xhci, xhci->event_ring);
1684 		return;
1685 	}
1686 
1687 	port = &xhci->hw_ports[port_id - 1];
1688 	if (!port || !port->rhub || port->hcd_portnum == DUPLICATE_ENTRY) {
1689 		xhci_warn(xhci, "Port change event, no port for port ID %u\n",
1690 			  port_id);
1691 		bogus_port_status = true;
1692 		goto cleanup;
1693 	}
1694 
1695 	/* We might get interrupts after shared_hcd is removed */
1696 	if (port->rhub == &xhci->usb3_rhub && xhci->shared_hcd == NULL) {
1697 		xhci_dbg(xhci, "ignore port event for removed USB3 hcd\n");
1698 		bogus_port_status = true;
1699 		goto cleanup;
1700 	}
1701 
1702 	hcd = port->rhub->hcd;
1703 	bus_state = &port->rhub->bus_state;
1704 	hcd_portnum = port->hcd_portnum;
1705 	portsc = readl(port->addr);
1706 
1707 	xhci_dbg(xhci, "Port change event, %d-%d, id %d, portsc: 0x%x\n",
1708 		 hcd->self.busnum, hcd_portnum + 1, port_id, portsc);
1709 
1710 	trace_xhci_handle_port_status(hcd_portnum, portsc);
1711 
1712 	if (hcd->state == HC_STATE_SUSPENDED) {
1713 		xhci_dbg(xhci, "resume root hub\n");
1714 		usb_hcd_resume_root_hub(hcd);
1715 	}
1716 
1717 	if (hcd->speed >= HCD_USB3 &&
1718 	    (portsc & PORT_PLS_MASK) == XDEV_INACTIVE) {
1719 		slot_id = xhci_find_slot_id_by_port(hcd, xhci, hcd_portnum + 1);
1720 		if (slot_id && xhci->devs[slot_id])
1721 			xhci->devs[slot_id]->flags |= VDEV_PORT_ERROR;
1722 	}
1723 
1724 	if ((portsc & PORT_PLC) && (portsc & PORT_PLS_MASK) == XDEV_RESUME) {
1725 		xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1726 
1727 		cmd_reg = readl(&xhci->op_regs->command);
1728 		if (!(cmd_reg & CMD_RUN)) {
1729 			xhci_warn(xhci, "xHC is not running.\n");
1730 			goto cleanup;
1731 		}
1732 
1733 		if (DEV_SUPERSPEED_ANY(portsc)) {
1734 			xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
1735 			/* Set a flag to say the port signaled remote wakeup,
1736 			 * so we can tell the difference between the end of
1737 			 * device and host initiated resume.
1738 			 */
1739 			bus_state->port_remote_wakeup |= 1 << hcd_portnum;
1740 			xhci_test_and_clear_bit(xhci, port, PORT_PLC);
1741 			usb_hcd_start_port_resume(&hcd->self, hcd_portnum);
1742 			xhci_set_link_state(xhci, port, XDEV_U0);
1743 			/* Need to wait until the next link state change
1744 			 * indicates the device is actually in U0.
1745 			 */
1746 			bogus_port_status = true;
1747 			goto cleanup;
1748 		} else if (!test_bit(hcd_portnum, &bus_state->resuming_ports)) {
1749 			xhci_dbg(xhci, "resume HS port %d\n", port_id);
1750 			bus_state->resume_done[hcd_portnum] = jiffies +
1751 				msecs_to_jiffies(USB_RESUME_TIMEOUT);
1752 			set_bit(hcd_portnum, &bus_state->resuming_ports);
1753 			/* Do the rest in GetPortStatus after resume time delay.
1754 			 * Avoid polling roothub status before that so that a
1755 			 * usb device auto-resume latency around ~40ms.
1756 			 */
1757 			set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1758 			mod_timer(&hcd->rh_timer,
1759 				  bus_state->resume_done[hcd_portnum]);
1760 			usb_hcd_start_port_resume(&hcd->self, hcd_portnum);
1761 			bogus_port_status = true;
1762 		}
1763 	}
1764 
1765 	if ((portsc & PORT_PLC) &&
1766 	    DEV_SUPERSPEED_ANY(portsc) &&
1767 	    ((portsc & PORT_PLS_MASK) == XDEV_U0 ||
1768 	     (portsc & PORT_PLS_MASK) == XDEV_U1 ||
1769 	     (portsc & PORT_PLS_MASK) == XDEV_U2)) {
1770 		xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1771 		complete(&bus_state->u3exit_done[hcd_portnum]);
1772 		/* We've just brought the device into U0/1/2 through either the
1773 		 * Resume state after a device remote wakeup, or through the
1774 		 * U3Exit state after a host-initiated resume.  If it's a device
1775 		 * initiated remote wake, don't pass up the link state change,
1776 		 * so the roothub behavior is consistent with external
1777 		 * USB 3.0 hub behavior.
1778 		 */
1779 		slot_id = xhci_find_slot_id_by_port(hcd, xhci, hcd_portnum + 1);
1780 		if (slot_id && xhci->devs[slot_id])
1781 			xhci_ring_device(xhci, slot_id);
1782 		if (bus_state->port_remote_wakeup & (1 << hcd_portnum)) {
1783 			xhci_test_and_clear_bit(xhci, port, PORT_PLC);
1784 			usb_wakeup_notification(hcd->self.root_hub,
1785 					hcd_portnum + 1);
1786 			bogus_port_status = true;
1787 			goto cleanup;
1788 		}
1789 	}
1790 
1791 	/*
1792 	 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1793 	 * RExit to a disconnect state).  If so, let the the driver know it's
1794 	 * out of the RExit state.
1795 	 */
1796 	if (!DEV_SUPERSPEED_ANY(portsc) && hcd->speed < HCD_USB3 &&
1797 			test_and_clear_bit(hcd_portnum,
1798 				&bus_state->rexit_ports)) {
1799 		complete(&bus_state->rexit_done[hcd_portnum]);
1800 		bogus_port_status = true;
1801 		goto cleanup;
1802 	}
1803 
1804 	if (hcd->speed < HCD_USB3) {
1805 		xhci_test_and_clear_bit(xhci, port, PORT_PLC);
1806 		if ((xhci->quirks & XHCI_RESET_PLL_ON_DISCONNECT) &&
1807 		    (portsc & PORT_CSC) && !(portsc & PORT_CONNECT))
1808 			xhci_cavium_reset_phy_quirk(xhci);
1809 	}
1810 
1811 cleanup:
1812 	/* Update event ring dequeue pointer before dropping the lock */
1813 	inc_deq(xhci, xhci->event_ring);
1814 
1815 	/* Don't make the USB core poll the roothub if we got a bad port status
1816 	 * change event.  Besides, at that point we can't tell which roothub
1817 	 * (USB 2.0 or USB 3.0) to kick.
1818 	 */
1819 	if (bogus_port_status)
1820 		return;
1821 
1822 	/*
1823 	 * xHCI port-status-change events occur when the "or" of all the
1824 	 * status-change bits in the portsc register changes from 0 to 1.
1825 	 * New status changes won't cause an event if any other change
1826 	 * bits are still set.  When an event occurs, switch over to
1827 	 * polling to avoid losing status changes.
1828 	 */
1829 	xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1830 	set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1831 	spin_unlock(&xhci->lock);
1832 	/* Pass this up to the core */
1833 	usb_hcd_poll_rh_status(hcd);
1834 	spin_lock(&xhci->lock);
1835 }
1836 
1837 /*
1838  * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1839  * at end_trb, which may be in another segment.  If the suspect DMA address is a
1840  * TRB in this TD, this function returns that TRB's segment.  Otherwise it
1841  * returns 0.
1842  */
trb_in_td(struct xhci_hcd * xhci,struct xhci_segment * start_seg,union xhci_trb * start_trb,union xhci_trb * end_trb,dma_addr_t suspect_dma,bool debug)1843 struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1844 		struct xhci_segment *start_seg,
1845 		union xhci_trb	*start_trb,
1846 		union xhci_trb	*end_trb,
1847 		dma_addr_t	suspect_dma,
1848 		bool		debug)
1849 {
1850 	dma_addr_t start_dma;
1851 	dma_addr_t end_seg_dma;
1852 	dma_addr_t end_trb_dma;
1853 	struct xhci_segment *cur_seg;
1854 
1855 	start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
1856 	cur_seg = start_seg;
1857 
1858 	do {
1859 		if (start_dma == 0)
1860 			return NULL;
1861 		/* We may get an event for a Link TRB in the middle of a TD */
1862 		end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
1863 				&cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
1864 		/* If the end TRB isn't in this segment, this is set to 0 */
1865 		end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
1866 
1867 		if (debug)
1868 			xhci_warn(xhci,
1869 				"Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
1870 				(unsigned long long)suspect_dma,
1871 				(unsigned long long)start_dma,
1872 				(unsigned long long)end_trb_dma,
1873 				(unsigned long long)cur_seg->dma,
1874 				(unsigned long long)end_seg_dma);
1875 
1876 		if (end_trb_dma > 0) {
1877 			/* The end TRB is in this segment, so suspect should be here */
1878 			if (start_dma <= end_trb_dma) {
1879 				if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1880 					return cur_seg;
1881 			} else {
1882 				/* Case for one segment with
1883 				 * a TD wrapped around to the top
1884 				 */
1885 				if ((suspect_dma >= start_dma &&
1886 							suspect_dma <= end_seg_dma) ||
1887 						(suspect_dma >= cur_seg->dma &&
1888 						 suspect_dma <= end_trb_dma))
1889 					return cur_seg;
1890 			}
1891 			return NULL;
1892 		} else {
1893 			/* Might still be somewhere in this segment */
1894 			if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1895 				return cur_seg;
1896 		}
1897 		cur_seg = cur_seg->next;
1898 		start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
1899 	} while (cur_seg != start_seg);
1900 
1901 	return NULL;
1902 }
1903 
xhci_clear_hub_tt_buffer(struct xhci_hcd * xhci,struct xhci_td * td,struct xhci_virt_ep * ep)1904 static void xhci_clear_hub_tt_buffer(struct xhci_hcd *xhci, struct xhci_td *td,
1905 		struct xhci_virt_ep *ep)
1906 {
1907 	/*
1908 	 * As part of low/full-speed endpoint-halt processing
1909 	 * we must clear the TT buffer (USB 2.0 specification 11.17.5).
1910 	 */
1911 	if (td->urb->dev->tt && !usb_pipeint(td->urb->pipe) &&
1912 	    (td->urb->dev->tt->hub != xhci_to_hcd(xhci)->self.root_hub) &&
1913 	    !(ep->ep_state & EP_CLEARING_TT)) {
1914 		ep->ep_state |= EP_CLEARING_TT;
1915 		td->urb->ep->hcpriv = td->urb->dev;
1916 		if (usb_hub_clear_tt_buffer(td->urb))
1917 			ep->ep_state &= ~EP_CLEARING_TT;
1918 	}
1919 }
1920 
xhci_cleanup_halted_endpoint(struct xhci_hcd * xhci,unsigned int slot_id,unsigned int ep_index,unsigned int stream_id,struct xhci_td * td,enum xhci_ep_reset_type reset_type)1921 static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1922 		unsigned int slot_id, unsigned int ep_index,
1923 		unsigned int stream_id, struct xhci_td *td,
1924 		enum xhci_ep_reset_type reset_type)
1925 {
1926 	struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1927 	struct xhci_command *command;
1928 
1929 	/*
1930 	 * Avoid resetting endpoint if link is inactive. Can cause host hang.
1931 	 * Device will be reset soon to recover the link so don't do anything
1932 	 */
1933 	if (xhci->devs[slot_id]->flags & VDEV_PORT_ERROR)
1934 		return;
1935 
1936 	command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
1937 	if (!command)
1938 		return;
1939 
1940 	ep->ep_state |= EP_HALTED;
1941 
1942 	xhci_queue_reset_ep(xhci, command, slot_id, ep_index, reset_type);
1943 
1944 	if (reset_type == EP_HARD_RESET) {
1945 		ep->ep_state |= EP_HARD_CLEAR_TOGGLE;
1946 		xhci_cleanup_stalled_ring(xhci, slot_id, ep_index, stream_id,
1947 					  td);
1948 	}
1949 	xhci_ring_cmd_db(xhci);
1950 }
1951 
1952 /* Check if an error has halted the endpoint ring.  The class driver will
1953  * cleanup the halt for a non-default control endpoint if we indicate a stall.
1954  * However, a babble and other errors also halt the endpoint ring, and the class
1955  * driver won't clear the halt in that case, so we need to issue a Set Transfer
1956  * Ring Dequeue Pointer command manually.
1957  */
xhci_requires_manual_halt_cleanup(struct xhci_hcd * xhci,struct xhci_ep_ctx * ep_ctx,unsigned int trb_comp_code)1958 static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1959 		struct xhci_ep_ctx *ep_ctx,
1960 		unsigned int trb_comp_code)
1961 {
1962 	/* TRB completion codes that may require a manual halt cleanup */
1963 	if (trb_comp_code == COMP_USB_TRANSACTION_ERROR ||
1964 			trb_comp_code == COMP_BABBLE_DETECTED_ERROR ||
1965 			trb_comp_code == COMP_SPLIT_TRANSACTION_ERROR)
1966 		/* The 0.95 spec says a babbling control endpoint
1967 		 * is not halted. The 0.96 spec says it is.  Some HW
1968 		 * claims to be 0.95 compliant, but it halts the control
1969 		 * endpoint anyway.  Check if a babble halted the
1970 		 * endpoint.
1971 		 */
1972 		if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_HALTED)
1973 			return 1;
1974 
1975 	return 0;
1976 }
1977 
xhci_is_vendor_info_code(struct xhci_hcd * xhci,unsigned int trb_comp_code)1978 int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1979 {
1980 	if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1981 		/* Vendor defined "informational" completion code,
1982 		 * treat as not-an-error.
1983 		 */
1984 		xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1985 				trb_comp_code);
1986 		xhci_dbg(xhci, "Treating code as success.\n");
1987 		return 1;
1988 	}
1989 	return 0;
1990 }
1991 
xhci_td_cleanup(struct xhci_hcd * xhci,struct xhci_td * td,struct xhci_ring * ep_ring,int * status)1992 static int xhci_td_cleanup(struct xhci_hcd *xhci, struct xhci_td *td,
1993 		struct xhci_ring *ep_ring, int *status)
1994 {
1995 	struct urb *urb = NULL;
1996 
1997 	/* Clean up the endpoint's TD list */
1998 	urb = td->urb;
1999 
2000 	/* if a bounce buffer was used to align this td then unmap it */
2001 	xhci_unmap_td_bounce_buffer(xhci, ep_ring, td);
2002 
2003 	/* Do one last check of the actual transfer length.
2004 	 * If the host controller said we transferred more data than the buffer
2005 	 * length, urb->actual_length will be a very big number (since it's
2006 	 * unsigned).  Play it safe and say we didn't transfer anything.
2007 	 */
2008 	if (urb->actual_length > urb->transfer_buffer_length) {
2009 		xhci_warn(xhci, "URB req %u and actual %u transfer length mismatch\n",
2010 			  urb->transfer_buffer_length, urb->actual_length);
2011 		urb->actual_length = 0;
2012 		*status = 0;
2013 	}
2014 	list_del_init(&td->td_list);
2015 	/* Was this TD slated to be cancelled but completed anyway? */
2016 	if (!list_empty(&td->cancelled_td_list))
2017 		list_del_init(&td->cancelled_td_list);
2018 
2019 	inc_td_cnt(urb);
2020 	/* Giveback the urb when all the tds are completed */
2021 	if (last_td_in_urb(td)) {
2022 		if ((urb->actual_length != urb->transfer_buffer_length &&
2023 		     (urb->transfer_flags & URB_SHORT_NOT_OK)) ||
2024 		    (*status != 0 && !usb_endpoint_xfer_isoc(&urb->ep->desc)))
2025 			xhci_dbg(xhci, "Giveback URB %p, len = %d, expected = %d, status = %d\n",
2026 				 urb, urb->actual_length,
2027 				 urb->transfer_buffer_length, *status);
2028 
2029 		/* set isoc urb status to 0 just as EHCI, UHCI, and OHCI */
2030 		if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2031 			*status = 0;
2032 		xhci_giveback_urb_in_irq(xhci, td, *status);
2033 	}
2034 
2035 	return 0;
2036 }
2037 
finish_td(struct xhci_hcd * xhci,struct xhci_td * td,struct xhci_transfer_event * event,struct xhci_virt_ep * ep,int * status)2038 static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
2039 	struct xhci_transfer_event *event,
2040 	struct xhci_virt_ep *ep, int *status)
2041 {
2042 	struct xhci_virt_device *xdev;
2043 	struct xhci_ep_ctx *ep_ctx;
2044 	struct xhci_ring *ep_ring;
2045 	unsigned int slot_id;
2046 	u32 trb_comp_code;
2047 	int ep_index;
2048 
2049 	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2050 	xdev = xhci->devs[slot_id];
2051 	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2052 	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2053 	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2054 	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2055 
2056 	if (trb_comp_code == COMP_STOPPED_LENGTH_INVALID ||
2057 			trb_comp_code == COMP_STOPPED ||
2058 			trb_comp_code == COMP_STOPPED_SHORT_PACKET) {
2059 		/* The Endpoint Stop Command completion will take care of any
2060 		 * stopped TDs.  A stopped TD may be restarted, so don't update
2061 		 * the ring dequeue pointer or take this TD off any lists yet.
2062 		 */
2063 		return 0;
2064 	}
2065 	if (trb_comp_code == COMP_STALL_ERROR ||
2066 		xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
2067 						trb_comp_code)) {
2068 		/*
2069 		 * xhci internal endpoint state will go to a "halt" state for
2070 		 * any stall, including default control pipe protocol stall.
2071 		 * To clear the host side halt we need to issue a reset endpoint
2072 		 * command, followed by a set dequeue command to move past the
2073 		 * TD.
2074 		 * Class drivers clear the device side halt from a functional
2075 		 * stall later. Hub TT buffer should only be cleared for FS/LS
2076 		 * devices behind HS hubs for functional stalls.
2077 		 */
2078 		if ((ep_index != 0) || (trb_comp_code != COMP_STALL_ERROR))
2079 			xhci_clear_hub_tt_buffer(xhci, td, ep);
2080 		xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
2081 					ep_ring->stream_id, td, EP_HARD_RESET);
2082 	} else {
2083 		/* Update ring dequeue pointer */
2084 		while (ep_ring->dequeue != td->last_trb)
2085 			inc_deq(xhci, ep_ring);
2086 		inc_deq(xhci, ep_ring);
2087 	}
2088 
2089 	return xhci_td_cleanup(xhci, td, ep_ring, status);
2090 }
2091 
2092 /* sum trb lengths from ring dequeue up to stop_trb, _excluding_ stop_trb */
sum_trb_lengths(struct xhci_hcd * xhci,struct xhci_ring * ring,union xhci_trb * stop_trb)2093 static int sum_trb_lengths(struct xhci_hcd *xhci, struct xhci_ring *ring,
2094 			   union xhci_trb *stop_trb)
2095 {
2096 	u32 sum;
2097 	union xhci_trb *trb = ring->dequeue;
2098 	struct xhci_segment *seg = ring->deq_seg;
2099 
2100 	for (sum = 0; trb != stop_trb; next_trb(xhci, ring, &seg, &trb)) {
2101 		if (!trb_is_noop(trb) && !trb_is_link(trb))
2102 			sum += TRB_LEN(le32_to_cpu(trb->generic.field[2]));
2103 	}
2104 	return sum;
2105 }
2106 
2107 /*
2108  * Process control tds, update urb status and actual_length.
2109  */
process_ctrl_td(struct xhci_hcd * xhci,struct xhci_td * td,union xhci_trb * ep_trb,struct xhci_transfer_event * event,struct xhci_virt_ep * ep,int * status)2110 static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
2111 	union xhci_trb *ep_trb, struct xhci_transfer_event *event,
2112 	struct xhci_virt_ep *ep, int *status)
2113 {
2114 	struct xhci_virt_device *xdev;
2115 	unsigned int slot_id;
2116 	int ep_index;
2117 	struct xhci_ep_ctx *ep_ctx;
2118 	u32 trb_comp_code;
2119 	u32 remaining, requested;
2120 	u32 trb_type;
2121 
2122 	trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(ep_trb->generic.field[3]));
2123 	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2124 	xdev = xhci->devs[slot_id];
2125 	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2126 	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2127 	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2128 	requested = td->urb->transfer_buffer_length;
2129 	remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2130 
2131 	switch (trb_comp_code) {
2132 	case COMP_SUCCESS:
2133 		if (trb_type != TRB_STATUS) {
2134 			xhci_warn(xhci, "WARN: Success on ctrl %s TRB without IOC set?\n",
2135 				  (trb_type == TRB_DATA) ? "data" : "setup");
2136 			*status = -ESHUTDOWN;
2137 			break;
2138 		}
2139 		*status = 0;
2140 		break;
2141 	case COMP_SHORT_PACKET:
2142 		*status = 0;
2143 		break;
2144 	case COMP_STOPPED_SHORT_PACKET:
2145 		if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
2146 			td->urb->actual_length = remaining;
2147 		else
2148 			xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
2149 		goto finish_td;
2150 	case COMP_STOPPED:
2151 		switch (trb_type) {
2152 		case TRB_SETUP:
2153 			td->urb->actual_length = 0;
2154 			goto finish_td;
2155 		case TRB_DATA:
2156 		case TRB_NORMAL:
2157 			td->urb->actual_length = requested - remaining;
2158 			goto finish_td;
2159 		case TRB_STATUS:
2160 			td->urb->actual_length = requested;
2161 			goto finish_td;
2162 		default:
2163 			xhci_warn(xhci, "WARN: unexpected TRB Type %d\n",
2164 				  trb_type);
2165 			goto finish_td;
2166 		}
2167 	case COMP_STOPPED_LENGTH_INVALID:
2168 		goto finish_td;
2169 	default:
2170 		if (!xhci_requires_manual_halt_cleanup(xhci,
2171 						       ep_ctx, trb_comp_code))
2172 			break;
2173 		xhci_dbg(xhci, "TRB error %u, halted endpoint index = %u\n",
2174 			 trb_comp_code, ep_index);
2175 		fallthrough;
2176 	case COMP_STALL_ERROR:
2177 		/* Did we transfer part of the data (middle) phase? */
2178 		if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
2179 			td->urb->actual_length = requested - remaining;
2180 		else if (!td->urb_length_set)
2181 			td->urb->actual_length = 0;
2182 		goto finish_td;
2183 	}
2184 
2185 	/* stopped at setup stage, no data transferred */
2186 	if (trb_type == TRB_SETUP)
2187 		goto finish_td;
2188 
2189 	/*
2190 	 * if on data stage then update the actual_length of the URB and flag it
2191 	 * as set, so it won't be overwritten in the event for the last TRB.
2192 	 */
2193 	if (trb_type == TRB_DATA ||
2194 		trb_type == TRB_NORMAL) {
2195 		td->urb_length_set = true;
2196 		td->urb->actual_length = requested - remaining;
2197 		xhci_dbg(xhci, "Waiting for status stage event\n");
2198 		return 0;
2199 	}
2200 
2201 	/* at status stage */
2202 	if (!td->urb_length_set)
2203 		td->urb->actual_length = requested;
2204 
2205 finish_td:
2206 	return finish_td(xhci, td, event, ep, status);
2207 }
2208 
2209 /*
2210  * Process isochronous tds, update urb packet status and actual_length.
2211  */
process_isoc_td(struct xhci_hcd * xhci,struct xhci_td * td,union xhci_trb * ep_trb,struct xhci_transfer_event * event,struct xhci_virt_ep * ep,int * status)2212 static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2213 	union xhci_trb *ep_trb, struct xhci_transfer_event *event,
2214 	struct xhci_virt_ep *ep, int *status)
2215 {
2216 	struct xhci_ring *ep_ring;
2217 	struct urb_priv *urb_priv;
2218 	int idx;
2219 	struct usb_iso_packet_descriptor *frame;
2220 	u32 trb_comp_code;
2221 	bool sum_trbs_for_length = false;
2222 	u32 remaining, requested, ep_trb_len;
2223 	int short_framestatus;
2224 
2225 	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2226 	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2227 	urb_priv = td->urb->hcpriv;
2228 	idx = urb_priv->num_tds_done;
2229 	frame = &td->urb->iso_frame_desc[idx];
2230 	requested = frame->length;
2231 	remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2232 	ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2233 	short_framestatus = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2234 		-EREMOTEIO : 0;
2235 
2236 	/* handle completion code */
2237 	switch (trb_comp_code) {
2238 	case COMP_SUCCESS:
2239 		if (remaining) {
2240 			frame->status = short_framestatus;
2241 			if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2242 				sum_trbs_for_length = true;
2243 			break;
2244 		}
2245 		frame->status = 0;
2246 		break;
2247 	case COMP_SHORT_PACKET:
2248 		frame->status = short_framestatus;
2249 		sum_trbs_for_length = true;
2250 		break;
2251 	case COMP_BANDWIDTH_OVERRUN_ERROR:
2252 		frame->status = -ECOMM;
2253 		break;
2254 	case COMP_ISOCH_BUFFER_OVERRUN:
2255 	case COMP_BABBLE_DETECTED_ERROR:
2256 		frame->status = -EOVERFLOW;
2257 		break;
2258 	case COMP_INCOMPATIBLE_DEVICE_ERROR:
2259 	case COMP_STALL_ERROR:
2260 		frame->status = -EPROTO;
2261 		break;
2262 	case COMP_USB_TRANSACTION_ERROR:
2263 		frame->status = -EPROTO;
2264 		if (ep_trb != td->last_trb)
2265 			return 0;
2266 		break;
2267 	case COMP_STOPPED:
2268 		sum_trbs_for_length = true;
2269 		break;
2270 	case COMP_STOPPED_SHORT_PACKET:
2271 		/* field normally containing residue now contains tranferred */
2272 		frame->status = short_framestatus;
2273 		requested = remaining;
2274 		break;
2275 	case COMP_STOPPED_LENGTH_INVALID:
2276 		requested = 0;
2277 		remaining = 0;
2278 		break;
2279 	default:
2280 		sum_trbs_for_length = true;
2281 		frame->status = -1;
2282 		break;
2283 	}
2284 
2285 	if (sum_trbs_for_length)
2286 		frame->actual_length = sum_trb_lengths(xhci, ep_ring, ep_trb) +
2287 			ep_trb_len - remaining;
2288 	else
2289 		frame->actual_length = requested;
2290 
2291 	td->urb->actual_length += frame->actual_length;
2292 
2293 	return finish_td(xhci, td, event, ep, status);
2294 }
2295 
skip_isoc_td(struct xhci_hcd * xhci,struct xhci_td * td,struct xhci_transfer_event * event,struct xhci_virt_ep * ep,int * status)2296 static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2297 			struct xhci_transfer_event *event,
2298 			struct xhci_virt_ep *ep, int *status)
2299 {
2300 	struct xhci_ring *ep_ring;
2301 	struct urb_priv *urb_priv;
2302 	struct usb_iso_packet_descriptor *frame;
2303 	int idx;
2304 
2305 	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2306 	urb_priv = td->urb->hcpriv;
2307 	idx = urb_priv->num_tds_done;
2308 	frame = &td->urb->iso_frame_desc[idx];
2309 
2310 	/* The transfer is partly done. */
2311 	frame->status = -EXDEV;
2312 
2313 	/* calc actual length */
2314 	frame->actual_length = 0;
2315 
2316 	/* Update ring dequeue pointer */
2317 	while (ep_ring->dequeue != td->last_trb)
2318 		inc_deq(xhci, ep_ring);
2319 	inc_deq(xhci, ep_ring);
2320 
2321 	return xhci_td_cleanup(xhci, td, ep_ring, status);
2322 }
2323 
2324 /*
2325  * Process bulk and interrupt tds, update urb status and actual_length.
2326  */
process_bulk_intr_td(struct xhci_hcd * xhci,struct xhci_td * td,union xhci_trb * ep_trb,struct xhci_transfer_event * event,struct xhci_virt_ep * ep,int * status)2327 static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2328 	union xhci_trb *ep_trb, struct xhci_transfer_event *event,
2329 	struct xhci_virt_ep *ep, int *status)
2330 {
2331 	struct xhci_slot_ctx *slot_ctx;
2332 	struct xhci_ring *ep_ring;
2333 	u32 trb_comp_code;
2334 	u32 remaining, requested, ep_trb_len;
2335 	unsigned int slot_id;
2336 	int ep_index;
2337 
2338 	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2339 	slot_ctx = xhci_get_slot_ctx(xhci, xhci->devs[slot_id]->out_ctx);
2340 	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2341 	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2342 	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2343 	remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2344 	ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2345 	requested = td->urb->transfer_buffer_length;
2346 
2347 	switch (trb_comp_code) {
2348 	case COMP_SUCCESS:
2349 		ep_ring->err_count = 0;
2350 		/* handle success with untransferred data as short packet */
2351 		if (ep_trb != td->last_trb || remaining) {
2352 			xhci_warn(xhci, "WARN Successful completion on short TX\n");
2353 			xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2354 				 td->urb->ep->desc.bEndpointAddress,
2355 				 requested, remaining);
2356 		}
2357 		*status = 0;
2358 		break;
2359 	case COMP_SHORT_PACKET:
2360 		xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2361 			 td->urb->ep->desc.bEndpointAddress,
2362 			 requested, remaining);
2363 		*status = 0;
2364 		break;
2365 	case COMP_STOPPED_SHORT_PACKET:
2366 		td->urb->actual_length = remaining;
2367 		goto finish_td;
2368 	case COMP_STOPPED_LENGTH_INVALID:
2369 		/* stopped on ep trb with invalid length, exclude it */
2370 		ep_trb_len	= 0;
2371 		remaining	= 0;
2372 		break;
2373 	case COMP_USB_TRANSACTION_ERROR:
2374 		if (xhci->quirks & XHCI_NO_SOFT_RETRY ||
2375 		    (ep_ring->err_count++ > MAX_SOFT_RETRY) ||
2376 		    le32_to_cpu(slot_ctx->tt_info) & TT_SLOT)
2377 			break;
2378 		*status = 0;
2379 		xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
2380 					ep_ring->stream_id, td, EP_SOFT_RESET);
2381 		return 0;
2382 	default:
2383 		/* do nothing */
2384 		break;
2385 	}
2386 
2387 	if (ep_trb == td->last_trb)
2388 		td->urb->actual_length = requested - remaining;
2389 	else
2390 		td->urb->actual_length =
2391 			sum_trb_lengths(xhci, ep_ring, ep_trb) +
2392 			ep_trb_len - remaining;
2393 finish_td:
2394 	if (remaining > requested) {
2395 		xhci_warn(xhci, "bad transfer trb length %d in event trb\n",
2396 			  remaining);
2397 		td->urb->actual_length = 0;
2398 	}
2399 	return finish_td(xhci, td, event, ep, status);
2400 }
2401 
2402 /*
2403  * If this function returns an error condition, it means it got a Transfer
2404  * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2405  * At this point, the host controller is probably hosed and should be reset.
2406  */
handle_tx_event(struct xhci_hcd * xhci,struct xhci_transfer_event * event)2407 static int handle_tx_event(struct xhci_hcd *xhci,
2408 		struct xhci_transfer_event *event)
2409 {
2410 	struct xhci_virt_device *xdev;
2411 	struct xhci_virt_ep *ep;
2412 	struct xhci_ring *ep_ring;
2413 	unsigned int slot_id;
2414 	int ep_index;
2415 	struct xhci_td *td = NULL;
2416 	dma_addr_t ep_trb_dma;
2417 	struct xhci_segment *ep_seg;
2418 	union xhci_trb *ep_trb;
2419 	int status = -EINPROGRESS;
2420 	struct xhci_ep_ctx *ep_ctx;
2421 	struct list_head *tmp;
2422 	u32 trb_comp_code;
2423 	int td_num = 0;
2424 	bool handling_skipped_tds = false;
2425 
2426 	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2427 	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2428 	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2429 	ep_trb_dma = le64_to_cpu(event->buffer);
2430 
2431 	ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
2432 	if (!ep) {
2433 		xhci_err(xhci, "ERROR Invalid Transfer event\n");
2434 		goto err_out;
2435 	}
2436 
2437 	xdev = xhci->devs[slot_id];
2438 	ep_ring = xhci_dma_to_transfer_ring(ep, ep_trb_dma);
2439 	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2440 
2441 	if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) {
2442 		xhci_err(xhci,
2443 			 "ERROR Transfer event for disabled endpoint slot %u ep %u\n",
2444 			  slot_id, ep_index);
2445 		goto err_out;
2446 	}
2447 
2448 	/* Some transfer events don't always point to a trb, see xhci 4.17.4 */
2449 	if (!ep_ring) {
2450 		switch (trb_comp_code) {
2451 		case COMP_STALL_ERROR:
2452 		case COMP_USB_TRANSACTION_ERROR:
2453 		case COMP_INVALID_STREAM_TYPE_ERROR:
2454 		case COMP_INVALID_STREAM_ID_ERROR:
2455 			xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index, 0,
2456 						     NULL, EP_SOFT_RESET);
2457 			goto cleanup;
2458 		case COMP_RING_UNDERRUN:
2459 		case COMP_RING_OVERRUN:
2460 		case COMP_STOPPED_LENGTH_INVALID:
2461 			goto cleanup;
2462 		default:
2463 			xhci_err(xhci, "ERROR Transfer event for unknown stream ring slot %u ep %u\n",
2464 				 slot_id, ep_index);
2465 			goto err_out;
2466 		}
2467 	}
2468 
2469 	/* Count current td numbers if ep->skip is set */
2470 	if (ep->skip) {
2471 		list_for_each(tmp, &ep_ring->td_list)
2472 			td_num++;
2473 	}
2474 
2475 	/* Look for common error cases */
2476 	switch (trb_comp_code) {
2477 	/* Skip codes that require special handling depending on
2478 	 * transfer type
2479 	 */
2480 	case COMP_SUCCESS:
2481 		if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
2482 			break;
2483 		if (xhci->quirks & XHCI_TRUST_TX_LENGTH ||
2484 		    ep_ring->last_td_was_short)
2485 			trb_comp_code = COMP_SHORT_PACKET;
2486 		else
2487 			xhci_warn_ratelimited(xhci,
2488 					      "WARN Successful completion on short TX for slot %u ep %u: needs XHCI_TRUST_TX_LENGTH quirk?\n",
2489 					      slot_id, ep_index);
2490 	case COMP_SHORT_PACKET:
2491 		break;
2492 	/* Completion codes for endpoint stopped state */
2493 	case COMP_STOPPED:
2494 		xhci_dbg(xhci, "Stopped on Transfer TRB for slot %u ep %u\n",
2495 			 slot_id, ep_index);
2496 		break;
2497 	case COMP_STOPPED_LENGTH_INVALID:
2498 		xhci_dbg(xhci,
2499 			 "Stopped on No-op or Link TRB for slot %u ep %u\n",
2500 			 slot_id, ep_index);
2501 		break;
2502 	case COMP_STOPPED_SHORT_PACKET:
2503 		xhci_dbg(xhci,
2504 			 "Stopped with short packet transfer detected for slot %u ep %u\n",
2505 			 slot_id, ep_index);
2506 		break;
2507 	/* Completion codes for endpoint halted state */
2508 	case COMP_STALL_ERROR:
2509 		xhci_dbg(xhci, "Stalled endpoint for slot %u ep %u\n", slot_id,
2510 			 ep_index);
2511 		ep->ep_state |= EP_HALTED;
2512 		status = -EPIPE;
2513 		break;
2514 	case COMP_SPLIT_TRANSACTION_ERROR:
2515 		xhci_dbg(xhci, "Split transaction error for slot %u ep %u\n",
2516 			 slot_id, ep_index);
2517 		status = -EPROTO;
2518 		break;
2519 	case COMP_USB_TRANSACTION_ERROR:
2520 		xhci_dbg(xhci, "Transfer error for slot %u ep %u on endpoint\n",
2521 			 slot_id, ep_index);
2522 		status = -EPROTO;
2523 		break;
2524 	case COMP_BABBLE_DETECTED_ERROR:
2525 		xhci_dbg(xhci, "Babble error for slot %u ep %u on endpoint\n",
2526 			 slot_id, ep_index);
2527 		status = -EOVERFLOW;
2528 		break;
2529 	/* Completion codes for endpoint error state */
2530 	case COMP_TRB_ERROR:
2531 		xhci_warn(xhci,
2532 			  "WARN: TRB error for slot %u ep %u on endpoint\n",
2533 			  slot_id, ep_index);
2534 		status = -EILSEQ;
2535 		break;
2536 	/* completion codes not indicating endpoint state change */
2537 	case COMP_DATA_BUFFER_ERROR:
2538 		xhci_warn(xhci,
2539 			  "WARN: HC couldn't access mem fast enough for slot %u ep %u\n",
2540 			  slot_id, ep_index);
2541 		status = -ENOSR;
2542 		break;
2543 	case COMP_BANDWIDTH_OVERRUN_ERROR:
2544 		xhci_warn(xhci,
2545 			  "WARN: bandwidth overrun event for slot %u ep %u on endpoint\n",
2546 			  slot_id, ep_index);
2547 		break;
2548 	case COMP_ISOCH_BUFFER_OVERRUN:
2549 		xhci_warn(xhci,
2550 			  "WARN: buffer overrun event for slot %u ep %u on endpoint",
2551 			  slot_id, ep_index);
2552 		break;
2553 	case COMP_RING_UNDERRUN:
2554 		/*
2555 		 * When the Isoch ring is empty, the xHC will generate
2556 		 * a Ring Overrun Event for IN Isoch endpoint or Ring
2557 		 * Underrun Event for OUT Isoch endpoint.
2558 		 */
2559 		xhci_dbg(xhci, "underrun event on endpoint\n");
2560 		if (!list_empty(&ep_ring->td_list))
2561 			xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2562 					"still with TDs queued?\n",
2563 				 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2564 				 ep_index);
2565 		goto cleanup;
2566 	case COMP_RING_OVERRUN:
2567 		xhci_dbg(xhci, "overrun event on endpoint\n");
2568 		if (!list_empty(&ep_ring->td_list))
2569 			xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2570 					"still with TDs queued?\n",
2571 				 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2572 				 ep_index);
2573 		goto cleanup;
2574 	case COMP_MISSED_SERVICE_ERROR:
2575 		/*
2576 		 * When encounter missed service error, one or more isoc tds
2577 		 * may be missed by xHC.
2578 		 * Set skip flag of the ep_ring; Complete the missed tds as
2579 		 * short transfer when process the ep_ring next time.
2580 		 */
2581 		ep->skip = true;
2582 		xhci_dbg(xhci,
2583 			 "Miss service interval error for slot %u ep %u, set skip flag\n",
2584 			 slot_id, ep_index);
2585 		goto cleanup;
2586 	case COMP_NO_PING_RESPONSE_ERROR:
2587 		ep->skip = true;
2588 		xhci_dbg(xhci,
2589 			 "No Ping response error for slot %u ep %u, Skip one Isoc TD\n",
2590 			 slot_id, ep_index);
2591 		goto cleanup;
2592 
2593 	case COMP_INCOMPATIBLE_DEVICE_ERROR:
2594 		/* needs disable slot command to recover */
2595 		xhci_warn(xhci,
2596 			  "WARN: detect an incompatible device for slot %u ep %u",
2597 			  slot_id, ep_index);
2598 		status = -EPROTO;
2599 		break;
2600 	default:
2601 		if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
2602 			status = 0;
2603 			break;
2604 		}
2605 		xhci_warn(xhci,
2606 			  "ERROR Unknown event condition %u for slot %u ep %u , HC probably busted\n",
2607 			  trb_comp_code, slot_id, ep_index);
2608 		goto cleanup;
2609 	}
2610 
2611 	do {
2612 		/* This TRB should be in the TD at the head of this ring's
2613 		 * TD list.
2614 		 */
2615 		if (list_empty(&ep_ring->td_list)) {
2616 			/*
2617 			 * Don't print wanings if it's due to a stopped endpoint
2618 			 * generating an extra completion event if the device
2619 			 * was suspended. Or, a event for the last TRB of a
2620 			 * short TD we already got a short event for.
2621 			 * The short TD is already removed from the TD list.
2622 			 */
2623 
2624 			if (!(trb_comp_code == COMP_STOPPED ||
2625 			      trb_comp_code == COMP_STOPPED_LENGTH_INVALID ||
2626 			      ep_ring->last_td_was_short)) {
2627 				xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2628 						TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2629 						ep_index);
2630 			}
2631 			if (ep->skip) {
2632 				ep->skip = false;
2633 				xhci_dbg(xhci, "td_list is empty while skip flag set. Clear skip flag for slot %u ep %u.\n",
2634 					 slot_id, ep_index);
2635 			}
2636 			if (trb_comp_code == COMP_STALL_ERROR ||
2637 			    xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
2638 							      trb_comp_code)) {
2639 				xhci_cleanup_halted_endpoint(xhci, slot_id,
2640 							     ep_index,
2641 							     ep_ring->stream_id,
2642 							     NULL,
2643 							     EP_HARD_RESET);
2644 			}
2645 			goto cleanup;
2646 		}
2647 
2648 		/* We've skipped all the TDs on the ep ring when ep->skip set */
2649 		if (ep->skip && td_num == 0) {
2650 			ep->skip = false;
2651 			xhci_dbg(xhci, "All tds on the ep_ring skipped. Clear skip flag for slot %u ep %u.\n",
2652 				 slot_id, ep_index);
2653 			goto cleanup;
2654 		}
2655 
2656 		td = list_first_entry(&ep_ring->td_list, struct xhci_td,
2657 				      td_list);
2658 		if (ep->skip)
2659 			td_num--;
2660 
2661 		/* Is this a TRB in the currently executing TD? */
2662 		ep_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2663 				td->last_trb, ep_trb_dma, false);
2664 
2665 		/*
2666 		 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2667 		 * is not in the current TD pointed by ep_ring->dequeue because
2668 		 * that the hardware dequeue pointer still at the previous TRB
2669 		 * of the current TD. The previous TRB maybe a Link TD or the
2670 		 * last TRB of the previous TD. The command completion handle
2671 		 * will take care the rest.
2672 		 */
2673 		if (!ep_seg && (trb_comp_code == COMP_STOPPED ||
2674 			   trb_comp_code == COMP_STOPPED_LENGTH_INVALID)) {
2675 			goto cleanup;
2676 		}
2677 
2678 		if (!ep_seg) {
2679 			if (!ep->skip ||
2680 			    !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
2681 				/* Some host controllers give a spurious
2682 				 * successful event after a short transfer.
2683 				 * Ignore it.
2684 				 */
2685 				if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2686 						ep_ring->last_td_was_short) {
2687 					ep_ring->last_td_was_short = false;
2688 					goto cleanup;
2689 				}
2690 				/* HC is busted, give up! */
2691 				xhci_err(xhci,
2692 					"ERROR Transfer event TRB DMA ptr not "
2693 					"part of current TD ep_index %d "
2694 					"comp_code %u\n", ep_index,
2695 					trb_comp_code);
2696 				trb_in_td(xhci, ep_ring->deq_seg,
2697 					  ep_ring->dequeue, td->last_trb,
2698 					  ep_trb_dma, true);
2699 				return -ESHUTDOWN;
2700 			}
2701 
2702 			skip_isoc_td(xhci, td, event, ep, &status);
2703 			goto cleanup;
2704 		}
2705 		if (trb_comp_code == COMP_SHORT_PACKET)
2706 			ep_ring->last_td_was_short = true;
2707 		else
2708 			ep_ring->last_td_was_short = false;
2709 
2710 		if (ep->skip) {
2711 			xhci_dbg(xhci,
2712 				 "Found td. Clear skip flag for slot %u ep %u.\n",
2713 				 slot_id, ep_index);
2714 			ep->skip = false;
2715 		}
2716 
2717 		ep_trb = &ep_seg->trbs[(ep_trb_dma - ep_seg->dma) /
2718 						sizeof(*ep_trb)];
2719 
2720 		trace_xhci_handle_transfer(ep_ring,
2721 				(struct xhci_generic_trb *) ep_trb);
2722 
2723 		/*
2724 		 * No-op TRB could trigger interrupts in a case where
2725 		 * a URB was killed and a STALL_ERROR happens right
2726 		 * after the endpoint ring stopped. Reset the halted
2727 		 * endpoint. Otherwise, the endpoint remains stalled
2728 		 * indefinitely.
2729 		 */
2730 		if (trb_is_noop(ep_trb)) {
2731 			if (trb_comp_code == COMP_STALL_ERROR ||
2732 			    xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
2733 							      trb_comp_code))
2734 				xhci_cleanup_halted_endpoint(xhci, slot_id,
2735 							     ep_index,
2736 							     ep_ring->stream_id,
2737 							     td, EP_HARD_RESET);
2738 			goto cleanup;
2739 		}
2740 
2741 		/* update the urb's actual_length and give back to the core */
2742 		if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2743 			process_ctrl_td(xhci, td, ep_trb, event, ep, &status);
2744 		else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2745 			process_isoc_td(xhci, td, ep_trb, event, ep, &status);
2746 		else
2747 			process_bulk_intr_td(xhci, td, ep_trb, event, ep,
2748 					     &status);
2749 cleanup:
2750 		handling_skipped_tds = ep->skip &&
2751 			trb_comp_code != COMP_MISSED_SERVICE_ERROR &&
2752 			trb_comp_code != COMP_NO_PING_RESPONSE_ERROR;
2753 
2754 		/*
2755 		 * Do not update event ring dequeue pointer if we're in a loop
2756 		 * processing missed tds.
2757 		 */
2758 		if (!handling_skipped_tds)
2759 			inc_deq(xhci, xhci->event_ring);
2760 
2761 	/*
2762 	 * If ep->skip is set, it means there are missed tds on the
2763 	 * endpoint ring need to take care of.
2764 	 * Process them as short transfer until reach the td pointed by
2765 	 * the event.
2766 	 */
2767 	} while (handling_skipped_tds);
2768 
2769 	return 0;
2770 
2771 err_out:
2772 	xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2773 		 (unsigned long long) xhci_trb_virt_to_dma(
2774 			 xhci->event_ring->deq_seg,
2775 			 xhci->event_ring->dequeue),
2776 		 lower_32_bits(le64_to_cpu(event->buffer)),
2777 		 upper_32_bits(le64_to_cpu(event->buffer)),
2778 		 le32_to_cpu(event->transfer_len),
2779 		 le32_to_cpu(event->flags));
2780 	return -ENODEV;
2781 }
2782 
2783 /*
2784  * This function handles all OS-owned events on the event ring.  It may drop
2785  * xhci->lock between event processing (e.g. to pass up port status changes).
2786  * Returns >0 for "possibly more events to process" (caller should call again),
2787  * otherwise 0 if done.  In future, <0 returns should indicate error code.
2788  */
xhci_handle_event(struct xhci_hcd * xhci)2789 static int xhci_handle_event(struct xhci_hcd *xhci)
2790 {
2791 	union xhci_trb *event;
2792 	int update_ptrs = 1;
2793 	int ret;
2794 
2795 	/* Event ring hasn't been allocated yet. */
2796 	if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2797 		xhci_err(xhci, "ERROR event ring not ready\n");
2798 		return -ENOMEM;
2799 	}
2800 
2801 	event = xhci->event_ring->dequeue;
2802 	/* Does the HC or OS own the TRB? */
2803 	if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2804 	    xhci->event_ring->cycle_state)
2805 		return 0;
2806 
2807 	trace_xhci_handle_event(xhci->event_ring, &event->generic);
2808 
2809 	/*
2810 	 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2811 	 * speculative reads of the event's flags/data below.
2812 	 */
2813 	rmb();
2814 	/* FIXME: Handle more event types. */
2815 	switch (le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) {
2816 	case TRB_TYPE(TRB_COMPLETION):
2817 		handle_cmd_completion(xhci, &event->event_cmd);
2818 		break;
2819 	case TRB_TYPE(TRB_PORT_STATUS):
2820 		handle_port_status(xhci, event);
2821 		update_ptrs = 0;
2822 		break;
2823 	case TRB_TYPE(TRB_TRANSFER):
2824 		ret = handle_tx_event(xhci, &event->trans_event);
2825 		if (ret >= 0)
2826 			update_ptrs = 0;
2827 		break;
2828 	case TRB_TYPE(TRB_DEV_NOTE):
2829 		handle_device_notification(xhci, event);
2830 		break;
2831 	default:
2832 		if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2833 		    TRB_TYPE(48))
2834 			handle_vendor_event(xhci, event);
2835 		else
2836 			xhci_warn(xhci, "ERROR unknown event type %d\n",
2837 				  TRB_FIELD_TO_TYPE(
2838 				  le32_to_cpu(event->event_cmd.flags)));
2839 	}
2840 	/* Any of the above functions may drop and re-acquire the lock, so check
2841 	 * to make sure a watchdog timer didn't mark the host as non-responsive.
2842 	 */
2843 	if (xhci->xhc_state & XHCI_STATE_DYING) {
2844 		xhci_dbg(xhci, "xHCI host dying, returning from "
2845 				"event handler.\n");
2846 		return 0;
2847 	}
2848 
2849 	if (update_ptrs)
2850 		/* Update SW event ring dequeue pointer */
2851 		inc_deq(xhci, xhci->event_ring);
2852 
2853 	/* Are there more items on the event ring?  Caller will call us again to
2854 	 * check.
2855 	 */
2856 	return 1;
2857 }
2858 
2859 /*
2860  * Update Event Ring Dequeue Pointer:
2861  * - When all events have finished
2862  * - To avoid "Event Ring Full Error" condition
2863  */
xhci_update_erst_dequeue(struct xhci_hcd * xhci,union xhci_trb * event_ring_deq)2864 static void xhci_update_erst_dequeue(struct xhci_hcd *xhci,
2865 		union xhci_trb *event_ring_deq)
2866 {
2867 	u64 temp_64;
2868 	dma_addr_t deq;
2869 
2870 	temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2871 	/* If necessary, update the HW's version of the event ring deq ptr. */
2872 	if (event_ring_deq != xhci->event_ring->dequeue) {
2873 		deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2874 				xhci->event_ring->dequeue);
2875 		if (deq == 0)
2876 			xhci_warn(xhci, "WARN something wrong with SW event ring dequeue ptr\n");
2877 		/*
2878 		 * Per 4.9.4, Software writes to the ERDP register shall
2879 		 * always advance the Event Ring Dequeue Pointer value.
2880 		 */
2881 		if ((temp_64 & (u64) ~ERST_PTR_MASK) ==
2882 				((u64) deq & (u64) ~ERST_PTR_MASK))
2883 			return;
2884 
2885 		/* Update HC event ring dequeue pointer */
2886 		temp_64 &= ERST_PTR_MASK;
2887 		temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2888 	}
2889 
2890 	/* Clear the event handler busy flag (RW1C) */
2891 	temp_64 |= ERST_EHB;
2892 	xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2893 }
2894 
2895 /*
2896  * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2897  * we might get bad data out of the event ring.  Section 4.10.2.7 has a list of
2898  * indicators of an event TRB error, but we check the status *first* to be safe.
2899  */
xhci_irq(struct usb_hcd * hcd)2900 irqreturn_t xhci_irq(struct usb_hcd *hcd)
2901 {
2902 	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2903 	union xhci_trb *event_ring_deq;
2904 	irqreturn_t ret = IRQ_NONE;
2905 	unsigned long flags;
2906 	u64 temp_64;
2907 	u32 status;
2908 	int event_loop = 0;
2909 
2910 	spin_lock_irqsave(&xhci->lock, flags);
2911 	/* Check if the xHC generated the interrupt, or the irq is shared */
2912 	status = readl(&xhci->op_regs->status);
2913 	if (status == ~(u32)0) {
2914 		xhci_hc_died(xhci);
2915 		ret = IRQ_HANDLED;
2916 		goto out;
2917 	}
2918 
2919 	if (!(status & STS_EINT))
2920 		goto out;
2921 
2922 	if (status & STS_FATAL) {
2923 		xhci_warn(xhci, "WARNING: Host System Error\n");
2924 		xhci_halt(xhci);
2925 		ret = IRQ_HANDLED;
2926 		goto out;
2927 	}
2928 
2929 	/*
2930 	 * Clear the op reg interrupt status first,
2931 	 * so we can receive interrupts from other MSI-X interrupters.
2932 	 * Write 1 to clear the interrupt status.
2933 	 */
2934 	status |= STS_EINT;
2935 	writel(status, &xhci->op_regs->status);
2936 
2937 	if (!hcd->msi_enabled) {
2938 		u32 irq_pending;
2939 		irq_pending = readl(&xhci->ir_set->irq_pending);
2940 		irq_pending |= IMAN_IP;
2941 		writel(irq_pending, &xhci->ir_set->irq_pending);
2942 	}
2943 
2944 	if (xhci->xhc_state & XHCI_STATE_DYING ||
2945 	    xhci->xhc_state & XHCI_STATE_HALTED) {
2946 		xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2947 				"Shouldn't IRQs be disabled?\n");
2948 		/* Clear the event handler busy flag (RW1C);
2949 		 * the event ring should be empty.
2950 		 */
2951 		temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2952 		xhci_write_64(xhci, temp_64 | ERST_EHB,
2953 				&xhci->ir_set->erst_dequeue);
2954 		ret = IRQ_HANDLED;
2955 		goto out;
2956 	}
2957 
2958 	event_ring_deq = xhci->event_ring->dequeue;
2959 	/* FIXME this should be a delayed service routine
2960 	 * that clears the EHB.
2961 	 */
2962 	while (xhci_handle_event(xhci) > 0) {
2963 		if (event_loop++ < TRBS_PER_SEGMENT / 2)
2964 			continue;
2965 		xhci_update_erst_dequeue(xhci, event_ring_deq);
2966 		event_loop = 0;
2967 	}
2968 
2969 	xhci_update_erst_dequeue(xhci, event_ring_deq);
2970 	ret = IRQ_HANDLED;
2971 
2972 out:
2973 	spin_unlock_irqrestore(&xhci->lock, flags);
2974 
2975 	return ret;
2976 }
2977 
xhci_msi_irq(int irq,void * hcd)2978 irqreturn_t xhci_msi_irq(int irq, void *hcd)
2979 {
2980 	return xhci_irq(hcd);
2981 }
2982 
2983 /****		Endpoint Ring Operations	****/
2984 
2985 /*
2986  * Generic function for queueing a TRB on a ring.
2987  * The caller must have checked to make sure there's room on the ring.
2988  *
2989  * @more_trbs_coming:	Will you enqueue more TRBs before calling
2990  *			prepare_transfer()?
2991  */
queue_trb(struct xhci_hcd * xhci,struct xhci_ring * ring,bool more_trbs_coming,u32 field1,u32 field2,u32 field3,u32 field4)2992 static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
2993 		bool more_trbs_coming,
2994 		u32 field1, u32 field2, u32 field3, u32 field4)
2995 {
2996 	struct xhci_generic_trb *trb;
2997 
2998 	trb = &ring->enqueue->generic;
2999 	trb->field[0] = cpu_to_le32(field1);
3000 	trb->field[1] = cpu_to_le32(field2);
3001 	trb->field[2] = cpu_to_le32(field3);
3002 	/* make sure TRB is fully written before giving it to the controller */
3003 	wmb();
3004 	trb->field[3] = cpu_to_le32(field4);
3005 
3006 	trace_xhci_queue_trb(ring, trb);
3007 
3008 	inc_enq(xhci, ring, more_trbs_coming);
3009 }
3010 
3011 /*
3012  * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
3013  * FIXME allocate segments if the ring is full.
3014  */
prepare_ring(struct xhci_hcd * xhci,struct xhci_ring * ep_ring,u32 ep_state,unsigned int num_trbs,gfp_t mem_flags)3015 static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
3016 		u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
3017 {
3018 	unsigned int num_trbs_needed;
3019 
3020 	/* Make sure the endpoint has been added to xHC schedule */
3021 	switch (ep_state) {
3022 	case EP_STATE_DISABLED:
3023 		/*
3024 		 * USB core changed config/interfaces without notifying us,
3025 		 * or hardware is reporting the wrong state.
3026 		 */
3027 		xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
3028 		return -ENOENT;
3029 	case EP_STATE_ERROR:
3030 		xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
3031 		/* FIXME event handling code for error needs to clear it */
3032 		/* XXX not sure if this should be -ENOENT or not */
3033 		return -EINVAL;
3034 	case EP_STATE_HALTED:
3035 		xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
3036 	case EP_STATE_STOPPED:
3037 	case EP_STATE_RUNNING:
3038 		break;
3039 	default:
3040 		xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
3041 		/*
3042 		 * FIXME issue Configure Endpoint command to try to get the HC
3043 		 * back into a known state.
3044 		 */
3045 		return -EINVAL;
3046 	}
3047 
3048 	while (1) {
3049 		if (room_on_ring(xhci, ep_ring, num_trbs))
3050 			break;
3051 
3052 		if (ep_ring == xhci->cmd_ring) {
3053 			xhci_err(xhci, "Do not support expand command ring\n");
3054 			return -ENOMEM;
3055 		}
3056 
3057 		xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
3058 				"ERROR no room on ep ring, try ring expansion");
3059 		num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
3060 		if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
3061 					mem_flags)) {
3062 			xhci_err(xhci, "Ring expansion failed\n");
3063 			return -ENOMEM;
3064 		}
3065 	}
3066 
3067 	while (trb_is_link(ep_ring->enqueue)) {
3068 		/* If we're not dealing with 0.95 hardware or isoc rings
3069 		 * on AMD 0.96 host, clear the chain bit.
3070 		 */
3071 		if (!xhci_link_trb_quirk(xhci) &&
3072 		    !(ep_ring->type == TYPE_ISOC &&
3073 		      (xhci->quirks & XHCI_AMD_0x96_HOST)))
3074 			ep_ring->enqueue->link.control &=
3075 				cpu_to_le32(~TRB_CHAIN);
3076 		else
3077 			ep_ring->enqueue->link.control |=
3078 				cpu_to_le32(TRB_CHAIN);
3079 
3080 		wmb();
3081 		ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE);
3082 
3083 		/* Toggle the cycle bit after the last ring segment. */
3084 		if (link_trb_toggles_cycle(ep_ring->enqueue))
3085 			ep_ring->cycle_state ^= 1;
3086 
3087 		ep_ring->enq_seg = ep_ring->enq_seg->next;
3088 		ep_ring->enqueue = ep_ring->enq_seg->trbs;
3089 	}
3090 	return 0;
3091 }
3092 
prepare_transfer(struct xhci_hcd * xhci,struct xhci_virt_device * xdev,unsigned int ep_index,unsigned int stream_id,unsigned int num_trbs,struct urb * urb,unsigned int td_index,gfp_t mem_flags)3093 static int prepare_transfer(struct xhci_hcd *xhci,
3094 		struct xhci_virt_device *xdev,
3095 		unsigned int ep_index,
3096 		unsigned int stream_id,
3097 		unsigned int num_trbs,
3098 		struct urb *urb,
3099 		unsigned int td_index,
3100 		gfp_t mem_flags)
3101 {
3102 	int ret;
3103 	struct urb_priv *urb_priv;
3104 	struct xhci_td	*td;
3105 	struct xhci_ring *ep_ring;
3106 	struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3107 
3108 	ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
3109 	if (!ep_ring) {
3110 		xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
3111 				stream_id);
3112 		return -EINVAL;
3113 	}
3114 
3115 	ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
3116 			   num_trbs, mem_flags);
3117 	if (ret)
3118 		return ret;
3119 
3120 	urb_priv = urb->hcpriv;
3121 	td = &urb_priv->td[td_index];
3122 
3123 	INIT_LIST_HEAD(&td->td_list);
3124 	INIT_LIST_HEAD(&td->cancelled_td_list);
3125 
3126 	if (td_index == 0) {
3127 		ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
3128 		if (unlikely(ret))
3129 			return ret;
3130 	}
3131 
3132 	td->urb = urb;
3133 	/* Add this TD to the tail of the endpoint ring's TD list */
3134 	list_add_tail(&td->td_list, &ep_ring->td_list);
3135 	td->start_seg = ep_ring->enq_seg;
3136 	td->first_trb = ep_ring->enqueue;
3137 
3138 	return 0;
3139 }
3140 
count_trbs(u64 addr,u64 len)3141 unsigned int count_trbs(u64 addr, u64 len)
3142 {
3143 	unsigned int num_trbs;
3144 
3145 	num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3146 			TRB_MAX_BUFF_SIZE);
3147 	if (num_trbs == 0)
3148 		num_trbs++;
3149 
3150 	return num_trbs;
3151 }
3152 
count_trbs_needed(struct urb * urb)3153 static inline unsigned int count_trbs_needed(struct urb *urb)
3154 {
3155 	return count_trbs(urb->transfer_dma, urb->transfer_buffer_length);
3156 }
3157 
count_sg_trbs_needed(struct urb * urb)3158 static unsigned int count_sg_trbs_needed(struct urb *urb)
3159 {
3160 	struct scatterlist *sg;
3161 	unsigned int i, len, full_len, num_trbs = 0;
3162 
3163 	full_len = urb->transfer_buffer_length;
3164 
3165 	for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) {
3166 		len = sg_dma_len(sg);
3167 		num_trbs += count_trbs(sg_dma_address(sg), len);
3168 		len = min_t(unsigned int, len, full_len);
3169 		full_len -= len;
3170 		if (full_len == 0)
3171 			break;
3172 	}
3173 
3174 	return num_trbs;
3175 }
3176 
count_isoc_trbs_needed(struct urb * urb,int i)3177 static unsigned int count_isoc_trbs_needed(struct urb *urb, int i)
3178 {
3179 	u64 addr, len;
3180 
3181 	addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3182 	len = urb->iso_frame_desc[i].length;
3183 
3184 	return count_trbs(addr, len);
3185 }
3186 
check_trb_math(struct urb * urb,int running_total)3187 static void check_trb_math(struct urb *urb, int running_total)
3188 {
3189 	if (unlikely(running_total != urb->transfer_buffer_length))
3190 		dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
3191 				"queued %#x (%d), asked for %#x (%d)\n",
3192 				__func__,
3193 				urb->ep->desc.bEndpointAddress,
3194 				running_total, running_total,
3195 				urb->transfer_buffer_length,
3196 				urb->transfer_buffer_length);
3197 }
3198 
giveback_first_trb(struct xhci_hcd * xhci,int slot_id,unsigned int ep_index,unsigned int stream_id,int start_cycle,struct xhci_generic_trb * start_trb)3199 static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
3200 		unsigned int ep_index, unsigned int stream_id, int start_cycle,
3201 		struct xhci_generic_trb *start_trb)
3202 {
3203 	/*
3204 	 * Pass all the TRBs to the hardware at once and make sure this write
3205 	 * isn't reordered.
3206 	 */
3207 	wmb();
3208 	if (start_cycle)
3209 		start_trb->field[3] |= cpu_to_le32(start_cycle);
3210 	else
3211 		start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
3212 	xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
3213 }
3214 
check_interval(struct xhci_hcd * xhci,struct urb * urb,struct xhci_ep_ctx * ep_ctx)3215 static void check_interval(struct xhci_hcd *xhci, struct urb *urb,
3216 						struct xhci_ep_ctx *ep_ctx)
3217 {
3218 	int xhci_interval;
3219 	int ep_interval;
3220 
3221 	xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
3222 	ep_interval = urb->interval;
3223 
3224 	/* Convert to microframes */
3225 	if (urb->dev->speed == USB_SPEED_LOW ||
3226 			urb->dev->speed == USB_SPEED_FULL)
3227 		ep_interval *= 8;
3228 
3229 	/* FIXME change this to a warning and a suggestion to use the new API
3230 	 * to set the polling interval (once the API is added).
3231 	 */
3232 	if (xhci_interval != ep_interval) {
3233 		dev_dbg_ratelimited(&urb->dev->dev,
3234 				"Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3235 				ep_interval, ep_interval == 1 ? "" : "s",
3236 				xhci_interval, xhci_interval == 1 ? "" : "s");
3237 		urb->interval = xhci_interval;
3238 		/* Convert back to frames for LS/FS devices */
3239 		if (urb->dev->speed == USB_SPEED_LOW ||
3240 				urb->dev->speed == USB_SPEED_FULL)
3241 			urb->interval /= 8;
3242 	}
3243 }
3244 
3245 /*
3246  * xHCI uses normal TRBs for both bulk and interrupt.  When the interrupt
3247  * endpoint is to be serviced, the xHC will consume (at most) one TD.  A TD
3248  * (comprised of sg list entries) can take several service intervals to
3249  * transmit.
3250  */
xhci_queue_intr_tx(struct xhci_hcd * xhci,gfp_t mem_flags,struct urb * urb,int slot_id,unsigned int ep_index)3251 int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3252 		struct urb *urb, int slot_id, unsigned int ep_index)
3253 {
3254 	struct xhci_ep_ctx *ep_ctx;
3255 
3256 	ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index);
3257 	check_interval(xhci, urb, ep_ctx);
3258 
3259 	return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
3260 }
3261 
3262 /*
3263  * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3264  * packets remaining in the TD (*not* including this TRB).
3265  *
3266  * Total TD packet count = total_packet_count =
3267  *     DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
3268  *
3269  * Packets transferred up to and including this TRB = packets_transferred =
3270  *     rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3271  *
3272  * TD size = total_packet_count - packets_transferred
3273  *
3274  * For xHCI 0.96 and older, TD size field should be the remaining bytes
3275  * including this TRB, right shifted by 10
3276  *
3277  * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
3278  * This is taken care of in the TRB_TD_SIZE() macro
3279  *
3280  * The last TRB in a TD must have the TD size set to zero.
3281  */
xhci_td_remainder(struct xhci_hcd * xhci,int transferred,int trb_buff_len,unsigned int td_total_len,struct urb * urb,bool more_trbs_coming)3282 static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
3283 			      int trb_buff_len, unsigned int td_total_len,
3284 			      struct urb *urb, bool more_trbs_coming)
3285 {
3286 	u32 maxp, total_packet_count;
3287 
3288 	/* MTK xHCI 0.96 contains some features from 1.0 */
3289 	if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
3290 		return ((td_total_len - transferred) >> 10);
3291 
3292 	/* One TRB with a zero-length data packet. */
3293 	if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) ||
3294 	    trb_buff_len == td_total_len)
3295 		return 0;
3296 
3297 	/* for MTK xHCI 0.96, TD size include this TRB, but not in 1.x */
3298 	if ((xhci->quirks & XHCI_MTK_HOST) && (xhci->hci_version < 0x100))
3299 		trb_buff_len = 0;
3300 
3301 	maxp = usb_endpoint_maxp(&urb->ep->desc);
3302 	total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
3303 
3304 	/* Queueing functions don't count the current TRB into transferred */
3305 	return (total_packet_count - ((transferred + trb_buff_len) / maxp));
3306 }
3307 
3308 
xhci_align_td(struct xhci_hcd * xhci,struct urb * urb,u32 enqd_len,u32 * trb_buff_len,struct xhci_segment * seg)3309 static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len,
3310 			 u32 *trb_buff_len, struct xhci_segment *seg)
3311 {
3312 	struct device *dev = xhci_to_hcd(xhci)->self.controller;
3313 	unsigned int unalign;
3314 	unsigned int max_pkt;
3315 	u32 new_buff_len;
3316 	size_t len;
3317 
3318 	max_pkt = usb_endpoint_maxp(&urb->ep->desc);
3319 	unalign = (enqd_len + *trb_buff_len) % max_pkt;
3320 
3321 	/* we got lucky, last normal TRB data on segment is packet aligned */
3322 	if (unalign == 0)
3323 		return 0;
3324 
3325 	xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n",
3326 		 unalign, *trb_buff_len);
3327 
3328 	/* is the last nornal TRB alignable by splitting it */
3329 	if (*trb_buff_len > unalign) {
3330 		*trb_buff_len -= unalign;
3331 		xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len);
3332 		return 0;
3333 	}
3334 
3335 	/*
3336 	 * We want enqd_len + trb_buff_len to sum up to a number aligned to
3337 	 * number which is divisible by the endpoint's wMaxPacketSize. IOW:
3338 	 * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0.
3339 	 */
3340 	new_buff_len = max_pkt - (enqd_len % max_pkt);
3341 
3342 	if (new_buff_len > (urb->transfer_buffer_length - enqd_len))
3343 		new_buff_len = (urb->transfer_buffer_length - enqd_len);
3344 
3345 	/* create a max max_pkt sized bounce buffer pointed to by last trb */
3346 	if (usb_urb_dir_out(urb)) {
3347 		if (urb->num_sgs) {
3348 			len = sg_pcopy_to_buffer(urb->sg, urb->num_sgs,
3349 						 seg->bounce_buf, new_buff_len, enqd_len);
3350 			if (len != new_buff_len)
3351 				xhci_warn(xhci, "WARN Wrong bounce buffer write length: %zu != %d\n",
3352 					  len, new_buff_len);
3353 		} else {
3354 			memcpy(seg->bounce_buf, urb->transfer_buffer + enqd_len, new_buff_len);
3355 		}
3356 
3357 		seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3358 						 max_pkt, DMA_TO_DEVICE);
3359 	} else {
3360 		seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3361 						 max_pkt, DMA_FROM_DEVICE);
3362 	}
3363 
3364 	if (dma_mapping_error(dev, seg->bounce_dma)) {
3365 		/* try without aligning. Some host controllers survive */
3366 		xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n");
3367 		return 0;
3368 	}
3369 	*trb_buff_len = new_buff_len;
3370 	seg->bounce_len = new_buff_len;
3371 	seg->bounce_offs = enqd_len;
3372 
3373 	xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len);
3374 
3375 	return 1;
3376 }
3377 
3378 /* This is very similar to what ehci-q.c qtd_fill() does */
xhci_queue_bulk_tx(struct xhci_hcd * xhci,gfp_t mem_flags,struct urb * urb,int slot_id,unsigned int ep_index)3379 int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3380 		struct urb *urb, int slot_id, unsigned int ep_index)
3381 {
3382 	struct xhci_ring *ring;
3383 	struct urb_priv *urb_priv;
3384 	struct xhci_td *td;
3385 	struct xhci_generic_trb *start_trb;
3386 	struct scatterlist *sg = NULL;
3387 	bool more_trbs_coming = true;
3388 	bool need_zero_pkt = false;
3389 	bool first_trb = true;
3390 	unsigned int num_trbs;
3391 	unsigned int start_cycle, num_sgs = 0;
3392 	unsigned int enqd_len, block_len, trb_buff_len, full_len;
3393 	int sent_len, ret;
3394 	u32 field, length_field, remainder;
3395 	u64 addr, send_addr;
3396 
3397 	ring = xhci_urb_to_transfer_ring(xhci, urb);
3398 	if (!ring)
3399 		return -EINVAL;
3400 
3401 	full_len = urb->transfer_buffer_length;
3402 	/* If we have scatter/gather list, we use it. */
3403 	if (urb->num_sgs) {
3404 		num_sgs = urb->num_mapped_sgs;
3405 		sg = urb->sg;
3406 		addr = (u64) sg_dma_address(sg);
3407 		block_len = sg_dma_len(sg);
3408 		num_trbs = count_sg_trbs_needed(urb);
3409 	} else {
3410 		num_trbs = count_trbs_needed(urb);
3411 		addr = (u64) urb->transfer_dma;
3412 		block_len = full_len;
3413 	}
3414 	ret = prepare_transfer(xhci, xhci->devs[slot_id],
3415 			ep_index, urb->stream_id,
3416 			num_trbs, urb, 0, mem_flags);
3417 	if (unlikely(ret < 0))
3418 		return ret;
3419 
3420 	urb_priv = urb->hcpriv;
3421 
3422 	/* Deal with URB_ZERO_PACKET - need one more td/trb */
3423 	if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->num_tds > 1)
3424 		need_zero_pkt = true;
3425 
3426 	td = &urb_priv->td[0];
3427 
3428 	/*
3429 	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3430 	 * until we've finished creating all the other TRBs.  The ring's cycle
3431 	 * state may change as we enqueue the other TRBs, so save it too.
3432 	 */
3433 	start_trb = &ring->enqueue->generic;
3434 	start_cycle = ring->cycle_state;
3435 	send_addr = addr;
3436 
3437 	/* Queue the TRBs, even if they are zero-length */
3438 	for (enqd_len = 0; first_trb || enqd_len < full_len;
3439 			enqd_len += trb_buff_len) {
3440 		field = TRB_TYPE(TRB_NORMAL);
3441 
3442 		/* TRB buffer should not cross 64KB boundaries */
3443 		trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3444 		trb_buff_len = min_t(unsigned int, trb_buff_len, block_len);
3445 
3446 		if (enqd_len + trb_buff_len > full_len)
3447 			trb_buff_len = full_len - enqd_len;
3448 
3449 		/* Don't change the cycle bit of the first TRB until later */
3450 		if (first_trb) {
3451 			first_trb = false;
3452 			if (start_cycle == 0)
3453 				field |= TRB_CYCLE;
3454 		} else
3455 			field |= ring->cycle_state;
3456 
3457 		/* Chain all the TRBs together; clear the chain bit in the last
3458 		 * TRB to indicate it's the last TRB in the chain.
3459 		 */
3460 		if (enqd_len + trb_buff_len < full_len) {
3461 			field |= TRB_CHAIN;
3462 			if (trb_is_link(ring->enqueue + 1)) {
3463 				if (xhci_align_td(xhci, urb, enqd_len,
3464 						  &trb_buff_len,
3465 						  ring->enq_seg)) {
3466 					send_addr = ring->enq_seg->bounce_dma;
3467 					/* assuming TD won't span 2 segs */
3468 					td->bounce_seg = ring->enq_seg;
3469 				}
3470 			}
3471 		}
3472 		if (enqd_len + trb_buff_len >= full_len) {
3473 			field &= ~TRB_CHAIN;
3474 			field |= TRB_IOC;
3475 			more_trbs_coming = false;
3476 			td->last_trb = ring->enqueue;
3477 
3478 			if (xhci_urb_suitable_for_idt(urb)) {
3479 				memcpy(&send_addr, urb->transfer_buffer,
3480 				       trb_buff_len);
3481 				le64_to_cpus(&send_addr);
3482 				field |= TRB_IDT;
3483 			}
3484 		}
3485 
3486 		/* Only set interrupt on short packet for IN endpoints */
3487 		if (usb_urb_dir_in(urb))
3488 			field |= TRB_ISP;
3489 
3490 		/* Set the TRB length, TD size, and interrupter fields. */
3491 		remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len,
3492 					      full_len, urb, more_trbs_coming);
3493 
3494 		length_field = TRB_LEN(trb_buff_len) |
3495 			TRB_TD_SIZE(remainder) |
3496 			TRB_INTR_TARGET(0);
3497 
3498 		queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt,
3499 				lower_32_bits(send_addr),
3500 				upper_32_bits(send_addr),
3501 				length_field,
3502 				field);
3503 
3504 		addr += trb_buff_len;
3505 		sent_len = trb_buff_len;
3506 
3507 		while (sg && sent_len >= block_len) {
3508 			/* New sg entry */
3509 			--num_sgs;
3510 			sent_len -= block_len;
3511 			sg = sg_next(sg);
3512 			if (num_sgs != 0 && sg) {
3513 				block_len = sg_dma_len(sg);
3514 				addr = (u64) sg_dma_address(sg);
3515 				addr += sent_len;
3516 			}
3517 		}
3518 		block_len -= sent_len;
3519 		send_addr = addr;
3520 	}
3521 
3522 	if (need_zero_pkt) {
3523 		ret = prepare_transfer(xhci, xhci->devs[slot_id],
3524 				       ep_index, urb->stream_id,
3525 				       1, urb, 1, mem_flags);
3526 		urb_priv->td[1].last_trb = ring->enqueue;
3527 		field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC;
3528 		queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field);
3529 	}
3530 
3531 	check_trb_math(urb, enqd_len);
3532 	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3533 			start_cycle, start_trb);
3534 	return 0;
3535 }
3536 
3537 /* Caller must have locked xhci->lock */
xhci_queue_ctrl_tx(struct xhci_hcd * xhci,gfp_t mem_flags,struct urb * urb,int slot_id,unsigned int ep_index)3538 int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3539 		struct urb *urb, int slot_id, unsigned int ep_index)
3540 {
3541 	struct xhci_ring *ep_ring;
3542 	int num_trbs;
3543 	int ret;
3544 	struct usb_ctrlrequest *setup;
3545 	struct xhci_generic_trb *start_trb;
3546 	int start_cycle;
3547 	u32 field;
3548 	struct urb_priv *urb_priv;
3549 	struct xhci_td *td;
3550 
3551 	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3552 	if (!ep_ring)
3553 		return -EINVAL;
3554 
3555 	/*
3556 	 * Need to copy setup packet into setup TRB, so we can't use the setup
3557 	 * DMA address.
3558 	 */
3559 	if (!urb->setup_packet)
3560 		return -EINVAL;
3561 
3562 	/* 1 TRB for setup, 1 for status */
3563 	num_trbs = 2;
3564 	/*
3565 	 * Don't need to check if we need additional event data and normal TRBs,
3566 	 * since data in control transfers will never get bigger than 16MB
3567 	 * XXX: can we get a buffer that crosses 64KB boundaries?
3568 	 */
3569 	if (urb->transfer_buffer_length > 0)
3570 		num_trbs++;
3571 	ret = prepare_transfer(xhci, xhci->devs[slot_id],
3572 			ep_index, urb->stream_id,
3573 			num_trbs, urb, 0, mem_flags);
3574 	if (ret < 0)
3575 		return ret;
3576 
3577 	urb_priv = urb->hcpriv;
3578 	td = &urb_priv->td[0];
3579 
3580 	/*
3581 	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3582 	 * until we've finished creating all the other TRBs.  The ring's cycle
3583 	 * state may change as we enqueue the other TRBs, so save it too.
3584 	 */
3585 	start_trb = &ep_ring->enqueue->generic;
3586 	start_cycle = ep_ring->cycle_state;
3587 
3588 	/* Queue setup TRB - see section 6.4.1.2.1 */
3589 	/* FIXME better way to translate setup_packet into two u32 fields? */
3590 	setup = (struct usb_ctrlrequest *) urb->setup_packet;
3591 	field = 0;
3592 	field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3593 	if (start_cycle == 0)
3594 		field |= 0x1;
3595 
3596 	/* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
3597 	if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
3598 		if (urb->transfer_buffer_length > 0) {
3599 			if (setup->bRequestType & USB_DIR_IN)
3600 				field |= TRB_TX_TYPE(TRB_DATA_IN);
3601 			else
3602 				field |= TRB_TX_TYPE(TRB_DATA_OUT);
3603 		}
3604 	}
3605 
3606 	queue_trb(xhci, ep_ring, true,
3607 		  setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3608 		  le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3609 		  TRB_LEN(8) | TRB_INTR_TARGET(0),
3610 		  /* Immediate data in pointer */
3611 		  field);
3612 
3613 	/* If there's data, queue data TRBs */
3614 	/* Only set interrupt on short packet for IN endpoints */
3615 	if (usb_urb_dir_in(urb))
3616 		field = TRB_ISP | TRB_TYPE(TRB_DATA);
3617 	else
3618 		field = TRB_TYPE(TRB_DATA);
3619 
3620 	if (urb->transfer_buffer_length > 0) {
3621 		u32 length_field, remainder;
3622 		u64 addr;
3623 
3624 		if (xhci_urb_suitable_for_idt(urb)) {
3625 			memcpy(&addr, urb->transfer_buffer,
3626 			       urb->transfer_buffer_length);
3627 			le64_to_cpus(&addr);
3628 			field |= TRB_IDT;
3629 		} else {
3630 			addr = (u64) urb->transfer_dma;
3631 		}
3632 
3633 		remainder = xhci_td_remainder(xhci, 0,
3634 				urb->transfer_buffer_length,
3635 				urb->transfer_buffer_length,
3636 				urb, 1);
3637 		length_field = TRB_LEN(urb->transfer_buffer_length) |
3638 				TRB_TD_SIZE(remainder) |
3639 				TRB_INTR_TARGET(0);
3640 		if (setup->bRequestType & USB_DIR_IN)
3641 			field |= TRB_DIR_IN;
3642 		queue_trb(xhci, ep_ring, true,
3643 				lower_32_bits(addr),
3644 				upper_32_bits(addr),
3645 				length_field,
3646 				field | ep_ring->cycle_state);
3647 	}
3648 
3649 	/* Save the DMA address of the last TRB in the TD */
3650 	td->last_trb = ep_ring->enqueue;
3651 
3652 	/* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3653 	/* If the device sent data, the status stage is an OUT transfer */
3654 	if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3655 		field = 0;
3656 	else
3657 		field = TRB_DIR_IN;
3658 	queue_trb(xhci, ep_ring, false,
3659 			0,
3660 			0,
3661 			TRB_INTR_TARGET(0),
3662 			/* Event on completion */
3663 			field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3664 
3665 	giveback_first_trb(xhci, slot_id, ep_index, 0,
3666 			start_cycle, start_trb);
3667 	return 0;
3668 }
3669 
3670 /*
3671  * The transfer burst count field of the isochronous TRB defines the number of
3672  * bursts that are required to move all packets in this TD.  Only SuperSpeed
3673  * devices can burst up to bMaxBurst number of packets per service interval.
3674  * This field is zero based, meaning a value of zero in the field means one
3675  * burst.  Basically, for everything but SuperSpeed devices, this field will be
3676  * zero.  Only xHCI 1.0 host controllers support this field.
3677  */
xhci_get_burst_count(struct xhci_hcd * xhci,struct urb * urb,unsigned int total_packet_count)3678 static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3679 		struct urb *urb, unsigned int total_packet_count)
3680 {
3681 	unsigned int max_burst;
3682 
3683 	if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
3684 		return 0;
3685 
3686 	max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3687 	return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
3688 }
3689 
3690 /*
3691  * Returns the number of packets in the last "burst" of packets.  This field is
3692  * valid for all speeds of devices.  USB 2.0 devices can only do one "burst", so
3693  * the last burst packet count is equal to the total number of packets in the
3694  * TD.  SuperSpeed endpoints can have up to 3 bursts.  All but the last burst
3695  * must contain (bMaxBurst + 1) number of packets, but the last burst can
3696  * contain 1 to (bMaxBurst + 1) packets.
3697  */
xhci_get_last_burst_packet_count(struct xhci_hcd * xhci,struct urb * urb,unsigned int total_packet_count)3698 static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3699 		struct urb *urb, unsigned int total_packet_count)
3700 {
3701 	unsigned int max_burst;
3702 	unsigned int residue;
3703 
3704 	if (xhci->hci_version < 0x100)
3705 		return 0;
3706 
3707 	if (urb->dev->speed >= USB_SPEED_SUPER) {
3708 		/* bMaxBurst is zero based: 0 means 1 packet per burst */
3709 		max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3710 		residue = total_packet_count % (max_burst + 1);
3711 		/* If residue is zero, the last burst contains (max_burst + 1)
3712 		 * number of packets, but the TLBPC field is zero-based.
3713 		 */
3714 		if (residue == 0)
3715 			return max_burst;
3716 		return residue - 1;
3717 	}
3718 	if (total_packet_count == 0)
3719 		return 0;
3720 	return total_packet_count - 1;
3721 }
3722 
3723 /*
3724  * Calculates Frame ID field of the isochronous TRB identifies the
3725  * target frame that the Interval associated with this Isochronous
3726  * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3727  *
3728  * Returns actual frame id on success, negative value on error.
3729  */
xhci_get_isoc_frame_id(struct xhci_hcd * xhci,struct urb * urb,int index)3730 static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3731 		struct urb *urb, int index)
3732 {
3733 	int start_frame, ist, ret = 0;
3734 	int start_frame_id, end_frame_id, current_frame_id;
3735 
3736 	if (urb->dev->speed == USB_SPEED_LOW ||
3737 			urb->dev->speed == USB_SPEED_FULL)
3738 		start_frame = urb->start_frame + index * urb->interval;
3739 	else
3740 		start_frame = (urb->start_frame + index * urb->interval) >> 3;
3741 
3742 	/* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3743 	 *
3744 	 * If bit [3] of IST is cleared to '0', software can add a TRB no
3745 	 * later than IST[2:0] Microframes before that TRB is scheduled to
3746 	 * be executed.
3747 	 * If bit [3] of IST is set to '1', software can add a TRB no later
3748 	 * than IST[2:0] Frames before that TRB is scheduled to be executed.
3749 	 */
3750 	ist = HCS_IST(xhci->hcs_params2) & 0x7;
3751 	if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3752 		ist <<= 3;
3753 
3754 	/* Software shall not schedule an Isoch TD with a Frame ID value that
3755 	 * is less than the Start Frame ID or greater than the End Frame ID,
3756 	 * where:
3757 	 *
3758 	 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3759 	 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3760 	 *
3761 	 * Both the End Frame ID and Start Frame ID values are calculated
3762 	 * in microframes. When software determines the valid Frame ID value;
3763 	 * The End Frame ID value should be rounded down to the nearest Frame
3764 	 * boundary, and the Start Frame ID value should be rounded up to the
3765 	 * nearest Frame boundary.
3766 	 */
3767 	current_frame_id = readl(&xhci->run_regs->microframe_index);
3768 	start_frame_id = roundup(current_frame_id + ist + 1, 8);
3769 	end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3770 
3771 	start_frame &= 0x7ff;
3772 	start_frame_id = (start_frame_id >> 3) & 0x7ff;
3773 	end_frame_id = (end_frame_id >> 3) & 0x7ff;
3774 
3775 	xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3776 		 __func__, index, readl(&xhci->run_regs->microframe_index),
3777 		 start_frame_id, end_frame_id, start_frame);
3778 
3779 	if (start_frame_id < end_frame_id) {
3780 		if (start_frame > end_frame_id ||
3781 				start_frame < start_frame_id)
3782 			ret = -EINVAL;
3783 	} else if (start_frame_id > end_frame_id) {
3784 		if ((start_frame > end_frame_id &&
3785 				start_frame < start_frame_id))
3786 			ret = -EINVAL;
3787 	} else {
3788 			ret = -EINVAL;
3789 	}
3790 
3791 	if (index == 0) {
3792 		if (ret == -EINVAL || start_frame == start_frame_id) {
3793 			start_frame = start_frame_id + 1;
3794 			if (urb->dev->speed == USB_SPEED_LOW ||
3795 					urb->dev->speed == USB_SPEED_FULL)
3796 				urb->start_frame = start_frame;
3797 			else
3798 				urb->start_frame = start_frame << 3;
3799 			ret = 0;
3800 		}
3801 	}
3802 
3803 	if (ret) {
3804 		xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
3805 				start_frame, current_frame_id, index,
3806 				start_frame_id, end_frame_id);
3807 		xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
3808 		return ret;
3809 	}
3810 
3811 	return start_frame;
3812 }
3813 
3814 /* Check if we should generate event interrupt for a TD in an isoc URB */
trb_block_event_intr(struct xhci_hcd * xhci,int num_tds,int i)3815 static bool trb_block_event_intr(struct xhci_hcd *xhci, int num_tds, int i)
3816 {
3817 	if (xhci->hci_version < 0x100)
3818 		return false;
3819 	/* always generate an event interrupt for the last TD */
3820 	if (i == num_tds - 1)
3821 		return false;
3822 	/*
3823 	 * If AVOID_BEI is set the host handles full event rings poorly,
3824 	 * generate an event at least every 8th TD to clear the event ring
3825 	 */
3826 	if (i && xhci->quirks & XHCI_AVOID_BEI)
3827 		return !!(i % 8);
3828 
3829 	return true;
3830 }
3831 
3832 /* This is for isoc transfer */
xhci_queue_isoc_tx(struct xhci_hcd * xhci,gfp_t mem_flags,struct urb * urb,int slot_id,unsigned int ep_index)3833 static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3834 		struct urb *urb, int slot_id, unsigned int ep_index)
3835 {
3836 	struct xhci_ring *ep_ring;
3837 	struct urb_priv *urb_priv;
3838 	struct xhci_td *td;
3839 	int num_tds, trbs_per_td;
3840 	struct xhci_generic_trb *start_trb;
3841 	bool first_trb;
3842 	int start_cycle;
3843 	u32 field, length_field;
3844 	int running_total, trb_buff_len, td_len, td_remain_len, ret;
3845 	u64 start_addr, addr;
3846 	int i, j;
3847 	bool more_trbs_coming;
3848 	struct xhci_virt_ep *xep;
3849 	int frame_id;
3850 
3851 	xep = &xhci->devs[slot_id]->eps[ep_index];
3852 	ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3853 
3854 	num_tds = urb->number_of_packets;
3855 	if (num_tds < 1) {
3856 		xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3857 		return -EINVAL;
3858 	}
3859 	start_addr = (u64) urb->transfer_dma;
3860 	start_trb = &ep_ring->enqueue->generic;
3861 	start_cycle = ep_ring->cycle_state;
3862 
3863 	urb_priv = urb->hcpriv;
3864 	/* Queue the TRBs for each TD, even if they are zero-length */
3865 	for (i = 0; i < num_tds; i++) {
3866 		unsigned int total_pkt_count, max_pkt;
3867 		unsigned int burst_count, last_burst_pkt_count;
3868 		u32 sia_frame_id;
3869 
3870 		first_trb = true;
3871 		running_total = 0;
3872 		addr = start_addr + urb->iso_frame_desc[i].offset;
3873 		td_len = urb->iso_frame_desc[i].length;
3874 		td_remain_len = td_len;
3875 		max_pkt = usb_endpoint_maxp(&urb->ep->desc);
3876 		total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);
3877 
3878 		/* A zero-length transfer still involves at least one packet. */
3879 		if (total_pkt_count == 0)
3880 			total_pkt_count++;
3881 		burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
3882 		last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
3883 							urb, total_pkt_count);
3884 
3885 		trbs_per_td = count_isoc_trbs_needed(urb, i);
3886 
3887 		ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3888 				urb->stream_id, trbs_per_td, urb, i, mem_flags);
3889 		if (ret < 0) {
3890 			if (i == 0)
3891 				return ret;
3892 			goto cleanup;
3893 		}
3894 		td = &urb_priv->td[i];
3895 
3896 		/* use SIA as default, if frame id is used overwrite it */
3897 		sia_frame_id = TRB_SIA;
3898 		if (!(urb->transfer_flags & URB_ISO_ASAP) &&
3899 		    HCC_CFC(xhci->hcc_params)) {
3900 			frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
3901 			if (frame_id >= 0)
3902 				sia_frame_id = TRB_FRAME_ID(frame_id);
3903 		}
3904 		/*
3905 		 * Set isoc specific data for the first TRB in a TD.
3906 		 * Prevent HW from getting the TRBs by keeping the cycle state
3907 		 * inverted in the first TDs isoc TRB.
3908 		 */
3909 		field = TRB_TYPE(TRB_ISOC) |
3910 			TRB_TLBPC(last_burst_pkt_count) |
3911 			sia_frame_id |
3912 			(i ? ep_ring->cycle_state : !start_cycle);
3913 
3914 		/* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
3915 		if (!xep->use_extended_tbc)
3916 			field |= TRB_TBC(burst_count);
3917 
3918 		/* fill the rest of the TRB fields, and remaining normal TRBs */
3919 		for (j = 0; j < trbs_per_td; j++) {
3920 			u32 remainder = 0;
3921 
3922 			/* only first TRB is isoc, overwrite otherwise */
3923 			if (!first_trb)
3924 				field = TRB_TYPE(TRB_NORMAL) |
3925 					ep_ring->cycle_state;
3926 
3927 			/* Only set interrupt on short packet for IN EPs */
3928 			if (usb_urb_dir_in(urb))
3929 				field |= TRB_ISP;
3930 
3931 			/* Set the chain bit for all except the last TRB  */
3932 			if (j < trbs_per_td - 1) {
3933 				more_trbs_coming = true;
3934 				field |= TRB_CHAIN;
3935 			} else {
3936 				more_trbs_coming = false;
3937 				td->last_trb = ep_ring->enqueue;
3938 				field |= TRB_IOC;
3939 				if (trb_block_event_intr(xhci, num_tds, i))
3940 					field |= TRB_BEI;
3941 			}
3942 			/* Calculate TRB length */
3943 			trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3944 			if (trb_buff_len > td_remain_len)
3945 				trb_buff_len = td_remain_len;
3946 
3947 			/* Set the TRB length, TD size, & interrupter fields. */
3948 			remainder = xhci_td_remainder(xhci, running_total,
3949 						   trb_buff_len, td_len,
3950 						   urb, more_trbs_coming);
3951 
3952 			length_field = TRB_LEN(trb_buff_len) |
3953 				TRB_INTR_TARGET(0);
3954 
3955 			/* xhci 1.1 with ETE uses TD Size field for TBC */
3956 			if (first_trb && xep->use_extended_tbc)
3957 				length_field |= TRB_TD_SIZE_TBC(burst_count);
3958 			else
3959 				length_field |= TRB_TD_SIZE(remainder);
3960 			first_trb = false;
3961 
3962 			queue_trb(xhci, ep_ring, more_trbs_coming,
3963 				lower_32_bits(addr),
3964 				upper_32_bits(addr),
3965 				length_field,
3966 				field);
3967 			running_total += trb_buff_len;
3968 
3969 			addr += trb_buff_len;
3970 			td_remain_len -= trb_buff_len;
3971 		}
3972 
3973 		/* Check TD length */
3974 		if (running_total != td_len) {
3975 			xhci_err(xhci, "ISOC TD length unmatch\n");
3976 			ret = -EINVAL;
3977 			goto cleanup;
3978 		}
3979 	}
3980 
3981 	/* store the next frame id */
3982 	if (HCC_CFC(xhci->hcc_params))
3983 		xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
3984 
3985 	if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3986 		if (xhci->quirks & XHCI_AMD_PLL_FIX)
3987 			usb_amd_quirk_pll_disable();
3988 	}
3989 	xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3990 
3991 	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3992 			start_cycle, start_trb);
3993 	return 0;
3994 cleanup:
3995 	/* Clean up a partially enqueued isoc transfer. */
3996 
3997 	for (i--; i >= 0; i--)
3998 		list_del_init(&urb_priv->td[i].td_list);
3999 
4000 	/* Use the first TD as a temporary variable to turn the TDs we've queued
4001 	 * into No-ops with a software-owned cycle bit. That way the hardware
4002 	 * won't accidentally start executing bogus TDs when we partially
4003 	 * overwrite them.  td->first_trb and td->start_seg are already set.
4004 	 */
4005 	urb_priv->td[0].last_trb = ep_ring->enqueue;
4006 	/* Every TRB except the first & last will have its cycle bit flipped. */
4007 	td_to_noop(xhci, ep_ring, &urb_priv->td[0], true);
4008 
4009 	/* Reset the ring enqueue back to the first TRB and its cycle bit. */
4010 	ep_ring->enqueue = urb_priv->td[0].first_trb;
4011 	ep_ring->enq_seg = urb_priv->td[0].start_seg;
4012 	ep_ring->cycle_state = start_cycle;
4013 	ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
4014 	usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
4015 	return ret;
4016 }
4017 
4018 /*
4019  * Check transfer ring to guarantee there is enough room for the urb.
4020  * Update ISO URB start_frame and interval.
4021  * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
4022  * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
4023  * Contiguous Frame ID is not supported by HC.
4024  */
xhci_queue_isoc_tx_prepare(struct xhci_hcd * xhci,gfp_t mem_flags,struct urb * urb,int slot_id,unsigned int ep_index)4025 int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
4026 		struct urb *urb, int slot_id, unsigned int ep_index)
4027 {
4028 	struct xhci_virt_device *xdev;
4029 	struct xhci_ring *ep_ring;
4030 	struct xhci_ep_ctx *ep_ctx;
4031 	int start_frame;
4032 	int num_tds, num_trbs, i;
4033 	int ret;
4034 	struct xhci_virt_ep *xep;
4035 	int ist;
4036 
4037 	xdev = xhci->devs[slot_id];
4038 	xep = &xhci->devs[slot_id]->eps[ep_index];
4039 	ep_ring = xdev->eps[ep_index].ring;
4040 	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
4041 
4042 	num_trbs = 0;
4043 	num_tds = urb->number_of_packets;
4044 	for (i = 0; i < num_tds; i++)
4045 		num_trbs += count_isoc_trbs_needed(urb, i);
4046 
4047 	/* Check the ring to guarantee there is enough room for the whole urb.
4048 	 * Do not insert any td of the urb to the ring if the check failed.
4049 	 */
4050 	ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
4051 			   num_trbs, mem_flags);
4052 	if (ret)
4053 		return ret;
4054 
4055 	/*
4056 	 * Check interval value. This should be done before we start to
4057 	 * calculate the start frame value.
4058 	 */
4059 	check_interval(xhci, urb, ep_ctx);
4060 
4061 	/* Calculate the start frame and put it in urb->start_frame. */
4062 	if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
4063 		if (GET_EP_CTX_STATE(ep_ctx) ==	EP_STATE_RUNNING) {
4064 			urb->start_frame = xep->next_frame_id;
4065 			goto skip_start_over;
4066 		}
4067 	}
4068 
4069 	start_frame = readl(&xhci->run_regs->microframe_index);
4070 	start_frame &= 0x3fff;
4071 	/*
4072 	 * Round up to the next frame and consider the time before trb really
4073 	 * gets scheduled by hardare.
4074 	 */
4075 	ist = HCS_IST(xhci->hcs_params2) & 0x7;
4076 	if (HCS_IST(xhci->hcs_params2) & (1 << 3))
4077 		ist <<= 3;
4078 	start_frame += ist + XHCI_CFC_DELAY;
4079 	start_frame = roundup(start_frame, 8);
4080 
4081 	/*
4082 	 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
4083 	 * is greate than 8 microframes.
4084 	 */
4085 	if (urb->dev->speed == USB_SPEED_LOW ||
4086 			urb->dev->speed == USB_SPEED_FULL) {
4087 		start_frame = roundup(start_frame, urb->interval << 3);
4088 		urb->start_frame = start_frame >> 3;
4089 	} else {
4090 		start_frame = roundup(start_frame, urb->interval);
4091 		urb->start_frame = start_frame;
4092 	}
4093 
4094 skip_start_over:
4095 	ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
4096 
4097 	return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
4098 }
4099 
4100 /****		Command Ring Operations		****/
4101 
4102 /* Generic function for queueing a command TRB on the command ring.
4103  * Check to make sure there's room on the command ring for one command TRB.
4104  * Also check that there's room reserved for commands that must not fail.
4105  * If this is a command that must not fail, meaning command_must_succeed = TRUE,
4106  * then only check for the number of reserved spots.
4107  * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
4108  * because the command event handler may want to resubmit a failed command.
4109  */
queue_command(struct xhci_hcd * xhci,struct xhci_command * cmd,u32 field1,u32 field2,u32 field3,u32 field4,bool command_must_succeed)4110 static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
4111 			 u32 field1, u32 field2,
4112 			 u32 field3, u32 field4, bool command_must_succeed)
4113 {
4114 	int reserved_trbs = xhci->cmd_ring_reserved_trbs;
4115 	int ret;
4116 
4117 	if ((xhci->xhc_state & XHCI_STATE_DYING) ||
4118 		(xhci->xhc_state & XHCI_STATE_HALTED)) {
4119 		xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
4120 		return -ESHUTDOWN;
4121 	}
4122 
4123 	if (!command_must_succeed)
4124 		reserved_trbs++;
4125 
4126 	ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
4127 			reserved_trbs, GFP_ATOMIC);
4128 	if (ret < 0) {
4129 		xhci_err(xhci, "ERR: No room for command on command ring\n");
4130 		if (command_must_succeed)
4131 			xhci_err(xhci, "ERR: Reserved TRB counting for "
4132 					"unfailable commands failed.\n");
4133 		return ret;
4134 	}
4135 
4136 	cmd->command_trb = xhci->cmd_ring->enqueue;
4137 
4138 	/* if there are no other commands queued we start the timeout timer */
4139 	if (list_empty(&xhci->cmd_list)) {
4140 		xhci->current_cmd = cmd;
4141 		xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
4142 	}
4143 
4144 	list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
4145 
4146 	queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
4147 			field4 | xhci->cmd_ring->cycle_state);
4148 	return 0;
4149 }
4150 
4151 /* Queue a slot enable or disable request on the command ring */
xhci_queue_slot_control(struct xhci_hcd * xhci,struct xhci_command * cmd,u32 trb_type,u32 slot_id)4152 int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
4153 		u32 trb_type, u32 slot_id)
4154 {
4155 	return queue_command(xhci, cmd, 0, 0, 0,
4156 			TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
4157 }
4158 
4159 /* Queue an address device command TRB */
xhci_queue_address_device(struct xhci_hcd * xhci,struct xhci_command * cmd,dma_addr_t in_ctx_ptr,u32 slot_id,enum xhci_setup_dev setup)4160 int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4161 		dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
4162 {
4163 	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4164 			upper_32_bits(in_ctx_ptr), 0,
4165 			TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
4166 			| (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
4167 }
4168 
xhci_queue_vendor_command(struct xhci_hcd * xhci,struct xhci_command * cmd,u32 field1,u32 field2,u32 field3,u32 field4)4169 int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
4170 		u32 field1, u32 field2, u32 field3, u32 field4)
4171 {
4172 	return queue_command(xhci, cmd, field1, field2, field3, field4, false);
4173 }
4174 
4175 /* Queue a reset device command TRB */
xhci_queue_reset_device(struct xhci_hcd * xhci,struct xhci_command * cmd,u32 slot_id)4176 int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4177 		u32 slot_id)
4178 {
4179 	return queue_command(xhci, cmd, 0, 0, 0,
4180 			TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
4181 			false);
4182 }
4183 
4184 /* Queue a configure endpoint command TRB */
xhci_queue_configure_endpoint(struct xhci_hcd * xhci,struct xhci_command * cmd,dma_addr_t in_ctx_ptr,u32 slot_id,bool command_must_succeed)4185 int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
4186 		struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
4187 		u32 slot_id, bool command_must_succeed)
4188 {
4189 	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4190 			upper_32_bits(in_ctx_ptr), 0,
4191 			TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
4192 			command_must_succeed);
4193 }
4194 
4195 /* Queue an evaluate context command TRB */
xhci_queue_evaluate_context(struct xhci_hcd * xhci,struct xhci_command * cmd,dma_addr_t in_ctx_ptr,u32 slot_id,bool command_must_succeed)4196 int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
4197 		dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
4198 {
4199 	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4200 			upper_32_bits(in_ctx_ptr), 0,
4201 			TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
4202 			command_must_succeed);
4203 }
4204 
4205 /*
4206  * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4207  * activity on an endpoint that is about to be suspended.
4208  */
xhci_queue_stop_endpoint(struct xhci_hcd * xhci,struct xhci_command * cmd,int slot_id,unsigned int ep_index,int suspend)4209 int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
4210 			     int slot_id, unsigned int ep_index, int suspend)
4211 {
4212 	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4213 	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4214 	u32 type = TRB_TYPE(TRB_STOP_RING);
4215 	u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
4216 
4217 	return queue_command(xhci, cmd, 0, 0, 0,
4218 			trb_slot_id | trb_ep_index | type | trb_suspend, false);
4219 }
4220 
4221 /* Set Transfer Ring Dequeue Pointer command */
xhci_queue_new_dequeue_state(struct xhci_hcd * xhci,unsigned int slot_id,unsigned int ep_index,struct xhci_dequeue_state * deq_state)4222 void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
4223 		unsigned int slot_id, unsigned int ep_index,
4224 		struct xhci_dequeue_state *deq_state)
4225 {
4226 	dma_addr_t addr;
4227 	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4228 	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4229 	u32 trb_stream_id = STREAM_ID_FOR_TRB(deq_state->stream_id);
4230 	u32 trb_sct = 0;
4231 	u32 type = TRB_TYPE(TRB_SET_DEQ);
4232 	struct xhci_virt_ep *ep;
4233 	struct xhci_command *cmd;
4234 	int ret;
4235 
4236 	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
4237 		"Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
4238 		deq_state->new_deq_seg,
4239 		(unsigned long long)deq_state->new_deq_seg->dma,
4240 		deq_state->new_deq_ptr,
4241 		(unsigned long long)xhci_trb_virt_to_dma(
4242 			deq_state->new_deq_seg, deq_state->new_deq_ptr),
4243 		deq_state->new_cycle_state);
4244 
4245 	addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
4246 				    deq_state->new_deq_ptr);
4247 	if (addr == 0) {
4248 		xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4249 		xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
4250 			  deq_state->new_deq_seg, deq_state->new_deq_ptr);
4251 		return;
4252 	}
4253 	ep = &xhci->devs[slot_id]->eps[ep_index];
4254 	if ((ep->ep_state & SET_DEQ_PENDING)) {
4255 		xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4256 		xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
4257 		return;
4258 	}
4259 
4260 	/* This function gets called from contexts where it cannot sleep */
4261 	cmd = xhci_alloc_command(xhci, false, GFP_ATOMIC);
4262 	if (!cmd)
4263 		return;
4264 
4265 	ep->queued_deq_seg = deq_state->new_deq_seg;
4266 	ep->queued_deq_ptr = deq_state->new_deq_ptr;
4267 	if (deq_state->stream_id)
4268 		trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
4269 	ret = queue_command(xhci, cmd,
4270 		lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
4271 		upper_32_bits(addr), trb_stream_id,
4272 		trb_slot_id | trb_ep_index | type, false);
4273 	if (ret < 0) {
4274 		xhci_free_command(xhci, cmd);
4275 		return;
4276 	}
4277 
4278 	/* Stop the TD queueing code from ringing the doorbell until
4279 	 * this command completes.  The HC won't set the dequeue pointer
4280 	 * if the ring is running, and ringing the doorbell starts the
4281 	 * ring running.
4282 	 */
4283 	ep->ep_state |= SET_DEQ_PENDING;
4284 }
4285 
xhci_queue_reset_ep(struct xhci_hcd * xhci,struct xhci_command * cmd,int slot_id,unsigned int ep_index,enum xhci_ep_reset_type reset_type)4286 int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
4287 			int slot_id, unsigned int ep_index,
4288 			enum xhci_ep_reset_type reset_type)
4289 {
4290 	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4291 	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4292 	u32 type = TRB_TYPE(TRB_RESET_EP);
4293 
4294 	if (reset_type == EP_SOFT_RESET)
4295 		type |= TRB_TSP;
4296 
4297 	return queue_command(xhci, cmd, 0, 0, 0,
4298 			trb_slot_id | trb_ep_index | type, false);
4299 }
4300