Lines Matching full:gpu
35 { .name = "etnaviv-gpu,2d" },
43 int etnaviv_gpu_get_param(struct etnaviv_gpu *gpu, u32 param, u64 *value) in etnaviv_gpu_get_param() argument
45 struct etnaviv_drm_private *priv = gpu->drm->dev_private; in etnaviv_gpu_get_param()
49 *value = gpu->identity.model; in etnaviv_gpu_get_param()
53 *value = gpu->identity.revision; in etnaviv_gpu_get_param()
57 *value = gpu->identity.features; in etnaviv_gpu_get_param()
61 *value = gpu->identity.minor_features0; in etnaviv_gpu_get_param()
65 *value = gpu->identity.minor_features1; in etnaviv_gpu_get_param()
69 *value = gpu->identity.minor_features2; in etnaviv_gpu_get_param()
73 *value = gpu->identity.minor_features3; in etnaviv_gpu_get_param()
77 *value = gpu->identity.minor_features4; in etnaviv_gpu_get_param()
81 *value = gpu->identity.minor_features5; in etnaviv_gpu_get_param()
85 *value = gpu->identity.minor_features6; in etnaviv_gpu_get_param()
89 *value = gpu->identity.minor_features7; in etnaviv_gpu_get_param()
93 *value = gpu->identity.minor_features8; in etnaviv_gpu_get_param()
97 *value = gpu->identity.minor_features9; in etnaviv_gpu_get_param()
101 *value = gpu->identity.minor_features10; in etnaviv_gpu_get_param()
105 *value = gpu->identity.minor_features11; in etnaviv_gpu_get_param()
109 *value = gpu->identity.stream_count; in etnaviv_gpu_get_param()
113 *value = gpu->identity.register_max; in etnaviv_gpu_get_param()
117 *value = gpu->identity.thread_count; in etnaviv_gpu_get_param()
121 *value = gpu->identity.vertex_cache_size; in etnaviv_gpu_get_param()
125 *value = gpu->identity.shader_core_count; in etnaviv_gpu_get_param()
129 *value = gpu->identity.pixel_pipes; in etnaviv_gpu_get_param()
133 *value = gpu->identity.vertex_output_buffer_size; in etnaviv_gpu_get_param()
137 *value = gpu->identity.buffer_size; in etnaviv_gpu_get_param()
141 *value = gpu->identity.instruction_count; in etnaviv_gpu_get_param()
145 *value = gpu->identity.num_constants; in etnaviv_gpu_get_param()
149 *value = gpu->identity.varyings_count; in etnaviv_gpu_get_param()
160 DBG("%s: invalid param: %u", dev_name(gpu->dev), param); in etnaviv_gpu_get_param()
168 #define etnaviv_is_model_rev(gpu, mod, rev) \ argument
169 ((gpu)->identity.model == chipModel_##mod && \
170 (gpu)->identity.revision == rev)
174 static void etnaviv_hw_specs(struct etnaviv_gpu *gpu) in etnaviv_hw_specs() argument
176 if (gpu->identity.minor_features0 & in etnaviv_hw_specs()
181 specs[0] = gpu_read(gpu, VIVS_HI_CHIP_SPECS); in etnaviv_hw_specs()
182 specs[1] = gpu_read(gpu, VIVS_HI_CHIP_SPECS_2); in etnaviv_hw_specs()
183 specs[2] = gpu_read(gpu, VIVS_HI_CHIP_SPECS_3); in etnaviv_hw_specs()
184 specs[3] = gpu_read(gpu, VIVS_HI_CHIP_SPECS_4); in etnaviv_hw_specs()
186 gpu->identity.stream_count = etnaviv_field(specs[0], in etnaviv_hw_specs()
188 gpu->identity.register_max = etnaviv_field(specs[0], in etnaviv_hw_specs()
190 gpu->identity.thread_count = etnaviv_field(specs[0], in etnaviv_hw_specs()
192 gpu->identity.vertex_cache_size = etnaviv_field(specs[0], in etnaviv_hw_specs()
194 gpu->identity.shader_core_count = etnaviv_field(specs[0], in etnaviv_hw_specs()
196 gpu->identity.pixel_pipes = etnaviv_field(specs[0], in etnaviv_hw_specs()
198 gpu->identity.vertex_output_buffer_size = in etnaviv_hw_specs()
202 gpu->identity.buffer_size = etnaviv_field(specs[1], in etnaviv_hw_specs()
204 gpu->identity.instruction_count = etnaviv_field(specs[1], in etnaviv_hw_specs()
206 gpu->identity.num_constants = etnaviv_field(specs[1], in etnaviv_hw_specs()
209 gpu->identity.varyings_count = etnaviv_field(specs[2], in etnaviv_hw_specs()
216 gpu->identity.stream_count = streams; in etnaviv_hw_specs()
220 if (gpu->identity.stream_count == 0) { in etnaviv_hw_specs()
221 if (gpu->identity.model >= 0x1000) in etnaviv_hw_specs()
222 gpu->identity.stream_count = 4; in etnaviv_hw_specs()
224 gpu->identity.stream_count = 1; in etnaviv_hw_specs()
228 if (gpu->identity.register_max) in etnaviv_hw_specs()
229 gpu->identity.register_max = 1 << gpu->identity.register_max; in etnaviv_hw_specs()
230 else if (gpu->identity.model == chipModel_GC400) in etnaviv_hw_specs()
231 gpu->identity.register_max = 32; in etnaviv_hw_specs()
233 gpu->identity.register_max = 64; in etnaviv_hw_specs()
236 if (gpu->identity.thread_count) in etnaviv_hw_specs()
237 gpu->identity.thread_count = 1 << gpu->identity.thread_count; in etnaviv_hw_specs()
238 else if (gpu->identity.model == chipModel_GC400) in etnaviv_hw_specs()
239 gpu->identity.thread_count = 64; in etnaviv_hw_specs()
240 else if (gpu->identity.model == chipModel_GC500 || in etnaviv_hw_specs()
241 gpu->identity.model == chipModel_GC530) in etnaviv_hw_specs()
242 gpu->identity.thread_count = 128; in etnaviv_hw_specs()
244 gpu->identity.thread_count = 256; in etnaviv_hw_specs()
246 if (gpu->identity.vertex_cache_size == 0) in etnaviv_hw_specs()
247 gpu->identity.vertex_cache_size = 8; in etnaviv_hw_specs()
249 if (gpu->identity.shader_core_count == 0) { in etnaviv_hw_specs()
250 if (gpu->identity.model >= 0x1000) in etnaviv_hw_specs()
251 gpu->identity.shader_core_count = 2; in etnaviv_hw_specs()
253 gpu->identity.shader_core_count = 1; in etnaviv_hw_specs()
256 if (gpu->identity.pixel_pipes == 0) in etnaviv_hw_specs()
257 gpu->identity.pixel_pipes = 1; in etnaviv_hw_specs()
260 if (gpu->identity.vertex_output_buffer_size) { in etnaviv_hw_specs()
261 gpu->identity.vertex_output_buffer_size = in etnaviv_hw_specs()
262 1 << gpu->identity.vertex_output_buffer_size; in etnaviv_hw_specs()
263 } else if (gpu->identity.model == chipModel_GC400) { in etnaviv_hw_specs()
264 if (gpu->identity.revision < 0x4000) in etnaviv_hw_specs()
265 gpu->identity.vertex_output_buffer_size = 512; in etnaviv_hw_specs()
266 else if (gpu->identity.revision < 0x4200) in etnaviv_hw_specs()
267 gpu->identity.vertex_output_buffer_size = 256; in etnaviv_hw_specs()
269 gpu->identity.vertex_output_buffer_size = 128; in etnaviv_hw_specs()
271 gpu->identity.vertex_output_buffer_size = 512; in etnaviv_hw_specs()
274 switch (gpu->identity.instruction_count) { in etnaviv_hw_specs()
276 if (etnaviv_is_model_rev(gpu, GC2000, 0x5108) || in etnaviv_hw_specs()
277 gpu->identity.model == chipModel_GC880) in etnaviv_hw_specs()
278 gpu->identity.instruction_count = 512; in etnaviv_hw_specs()
280 gpu->identity.instruction_count = 256; in etnaviv_hw_specs()
284 gpu->identity.instruction_count = 1024; in etnaviv_hw_specs()
288 gpu->identity.instruction_count = 2048; in etnaviv_hw_specs()
292 gpu->identity.instruction_count = 256; in etnaviv_hw_specs()
296 if (gpu->identity.num_constants == 0) in etnaviv_hw_specs()
297 gpu->identity.num_constants = 168; in etnaviv_hw_specs()
299 if (gpu->identity.varyings_count == 0) { in etnaviv_hw_specs()
300 if (gpu->identity.minor_features1 & chipMinorFeatures1_HALTI0) in etnaviv_hw_specs()
301 gpu->identity.varyings_count = 12; in etnaviv_hw_specs()
303 gpu->identity.varyings_count = 8; in etnaviv_hw_specs()
310 if (etnaviv_is_model_rev(gpu, GC5000, 0x5434) || in etnaviv_hw_specs()
311 etnaviv_is_model_rev(gpu, GC4000, 0x5222) || in etnaviv_hw_specs()
312 etnaviv_is_model_rev(gpu, GC4000, 0x5245) || in etnaviv_hw_specs()
313 etnaviv_is_model_rev(gpu, GC4000, 0x5208) || in etnaviv_hw_specs()
314 etnaviv_is_model_rev(gpu, GC3000, 0x5435) || in etnaviv_hw_specs()
315 etnaviv_is_model_rev(gpu, GC2200, 0x5244) || in etnaviv_hw_specs()
316 etnaviv_is_model_rev(gpu, GC2100, 0x5108) || in etnaviv_hw_specs()
317 etnaviv_is_model_rev(gpu, GC2000, 0x5108) || in etnaviv_hw_specs()
318 etnaviv_is_model_rev(gpu, GC1500, 0x5246) || in etnaviv_hw_specs()
319 etnaviv_is_model_rev(gpu, GC880, 0x5107) || in etnaviv_hw_specs()
320 etnaviv_is_model_rev(gpu, GC880, 0x5106)) in etnaviv_hw_specs()
321 gpu->identity.varyings_count -= 1; in etnaviv_hw_specs()
324 static void etnaviv_hw_identify(struct etnaviv_gpu *gpu) in etnaviv_hw_identify() argument
328 chipIdentity = gpu_read(gpu, VIVS_HI_CHIP_IDENTITY); in etnaviv_hw_identify()
332 gpu->identity.model = chipModel_GC500; in etnaviv_hw_identify()
333 gpu->identity.revision = etnaviv_field(chipIdentity, in etnaviv_hw_identify()
336 u32 chipDate = gpu_read(gpu, VIVS_HI_CHIP_DATE); in etnaviv_hw_identify()
338 gpu->identity.model = gpu_read(gpu, VIVS_HI_CHIP_MODEL); in etnaviv_hw_identify()
339 gpu->identity.revision = gpu_read(gpu, VIVS_HI_CHIP_REV); in etnaviv_hw_identify()
340 gpu->identity.customer_id = gpu_read(gpu, VIVS_HI_CHIP_CUSTOMER_ID); in etnaviv_hw_identify()
346 if (!etnaviv_is_model_rev(gpu, GC600, 0x19)) { in etnaviv_hw_identify()
347 gpu->identity.product_id = gpu_read(gpu, VIVS_HI_CHIP_PRODUCT_ID); in etnaviv_hw_identify()
348 gpu->identity.eco_id = gpu_read(gpu, VIVS_HI_CHIP_ECO_ID); in etnaviv_hw_identify()
357 if ((gpu->identity.model & 0xff00) == 0x0400 && in etnaviv_hw_identify()
358 gpu->identity.model != chipModel_GC420) { in etnaviv_hw_identify()
359 gpu->identity.model = gpu->identity.model & 0x0400; in etnaviv_hw_identify()
363 if (etnaviv_is_model_rev(gpu, GC300, 0x2201)) { in etnaviv_hw_identify()
364 u32 chipTime = gpu_read(gpu, VIVS_HI_CHIP_TIME); in etnaviv_hw_identify()
371 gpu->identity.revision = 0x1051; in etnaviv_hw_identify()
376 * NXP likes to call the GPU on the i.MX6QP GC2000+, but in in etnaviv_hw_identify()
382 if (etnaviv_is_model_rev(gpu, GC2000, 0xffff5450)) { in etnaviv_hw_identify()
383 gpu->identity.model = chipModel_GC3000; in etnaviv_hw_identify()
384 gpu->identity.revision &= 0xffff; in etnaviv_hw_identify()
387 if (etnaviv_is_model_rev(gpu, GC1000, 0x5037) && (chipDate == 0x20120617)) in etnaviv_hw_identify()
388 gpu->identity.eco_id = 1; in etnaviv_hw_identify()
390 if (etnaviv_is_model_rev(gpu, GC320, 0x5303) && (chipDate == 0x20140511)) in etnaviv_hw_identify()
391 gpu->identity.eco_id = 1; in etnaviv_hw_identify()
394 dev_info(gpu->dev, "model: GC%x, revision: %x\n", in etnaviv_hw_identify()
395 gpu->identity.model, gpu->identity.revision); in etnaviv_hw_identify()
397 gpu->idle_mask = ~VIVS_HI_IDLE_STATE_AXI_LP; in etnaviv_hw_identify()
402 if (etnaviv_fill_identity_from_hwdb(gpu)) in etnaviv_hw_identify()
405 gpu->identity.features = gpu_read(gpu, VIVS_HI_CHIP_FEATURE); in etnaviv_hw_identify()
408 if (gpu->identity.model == chipModel_GC700) in etnaviv_hw_identify()
409 gpu->identity.features &= ~chipFeatures_FAST_CLEAR; in etnaviv_hw_identify()
411 if ((gpu->identity.model == chipModel_GC500 && in etnaviv_hw_identify()
412 gpu->identity.revision < 2) || in etnaviv_hw_identify()
413 (gpu->identity.model == chipModel_GC300 && in etnaviv_hw_identify()
414 gpu->identity.revision < 0x2000)) { in etnaviv_hw_identify()
420 gpu->identity.minor_features0 = 0; in etnaviv_hw_identify()
421 gpu->identity.minor_features1 = 0; in etnaviv_hw_identify()
422 gpu->identity.minor_features2 = 0; in etnaviv_hw_identify()
423 gpu->identity.minor_features3 = 0; in etnaviv_hw_identify()
424 gpu->identity.minor_features4 = 0; in etnaviv_hw_identify()
425 gpu->identity.minor_features5 = 0; in etnaviv_hw_identify()
427 gpu->identity.minor_features0 = in etnaviv_hw_identify()
428 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_0); in etnaviv_hw_identify()
430 if (gpu->identity.minor_features0 & in etnaviv_hw_identify()
432 gpu->identity.minor_features1 = in etnaviv_hw_identify()
433 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_1); in etnaviv_hw_identify()
434 gpu->identity.minor_features2 = in etnaviv_hw_identify()
435 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_2); in etnaviv_hw_identify()
436 gpu->identity.minor_features3 = in etnaviv_hw_identify()
437 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_3); in etnaviv_hw_identify()
438 gpu->identity.minor_features4 = in etnaviv_hw_identify()
439 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_4); in etnaviv_hw_identify()
440 gpu->identity.minor_features5 = in etnaviv_hw_identify()
441 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_5); in etnaviv_hw_identify()
445 if (gpu->identity.model == chipModel_GC600) in etnaviv_hw_identify()
446 gpu->idle_mask = VIVS_HI_IDLE_STATE_TX | in etnaviv_hw_identify()
455 etnaviv_hw_specs(gpu); in etnaviv_hw_identify()
458 static void etnaviv_gpu_load_clock(struct etnaviv_gpu *gpu, u32 clock) in etnaviv_gpu_load_clock() argument
460 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, clock | in etnaviv_gpu_load_clock()
462 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, clock); in etnaviv_gpu_load_clock()
465 static void etnaviv_gpu_update_clock(struct etnaviv_gpu *gpu) in etnaviv_gpu_update_clock() argument
467 if (gpu->identity.minor_features2 & in etnaviv_gpu_update_clock()
469 clk_set_rate(gpu->clk_core, in etnaviv_gpu_update_clock()
470 gpu->base_rate_core >> gpu->freq_scale); in etnaviv_gpu_update_clock()
471 clk_set_rate(gpu->clk_shader, in etnaviv_gpu_update_clock()
472 gpu->base_rate_shader >> gpu->freq_scale); in etnaviv_gpu_update_clock()
474 unsigned int fscale = 1 << (6 - gpu->freq_scale); in etnaviv_gpu_update_clock()
475 u32 clock = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL); in etnaviv_gpu_update_clock()
479 etnaviv_gpu_load_clock(gpu, clock); in etnaviv_gpu_update_clock()
483 static int etnaviv_hw_reset(struct etnaviv_gpu *gpu) in etnaviv_hw_reset() argument
489 /* We hope that the GPU resets in under one second */ in etnaviv_hw_reset()
494 unsigned int fscale = 1 << (6 - gpu->freq_scale); in etnaviv_hw_reset()
496 etnaviv_gpu_load_clock(gpu, control); in etnaviv_hw_reset()
498 /* isolate the GPU. */ in etnaviv_hw_reset()
500 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control); in etnaviv_hw_reset()
502 if (gpu->sec_mode == ETNA_SEC_KERNEL) { in etnaviv_hw_reset()
503 gpu_write(gpu, VIVS_MMUv2_AHB_CONTROL, in etnaviv_hw_reset()
508 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control); in etnaviv_hw_reset()
516 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control); in etnaviv_hw_reset()
518 /* reset GPU isolation. */ in etnaviv_hw_reset()
520 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control); in etnaviv_hw_reset()
523 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE); in etnaviv_hw_reset()
527 dev_dbg(gpu->dev, "FE is not idle\n"); in etnaviv_hw_reset()
532 control = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL); in etnaviv_hw_reset()
534 /* is the GPU idle? */ in etnaviv_hw_reset()
537 dev_dbg(gpu->dev, "GPU is not idle\n"); in etnaviv_hw_reset()
543 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control); in etnaviv_hw_reset()
550 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE); in etnaviv_hw_reset()
551 control = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL); in etnaviv_hw_reset()
553 dev_err(gpu->dev, "GPU failed to reset: FE %sidle, 3D %sidle, 2D %sidle\n", in etnaviv_hw_reset()
561 /* We rely on the GPU running, so program the clock */ in etnaviv_hw_reset()
562 etnaviv_gpu_update_clock(gpu); in etnaviv_hw_reset()
564 gpu->fe_running = false; in etnaviv_hw_reset()
565 gpu->exec_state = -1; in etnaviv_hw_reset()
566 if (gpu->mmu_context) in etnaviv_hw_reset()
567 etnaviv_iommu_context_put(gpu->mmu_context); in etnaviv_hw_reset()
568 gpu->mmu_context = NULL; in etnaviv_hw_reset()
573 static void etnaviv_gpu_enable_mlcg(struct etnaviv_gpu *gpu) in etnaviv_gpu_enable_mlcg() argument
578 ppc = gpu_read(gpu, VIVS_PM_POWER_CONTROLS); in etnaviv_gpu_enable_mlcg()
582 if (gpu->identity.revision == 0x4301 || in etnaviv_gpu_enable_mlcg()
583 gpu->identity.revision == 0x4302) in etnaviv_gpu_enable_mlcg()
586 gpu_write(gpu, VIVS_PM_POWER_CONTROLS, ppc); in etnaviv_gpu_enable_mlcg()
588 pmc = gpu_read(gpu, VIVS_PM_MODULE_CONTROLS); in etnaviv_gpu_enable_mlcg()
591 if (gpu->identity.model >= chipModel_GC400 && in etnaviv_gpu_enable_mlcg()
592 gpu->identity.model != chipModel_GC420 && in etnaviv_gpu_enable_mlcg()
593 !(gpu->identity.minor_features3 & chipMinorFeatures3_BUG_FIXES12)) in etnaviv_gpu_enable_mlcg()
600 if (gpu->identity.revision < 0x5000 && in etnaviv_gpu_enable_mlcg()
601 gpu->identity.minor_features0 & chipMinorFeatures0_HZ && in etnaviv_gpu_enable_mlcg()
602 !(gpu->identity.minor_features1 & in etnaviv_gpu_enable_mlcg()
606 if (gpu->identity.revision < 0x5422) in etnaviv_gpu_enable_mlcg()
610 if (etnaviv_is_model_rev(gpu, GC4000, 0x5222) || in etnaviv_gpu_enable_mlcg()
611 etnaviv_is_model_rev(gpu, GC2000, 0x5108)) in etnaviv_gpu_enable_mlcg()
617 gpu_write(gpu, VIVS_PM_MODULE_CONTROLS, pmc); in etnaviv_gpu_enable_mlcg()
620 void etnaviv_gpu_start_fe(struct etnaviv_gpu *gpu, u32 address, u16 prefetch) in etnaviv_gpu_start_fe() argument
622 gpu_write(gpu, VIVS_FE_COMMAND_ADDRESS, address); in etnaviv_gpu_start_fe()
623 gpu_write(gpu, VIVS_FE_COMMAND_CONTROL, in etnaviv_gpu_start_fe()
627 if (gpu->sec_mode == ETNA_SEC_KERNEL) { in etnaviv_gpu_start_fe()
628 gpu_write(gpu, VIVS_MMUv2_SEC_COMMAND_CONTROL, in etnaviv_gpu_start_fe()
633 gpu->fe_running = true; in etnaviv_gpu_start_fe()
636 static void etnaviv_gpu_start_fe_idleloop(struct etnaviv_gpu *gpu, in etnaviv_gpu_start_fe_idleloop() argument
643 etnaviv_iommu_restore(gpu, context); in etnaviv_gpu_start_fe_idleloop()
646 prefetch = etnaviv_buffer_init(gpu); in etnaviv_gpu_start_fe_idleloop()
647 address = etnaviv_cmdbuf_get_va(&gpu->buffer, in etnaviv_gpu_start_fe_idleloop()
648 &gpu->mmu_context->cmdbuf_mapping); in etnaviv_gpu_start_fe_idleloop()
650 etnaviv_gpu_start_fe(gpu, address, prefetch); in etnaviv_gpu_start_fe_idleloop()
653 static void etnaviv_gpu_setup_pulse_eater(struct etnaviv_gpu *gpu) in etnaviv_gpu_setup_pulse_eater() argument
661 if (etnaviv_is_model_rev(gpu, GC4000, 0x5208) || in etnaviv_gpu_setup_pulse_eater()
662 etnaviv_is_model_rev(gpu, GC4000, 0x5222)) { in etnaviv_gpu_setup_pulse_eater()
667 if (etnaviv_is_model_rev(gpu, GC1000, 0x5039) || in etnaviv_gpu_setup_pulse_eater()
668 etnaviv_is_model_rev(gpu, GC1000, 0x5040)) { in etnaviv_gpu_setup_pulse_eater()
673 if ((gpu->identity.revision > 0x5420) && in etnaviv_gpu_setup_pulse_eater()
674 (gpu->identity.features & chipFeatures_PIPE_3D)) in etnaviv_gpu_setup_pulse_eater()
677 pulse_eater = gpu_read(gpu, VIVS_PM_PULSE_EATER); in etnaviv_gpu_setup_pulse_eater()
681 gpu_write(gpu, VIVS_PM_PULSE_EATER, pulse_eater); in etnaviv_gpu_setup_pulse_eater()
684 static void etnaviv_gpu_hw_init(struct etnaviv_gpu *gpu) in etnaviv_gpu_hw_init() argument
686 if ((etnaviv_is_model_rev(gpu, GC320, 0x5007) || in etnaviv_gpu_hw_init()
687 etnaviv_is_model_rev(gpu, GC320, 0x5220)) && in etnaviv_gpu_hw_init()
688 gpu_read(gpu, VIVS_HI_CHIP_TIME) != 0x2062400) { in etnaviv_gpu_hw_init()
691 mc_memory_debug = gpu_read(gpu, VIVS_MC_DEBUG_MEMORY) & ~0xff; in etnaviv_gpu_hw_init()
693 if (gpu->identity.revision == 0x5007) in etnaviv_gpu_hw_init()
698 gpu_write(gpu, VIVS_MC_DEBUG_MEMORY, mc_memory_debug); in etnaviv_gpu_hw_init()
702 etnaviv_gpu_enable_mlcg(gpu); in etnaviv_gpu_hw_init()
705 * Update GPU AXI cache atttribute to "cacheable, no allocate". in etnaviv_gpu_hw_init()
708 gpu_write(gpu, VIVS_HI_AXI_CONFIG, in etnaviv_gpu_hw_init()
713 if (etnaviv_is_model_rev(gpu, GC2000, 0x5108)) { in etnaviv_gpu_hw_init()
714 u32 bus_config = gpu_read(gpu, VIVS_MC_BUS_CONFIG); in etnaviv_gpu_hw_init()
719 gpu_write(gpu, VIVS_MC_BUS_CONFIG, bus_config); in etnaviv_gpu_hw_init()
722 if (gpu->sec_mode == ETNA_SEC_KERNEL) { in etnaviv_gpu_hw_init()
723 u32 val = gpu_read(gpu, VIVS_MMUv2_AHB_CONTROL); in etnaviv_gpu_hw_init()
725 gpu_write(gpu, VIVS_MMUv2_AHB_CONTROL, val); in etnaviv_gpu_hw_init()
729 etnaviv_gpu_setup_pulse_eater(gpu); in etnaviv_gpu_hw_init()
731 gpu_write(gpu, VIVS_HI_INTR_ENBL, ~0U); in etnaviv_gpu_hw_init()
734 int etnaviv_gpu_init(struct etnaviv_gpu *gpu) in etnaviv_gpu_init() argument
736 struct etnaviv_drm_private *priv = gpu->drm->dev_private; in etnaviv_gpu_init()
739 ret = pm_runtime_get_sync(gpu->dev); in etnaviv_gpu_init()
741 dev_err(gpu->dev, "Failed to enable GPU power domain\n"); in etnaviv_gpu_init()
745 etnaviv_hw_identify(gpu); in etnaviv_gpu_init()
747 if (gpu->identity.model == 0) { in etnaviv_gpu_init()
748 dev_err(gpu->dev, "Unknown GPU model\n"); in etnaviv_gpu_init()
754 if (gpu->identity.features & chipFeatures_PIPE_VG && in etnaviv_gpu_init()
755 gpu->identity.features & chipFeatures_FE20) { in etnaviv_gpu_init()
756 dev_info(gpu->dev, "Ignoring GPU with VG and FE2.0\n"); in etnaviv_gpu_init()
765 if ((gpu->identity.minor_features7 & chipMinorFeatures7_BIT_SECURITY) && in etnaviv_gpu_init()
766 (gpu->identity.minor_features10 & chipMinorFeatures10_SECURITY_AHB)) in etnaviv_gpu_init()
767 gpu->sec_mode = ETNA_SEC_KERNEL; in etnaviv_gpu_init()
769 ret = etnaviv_hw_reset(gpu); in etnaviv_gpu_init()
771 dev_err(gpu->dev, "GPU reset failed\n"); in etnaviv_gpu_init()
775 ret = etnaviv_iommu_global_init(gpu); in etnaviv_gpu_init()
780 * Set the GPU linear window to be at the end of the DMA window, where in etnaviv_gpu_init()
788 if (!(gpu->identity.features & chipFeatures_PIPE_3D) || in etnaviv_gpu_init()
789 (gpu->identity.minor_features0 & chipMinorFeatures0_MC20)) { in etnaviv_gpu_init()
790 u32 dma_mask = (u32)dma_get_required_mask(gpu->dev); in etnaviv_gpu_init()
796 dev_info(gpu->dev, "Need to move linear window on MC1.0, disabling TS\n"); in etnaviv_gpu_init()
798 gpu->identity.features &= ~chipFeatures_FAST_CLEAR; in etnaviv_gpu_init()
802 * If the GPU is part of a system with DMA addressing limitations, in etnaviv_gpu_init()
806 if (dma_addressing_limited(gpu->dev)) in etnaviv_gpu_init()
810 ret = etnaviv_cmdbuf_init(priv->cmdbuf_suballoc, &gpu->buffer, in etnaviv_gpu_init()
813 dev_err(gpu->dev, "could not create command buffer\n"); in etnaviv_gpu_init()
818 spin_lock_init(&gpu->event_spinlock); in etnaviv_gpu_init()
819 init_completion(&gpu->event_free); in etnaviv_gpu_init()
820 bitmap_zero(gpu->event_bitmap, ETNA_NR_EVENTS); in etnaviv_gpu_init()
821 for (i = 0; i < ARRAY_SIZE(gpu->event); i++) in etnaviv_gpu_init()
822 complete(&gpu->event_free); in etnaviv_gpu_init()
825 mutex_lock(&gpu->lock); in etnaviv_gpu_init()
826 etnaviv_gpu_hw_init(gpu); in etnaviv_gpu_init()
827 mutex_unlock(&gpu->lock); in etnaviv_gpu_init()
829 pm_runtime_mark_last_busy(gpu->dev); in etnaviv_gpu_init()
830 pm_runtime_put_autosuspend(gpu->dev); in etnaviv_gpu_init()
832 gpu->initialized = true; in etnaviv_gpu_init()
837 pm_runtime_mark_last_busy(gpu->dev); in etnaviv_gpu_init()
839 pm_runtime_put_autosuspend(gpu->dev); in etnaviv_gpu_init()
850 static void verify_dma(struct etnaviv_gpu *gpu, struct dma_debug *debug) in verify_dma() argument
854 debug->address[0] = gpu_read(gpu, VIVS_FE_DMA_ADDRESS); in verify_dma()
855 debug->state[0] = gpu_read(gpu, VIVS_FE_DMA_DEBUG_STATE); in verify_dma()
858 debug->address[1] = gpu_read(gpu, VIVS_FE_DMA_ADDRESS); in verify_dma()
859 debug->state[1] = gpu_read(gpu, VIVS_FE_DMA_DEBUG_STATE); in verify_dma()
869 int etnaviv_gpu_debugfs(struct etnaviv_gpu *gpu, struct seq_file *m) in etnaviv_gpu_debugfs() argument
875 seq_printf(m, "%s Status:\n", dev_name(gpu->dev)); in etnaviv_gpu_debugfs()
877 ret = pm_runtime_get_sync(gpu->dev); in etnaviv_gpu_debugfs()
881 dma_lo = gpu_read(gpu, VIVS_FE_DMA_LOW); in etnaviv_gpu_debugfs()
882 dma_hi = gpu_read(gpu, VIVS_FE_DMA_HIGH); in etnaviv_gpu_debugfs()
883 axi = gpu_read(gpu, VIVS_HI_AXI_STATUS); in etnaviv_gpu_debugfs()
884 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE); in etnaviv_gpu_debugfs()
886 verify_dma(gpu, &debug); in etnaviv_gpu_debugfs()
889 seq_printf(m, "\t model: 0x%x\n", gpu->identity.model); in etnaviv_gpu_debugfs()
890 seq_printf(m, "\t revision: 0x%x\n", gpu->identity.revision); in etnaviv_gpu_debugfs()
891 seq_printf(m, "\t product_id: 0x%x\n", gpu->identity.product_id); in etnaviv_gpu_debugfs()
892 seq_printf(m, "\t customer_id: 0x%x\n", gpu->identity.customer_id); in etnaviv_gpu_debugfs()
893 seq_printf(m, "\t eco_id: 0x%x\n", gpu->identity.eco_id); in etnaviv_gpu_debugfs()
897 gpu->identity.features); in etnaviv_gpu_debugfs()
899 gpu->identity.minor_features0); in etnaviv_gpu_debugfs()
901 gpu->identity.minor_features1); in etnaviv_gpu_debugfs()
903 gpu->identity.minor_features2); in etnaviv_gpu_debugfs()
905 gpu->identity.minor_features3); in etnaviv_gpu_debugfs()
907 gpu->identity.minor_features4); in etnaviv_gpu_debugfs()
909 gpu->identity.minor_features5); in etnaviv_gpu_debugfs()
911 gpu->identity.minor_features6); in etnaviv_gpu_debugfs()
913 gpu->identity.minor_features7); in etnaviv_gpu_debugfs()
915 gpu->identity.minor_features8); in etnaviv_gpu_debugfs()
917 gpu->identity.minor_features9); in etnaviv_gpu_debugfs()
919 gpu->identity.minor_features10); in etnaviv_gpu_debugfs()
921 gpu->identity.minor_features11); in etnaviv_gpu_debugfs()
925 gpu->identity.stream_count); in etnaviv_gpu_debugfs()
927 gpu->identity.register_max); in etnaviv_gpu_debugfs()
929 gpu->identity.thread_count); in etnaviv_gpu_debugfs()
931 gpu->identity.vertex_cache_size); in etnaviv_gpu_debugfs()
933 gpu->identity.shader_core_count); in etnaviv_gpu_debugfs()
935 gpu->identity.pixel_pipes); in etnaviv_gpu_debugfs()
937 gpu->identity.vertex_output_buffer_size); in etnaviv_gpu_debugfs()
939 gpu->identity.buffer_size); in etnaviv_gpu_debugfs()
941 gpu->identity.instruction_count); in etnaviv_gpu_debugfs()
943 gpu->identity.num_constants); in etnaviv_gpu_debugfs()
945 gpu->identity.varyings_count); in etnaviv_gpu_debugfs()
949 idle |= ~gpu->idle_mask & ~VIVS_HI_IDLE_STATE_AXI_LP; in etnaviv_gpu_debugfs()
991 if (gpu->identity.features & chipFeatures_DEBUG_MODE) { in etnaviv_gpu_debugfs()
992 u32 read0 = gpu_read(gpu, VIVS_MC_DEBUG_READ0); in etnaviv_gpu_debugfs()
993 u32 read1 = gpu_read(gpu, VIVS_MC_DEBUG_READ1); in etnaviv_gpu_debugfs()
994 u32 write = gpu_read(gpu, VIVS_MC_DEBUG_WRITE); in etnaviv_gpu_debugfs()
1022 pm_runtime_mark_last_busy(gpu->dev); in etnaviv_gpu_debugfs()
1024 pm_runtime_put_autosuspend(gpu->dev); in etnaviv_gpu_debugfs()
1030 void etnaviv_gpu_recover_hang(struct etnaviv_gpu *gpu) in etnaviv_gpu_recover_hang() argument
1034 dev_err(gpu->dev, "recover hung GPU!\n"); in etnaviv_gpu_recover_hang()
1036 if (pm_runtime_get_sync(gpu->dev) < 0) in etnaviv_gpu_recover_hang()
1039 mutex_lock(&gpu->lock); in etnaviv_gpu_recover_hang()
1041 etnaviv_hw_reset(gpu); in etnaviv_gpu_recover_hang()
1043 /* complete all events, the GPU won't do it after the reset */ in etnaviv_gpu_recover_hang()
1044 spin_lock(&gpu->event_spinlock); in etnaviv_gpu_recover_hang()
1045 for_each_set_bit_from(i, gpu->event_bitmap, ETNA_NR_EVENTS) in etnaviv_gpu_recover_hang()
1046 complete(&gpu->event_free); in etnaviv_gpu_recover_hang()
1047 bitmap_zero(gpu->event_bitmap, ETNA_NR_EVENTS); in etnaviv_gpu_recover_hang()
1048 spin_unlock(&gpu->event_spinlock); in etnaviv_gpu_recover_hang()
1050 etnaviv_gpu_hw_init(gpu); in etnaviv_gpu_recover_hang()
1052 mutex_unlock(&gpu->lock); in etnaviv_gpu_recover_hang()
1053 pm_runtime_mark_last_busy(gpu->dev); in etnaviv_gpu_recover_hang()
1055 pm_runtime_put_autosuspend(gpu->dev); in etnaviv_gpu_recover_hang()
1060 struct etnaviv_gpu *gpu; member
1078 return dev_name(f->gpu->dev); in etnaviv_fence_get_timeline_name()
1085 return (s32)(f->gpu->completed_fence - f->base.seqno) >= 0; in etnaviv_fence_signaled()
1102 static struct dma_fence *etnaviv_gpu_fence_alloc(struct etnaviv_gpu *gpu) in etnaviv_gpu_fence_alloc() argument
1107 * GPU lock must already be held, otherwise fence completion order might in etnaviv_gpu_fence_alloc()
1110 lockdep_assert_held(&gpu->lock); in etnaviv_gpu_fence_alloc()
1116 f->gpu = gpu; in etnaviv_gpu_fence_alloc()
1118 dma_fence_init(&f->base, &etnaviv_fence_ops, &gpu->fence_spinlock, in etnaviv_gpu_fence_alloc()
1119 gpu->fence_context, ++gpu->next_fence); in etnaviv_gpu_fence_alloc()
1134 static int event_alloc(struct etnaviv_gpu *gpu, unsigned nr_events, in event_alloc() argument
1143 ret = wait_for_completion_timeout(&gpu->event_free, timeout); in event_alloc()
1146 dev_err(gpu->dev, "wait_for_completion_timeout failed"); in event_alloc()
1154 spin_lock(&gpu->event_spinlock); in event_alloc()
1157 int event = find_first_zero_bit(gpu->event_bitmap, ETNA_NR_EVENTS); in event_alloc()
1160 memset(&gpu->event[event], 0, sizeof(struct etnaviv_event)); in event_alloc()
1161 set_bit(event, gpu->event_bitmap); in event_alloc()
1164 spin_unlock(&gpu->event_spinlock); in event_alloc()
1170 complete(&gpu->event_free); in event_alloc()
1175 static void event_free(struct etnaviv_gpu *gpu, unsigned int event) in event_free() argument
1177 if (!test_bit(event, gpu->event_bitmap)) { in event_free()
1178 dev_warn(gpu->dev, "event %u is already marked as free", in event_free()
1181 clear_bit(event, gpu->event_bitmap); in event_free()
1182 complete(&gpu->event_free); in event_free()
1189 int etnaviv_gpu_wait_fence_interruptible(struct etnaviv_gpu *gpu, in etnaviv_gpu_wait_fence_interruptible() argument
1201 fence = idr_find(&gpu->fence_idr, id); in etnaviv_gpu_wait_fence_interruptible()
1233 * Although the retirement happens under the gpu lock, we don't want to hold
1236 int etnaviv_gpu_wait_obj_inactive(struct etnaviv_gpu *gpu, in etnaviv_gpu_wait_obj_inactive() argument
1248 ret = wait_event_interruptible_timeout(gpu->fence_event, in etnaviv_gpu_wait_obj_inactive()
1259 static void sync_point_perfmon_sample(struct etnaviv_gpu *gpu, in sync_point_perfmon_sample() argument
1269 etnaviv_perfmon_process(gpu, pmr, submit->exec_state); in sync_point_perfmon_sample()
1273 static void sync_point_perfmon_sample_pre(struct etnaviv_gpu *gpu, in sync_point_perfmon_sample_pre() argument
1279 val = gpu_read(gpu, VIVS_PM_POWER_CONTROLS); in sync_point_perfmon_sample_pre()
1281 gpu_write(gpu, VIVS_PM_POWER_CONTROLS, val); in sync_point_perfmon_sample_pre()
1284 val = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL); in sync_point_perfmon_sample_pre()
1286 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, val); in sync_point_perfmon_sample_pre()
1288 sync_point_perfmon_sample(gpu, event, ETNA_PM_PROCESS_PRE); in sync_point_perfmon_sample_pre()
1291 static void sync_point_perfmon_sample_post(struct etnaviv_gpu *gpu, in sync_point_perfmon_sample_post() argument
1298 sync_point_perfmon_sample(gpu, event, ETNA_PM_PROCESS_POST); in sync_point_perfmon_sample_post()
1307 val = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL); in sync_point_perfmon_sample_post()
1309 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, val); in sync_point_perfmon_sample_post()
1312 val = gpu_read(gpu, VIVS_PM_POWER_CONTROLS); in sync_point_perfmon_sample_post()
1314 gpu_write(gpu, VIVS_PM_POWER_CONTROLS, val); in sync_point_perfmon_sample_post()
1318 /* add bo's to gpu's ring, and kick gpu: */
1321 struct etnaviv_gpu *gpu = submit->gpu; in etnaviv_gpu_submit() local
1327 ret = pm_runtime_get_sync(gpu->dev); in etnaviv_gpu_submit()
1329 pm_runtime_put_noidle(gpu->dev); in etnaviv_gpu_submit()
1337 * - a sync point to re-configure gpu and process ETNA_PM_PROCESS_PRE in etnaviv_gpu_submit()
1339 * - a sync point to re-configure gpu, process ETNA_PM_PROCESS_POST requests in etnaviv_gpu_submit()
1345 ret = event_alloc(gpu, nr_events, event); in etnaviv_gpu_submit()
1348 pm_runtime_put_noidle(gpu->dev); in etnaviv_gpu_submit()
1352 mutex_lock(&gpu->lock); in etnaviv_gpu_submit()
1354 gpu_fence = etnaviv_gpu_fence_alloc(gpu); in etnaviv_gpu_submit()
1357 event_free(gpu, event[i]); in etnaviv_gpu_submit()
1362 if (!gpu->fe_running) in etnaviv_gpu_submit()
1363 etnaviv_gpu_start_fe_idleloop(gpu, submit->mmu_context); in etnaviv_gpu_submit()
1367 submit->prev_mmu_context = etnaviv_iommu_context_get(gpu->mmu_context); in etnaviv_gpu_submit()
1370 gpu->event[event[1]].sync_point = &sync_point_perfmon_sample_pre; in etnaviv_gpu_submit()
1372 gpu->event[event[1]].submit = submit; in etnaviv_gpu_submit()
1373 etnaviv_sync_point_queue(gpu, event[1]); in etnaviv_gpu_submit()
1376 gpu->event[event[0]].fence = gpu_fence; in etnaviv_gpu_submit()
1378 etnaviv_buffer_queue(gpu, submit->exec_state, submit->mmu_context, in etnaviv_gpu_submit()
1382 gpu->event[event[2]].sync_point = &sync_point_perfmon_sample_post; in etnaviv_gpu_submit()
1384 gpu->event[event[2]].submit = submit; in etnaviv_gpu_submit()
1385 etnaviv_sync_point_queue(gpu, event[2]); in etnaviv_gpu_submit()
1389 mutex_unlock(&gpu->lock); in etnaviv_gpu_submit()
1396 struct etnaviv_gpu *gpu = container_of(work, struct etnaviv_gpu, in sync_point_worker() local
1398 struct etnaviv_event *event = &gpu->event[gpu->sync_point_event]; in sync_point_worker()
1399 u32 addr = gpu_read(gpu, VIVS_FE_DMA_ADDRESS); in sync_point_worker()
1401 event->sync_point(gpu, event); in sync_point_worker()
1403 event_free(gpu, gpu->sync_point_event); in sync_point_worker()
1405 /* restart FE last to avoid GPU and IRQ racing against this worker */ in sync_point_worker()
1406 etnaviv_gpu_start_fe(gpu, addr + 2, 2); in sync_point_worker()
1409 static void dump_mmu_fault(struct etnaviv_gpu *gpu) in dump_mmu_fault() argument
1414 if (gpu->sec_mode == ETNA_SEC_NONE) in dump_mmu_fault()
1419 status = gpu_read(gpu, status_reg); in dump_mmu_fault()
1420 dev_err_ratelimited(gpu->dev, "MMU fault status 0x%08x\n", status); in dump_mmu_fault()
1428 if (gpu->sec_mode == ETNA_SEC_NONE) in dump_mmu_fault()
1433 dev_err_ratelimited(gpu->dev, "MMU %d fault addr 0x%08x\n", i, in dump_mmu_fault()
1434 gpu_read(gpu, address_reg)); in dump_mmu_fault()
1440 struct etnaviv_gpu *gpu = data; in irq_handler() local
1443 u32 intr = gpu_read(gpu, VIVS_HI_INTR_ACKNOWLEDGE); in irq_handler()
1448 pm_runtime_mark_last_busy(gpu->dev); in irq_handler()
1450 dev_dbg(gpu->dev, "intr 0x%08x\n", intr); in irq_handler()
1453 dev_err(gpu->dev, "AXI bus error\n"); in irq_handler()
1458 dump_mmu_fault(gpu); in irq_handler()
1469 dev_dbg(gpu->dev, "event %u\n", event); in irq_handler()
1471 if (gpu->event[event].sync_point) { in irq_handler()
1472 gpu->sync_point_event = event; in irq_handler()
1473 queue_work(gpu->wq, &gpu->sync_point_work); in irq_handler()
1476 fence = gpu->event[event].fence; in irq_handler()
1480 gpu->event[event].fence = NULL; in irq_handler()
1491 if (fence_after(fence->seqno, gpu->completed_fence)) in irq_handler()
1492 gpu->completed_fence = fence->seqno; in irq_handler()
1495 event_free(gpu, event); in irq_handler()
1504 static int etnaviv_gpu_clk_enable(struct etnaviv_gpu *gpu) in etnaviv_gpu_clk_enable() argument
1508 ret = clk_prepare_enable(gpu->clk_reg); in etnaviv_gpu_clk_enable()
1512 ret = clk_prepare_enable(gpu->clk_bus); in etnaviv_gpu_clk_enable()
1516 ret = clk_prepare_enable(gpu->clk_core); in etnaviv_gpu_clk_enable()
1520 ret = clk_prepare_enable(gpu->clk_shader); in etnaviv_gpu_clk_enable()
1527 clk_disable_unprepare(gpu->clk_core); in etnaviv_gpu_clk_enable()
1529 clk_disable_unprepare(gpu->clk_bus); in etnaviv_gpu_clk_enable()
1531 clk_disable_unprepare(gpu->clk_reg); in etnaviv_gpu_clk_enable()
1536 static int etnaviv_gpu_clk_disable(struct etnaviv_gpu *gpu) in etnaviv_gpu_clk_disable() argument
1538 clk_disable_unprepare(gpu->clk_shader); in etnaviv_gpu_clk_disable()
1539 clk_disable_unprepare(gpu->clk_core); in etnaviv_gpu_clk_disable()
1540 clk_disable_unprepare(gpu->clk_bus); in etnaviv_gpu_clk_disable()
1541 clk_disable_unprepare(gpu->clk_reg); in etnaviv_gpu_clk_disable()
1546 int etnaviv_gpu_wait_idle(struct etnaviv_gpu *gpu, unsigned int timeout_ms) in etnaviv_gpu_wait_idle() argument
1551 u32 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE); in etnaviv_gpu_wait_idle()
1553 if ((idle & gpu->idle_mask) == gpu->idle_mask) in etnaviv_gpu_wait_idle()
1557 dev_warn(gpu->dev, in etnaviv_gpu_wait_idle()
1567 static int etnaviv_gpu_hw_suspend(struct etnaviv_gpu *gpu) in etnaviv_gpu_hw_suspend() argument
1569 if (gpu->initialized && gpu->fe_running) { in etnaviv_gpu_hw_suspend()
1571 mutex_lock(&gpu->lock); in etnaviv_gpu_hw_suspend()
1572 etnaviv_buffer_end(gpu); in etnaviv_gpu_hw_suspend()
1573 mutex_unlock(&gpu->lock); in etnaviv_gpu_hw_suspend()
1580 etnaviv_gpu_wait_idle(gpu, 100); in etnaviv_gpu_hw_suspend()
1582 gpu->fe_running = false; in etnaviv_gpu_hw_suspend()
1585 gpu->exec_state = -1; in etnaviv_gpu_hw_suspend()
1587 return etnaviv_gpu_clk_disable(gpu); in etnaviv_gpu_hw_suspend()
1591 static int etnaviv_gpu_hw_resume(struct etnaviv_gpu *gpu) in etnaviv_gpu_hw_resume() argument
1595 ret = mutex_lock_killable(&gpu->lock); in etnaviv_gpu_hw_resume()
1599 etnaviv_gpu_update_clock(gpu); in etnaviv_gpu_hw_resume()
1600 etnaviv_gpu_hw_init(gpu); in etnaviv_gpu_hw_resume()
1602 mutex_unlock(&gpu->lock); in etnaviv_gpu_hw_resume()
1621 struct etnaviv_gpu *gpu = cdev->devdata; in etnaviv_gpu_cooling_get_cur_state() local
1623 *state = gpu->freq_scale; in etnaviv_gpu_cooling_get_cur_state()
1632 struct etnaviv_gpu *gpu = cdev->devdata; in etnaviv_gpu_cooling_set_cur_state() local
1634 mutex_lock(&gpu->lock); in etnaviv_gpu_cooling_set_cur_state()
1635 gpu->freq_scale = state; in etnaviv_gpu_cooling_set_cur_state()
1636 if (!pm_runtime_suspended(gpu->dev)) in etnaviv_gpu_cooling_set_cur_state()
1637 etnaviv_gpu_update_clock(gpu); in etnaviv_gpu_cooling_set_cur_state()
1638 mutex_unlock(&gpu->lock); in etnaviv_gpu_cooling_set_cur_state()
1654 struct etnaviv_gpu *gpu = dev_get_drvdata(dev); in etnaviv_gpu_bind() local
1658 gpu->cooling = thermal_of_cooling_device_register(dev->of_node, in etnaviv_gpu_bind()
1659 (char *)dev_name(dev), gpu, &cooling_ops); in etnaviv_gpu_bind()
1660 if (IS_ERR(gpu->cooling)) in etnaviv_gpu_bind()
1661 return PTR_ERR(gpu->cooling); in etnaviv_gpu_bind()
1664 gpu->wq = alloc_ordered_workqueue(dev_name(dev), 0); in etnaviv_gpu_bind()
1665 if (!gpu->wq) { in etnaviv_gpu_bind()
1670 ret = etnaviv_sched_init(gpu); in etnaviv_gpu_bind()
1675 ret = pm_runtime_get_sync(gpu->dev); in etnaviv_gpu_bind()
1677 ret = etnaviv_gpu_clk_enable(gpu); in etnaviv_gpu_bind()
1683 gpu->drm = drm; in etnaviv_gpu_bind()
1684 gpu->fence_context = dma_fence_context_alloc(1); in etnaviv_gpu_bind()
1685 idr_init(&gpu->fence_idr); in etnaviv_gpu_bind()
1686 spin_lock_init(&gpu->fence_spinlock); in etnaviv_gpu_bind()
1688 INIT_WORK(&gpu->sync_point_work, sync_point_worker); in etnaviv_gpu_bind()
1689 init_waitqueue_head(&gpu->fence_event); in etnaviv_gpu_bind()
1691 priv->gpu[priv->num_gpus++] = gpu; in etnaviv_gpu_bind()
1693 pm_runtime_mark_last_busy(gpu->dev); in etnaviv_gpu_bind()
1694 pm_runtime_put_autosuspend(gpu->dev); in etnaviv_gpu_bind()
1699 etnaviv_sched_fini(gpu); in etnaviv_gpu_bind()
1702 destroy_workqueue(gpu->wq); in etnaviv_gpu_bind()
1706 thermal_cooling_device_unregister(gpu->cooling); in etnaviv_gpu_bind()
1714 struct etnaviv_gpu *gpu = dev_get_drvdata(dev); in etnaviv_gpu_unbind() local
1716 DBG("%s", dev_name(gpu->dev)); in etnaviv_gpu_unbind()
1718 flush_workqueue(gpu->wq); in etnaviv_gpu_unbind()
1719 destroy_workqueue(gpu->wq); in etnaviv_gpu_unbind()
1721 etnaviv_sched_fini(gpu); in etnaviv_gpu_unbind()
1724 pm_runtime_get_sync(gpu->dev); in etnaviv_gpu_unbind()
1725 pm_runtime_put_sync_suspend(gpu->dev); in etnaviv_gpu_unbind()
1727 etnaviv_gpu_hw_suspend(gpu); in etnaviv_gpu_unbind()
1730 if (gpu->mmu_context) in etnaviv_gpu_unbind()
1731 etnaviv_iommu_context_put(gpu->mmu_context); in etnaviv_gpu_unbind()
1733 if (gpu->initialized) { in etnaviv_gpu_unbind()
1734 etnaviv_cmdbuf_free(&gpu->buffer); in etnaviv_gpu_unbind()
1735 etnaviv_iommu_global_fini(gpu); in etnaviv_gpu_unbind()
1736 gpu->initialized = false; in etnaviv_gpu_unbind()
1739 gpu->drm = NULL; in etnaviv_gpu_unbind()
1740 idr_destroy(&gpu->fence_idr); in etnaviv_gpu_unbind()
1743 thermal_cooling_device_unregister(gpu->cooling); in etnaviv_gpu_unbind()
1744 gpu->cooling = NULL; in etnaviv_gpu_unbind()
1763 struct etnaviv_gpu *gpu; in etnaviv_gpu_platform_probe() local
1766 gpu = devm_kzalloc(dev, sizeof(*gpu), GFP_KERNEL); in etnaviv_gpu_platform_probe()
1767 if (!gpu) in etnaviv_gpu_platform_probe()
1770 gpu->dev = &pdev->dev; in etnaviv_gpu_platform_probe()
1771 mutex_init(&gpu->lock); in etnaviv_gpu_platform_probe()
1772 mutex_init(&gpu->fence_lock); in etnaviv_gpu_platform_probe()
1775 gpu->mmio = devm_platform_ioremap_resource(pdev, 0); in etnaviv_gpu_platform_probe()
1776 if (IS_ERR(gpu->mmio)) in etnaviv_gpu_platform_probe()
1777 return PTR_ERR(gpu->mmio); in etnaviv_gpu_platform_probe()
1780 gpu->irq = platform_get_irq(pdev, 0); in etnaviv_gpu_platform_probe()
1781 if (gpu->irq < 0) { in etnaviv_gpu_platform_probe()
1782 dev_err(dev, "failed to get irq: %d\n", gpu->irq); in etnaviv_gpu_platform_probe()
1783 return gpu->irq; in etnaviv_gpu_platform_probe()
1786 err = devm_request_irq(&pdev->dev, gpu->irq, irq_handler, 0, in etnaviv_gpu_platform_probe()
1787 dev_name(gpu->dev), gpu); in etnaviv_gpu_platform_probe()
1789 dev_err(dev, "failed to request IRQ%u: %d\n", gpu->irq, err); in etnaviv_gpu_platform_probe()
1794 gpu->clk_reg = devm_clk_get_optional(&pdev->dev, "reg"); in etnaviv_gpu_platform_probe()
1795 DBG("clk_reg: %p", gpu->clk_reg); in etnaviv_gpu_platform_probe()
1796 if (IS_ERR(gpu->clk_reg)) in etnaviv_gpu_platform_probe()
1797 return PTR_ERR(gpu->clk_reg); in etnaviv_gpu_platform_probe()
1799 gpu->clk_bus = devm_clk_get_optional(&pdev->dev, "bus"); in etnaviv_gpu_platform_probe()
1800 DBG("clk_bus: %p", gpu->clk_bus); in etnaviv_gpu_platform_probe()
1801 if (IS_ERR(gpu->clk_bus)) in etnaviv_gpu_platform_probe()
1802 return PTR_ERR(gpu->clk_bus); in etnaviv_gpu_platform_probe()
1804 gpu->clk_core = devm_clk_get(&pdev->dev, "core"); in etnaviv_gpu_platform_probe()
1805 DBG("clk_core: %p", gpu->clk_core); in etnaviv_gpu_platform_probe()
1806 if (IS_ERR(gpu->clk_core)) in etnaviv_gpu_platform_probe()
1807 return PTR_ERR(gpu->clk_core); in etnaviv_gpu_platform_probe()
1808 gpu->base_rate_core = clk_get_rate(gpu->clk_core); in etnaviv_gpu_platform_probe()
1810 gpu->clk_shader = devm_clk_get_optional(&pdev->dev, "shader"); in etnaviv_gpu_platform_probe()
1811 DBG("clk_shader: %p", gpu->clk_shader); in etnaviv_gpu_platform_probe()
1812 if (IS_ERR(gpu->clk_shader)) in etnaviv_gpu_platform_probe()
1813 return PTR_ERR(gpu->clk_shader); in etnaviv_gpu_platform_probe()
1814 gpu->base_rate_shader = clk_get_rate(gpu->clk_shader); in etnaviv_gpu_platform_probe()
1817 dev_set_drvdata(dev, gpu); in etnaviv_gpu_platform_probe()
1824 pm_runtime_use_autosuspend(gpu->dev); in etnaviv_gpu_platform_probe()
1825 pm_runtime_set_autosuspend_delay(gpu->dev, 200); in etnaviv_gpu_platform_probe()
1826 pm_runtime_enable(gpu->dev); in etnaviv_gpu_platform_probe()
1847 struct etnaviv_gpu *gpu = dev_get_drvdata(dev); in etnaviv_gpu_rpm_suspend() local
1851 if (atomic_read(&gpu->sched.hw_rq_count)) in etnaviv_gpu_rpm_suspend()
1855 mask = gpu->idle_mask & ~(VIVS_HI_IDLE_STATE_FE | in etnaviv_gpu_rpm_suspend()
1857 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE) & mask; in etnaviv_gpu_rpm_suspend()
1859 dev_warn_ratelimited(dev, "GPU not yet idle, mask: 0x%08x\n", in etnaviv_gpu_rpm_suspend()
1864 return etnaviv_gpu_hw_suspend(gpu); in etnaviv_gpu_rpm_suspend()
1869 struct etnaviv_gpu *gpu = dev_get_drvdata(dev); in etnaviv_gpu_rpm_resume() local
1872 ret = etnaviv_gpu_clk_enable(gpu); in etnaviv_gpu_rpm_resume()
1877 if (gpu->drm && gpu->initialized) { in etnaviv_gpu_rpm_resume()
1878 ret = etnaviv_gpu_hw_resume(gpu); in etnaviv_gpu_rpm_resume()
1880 etnaviv_gpu_clk_disable(gpu); in etnaviv_gpu_rpm_resume()
1896 .name = "etnaviv-gpu",