• Home
  • Raw
  • Download

Lines Matching +full:stm32f7 +full:- +full:i2c

1 // SPDX-License-Identifier: GPL-2.0
3 * Driver for STMicroelectronics STM32F7 I2C controller
5 * This I2C controller is described in the STM32F75xxx and STM32F74xxx Soc
14 * This driver is based on i2c-stm32f4.c
20 #include <linux/i2c.h>
21 #include <linux/i2c-smbus.h>
38 #include "i2c-stm32.h"
40 /* STM32F7 I2C registers */
52 /* STM32F7 I2C control 1 */
82 /* STM32F7 I2C control 2 */
99 /* STM32F7 I2C Own Address 1 */
112 /* STM32F7 I2C Own Address 2 */
122 /* STM32F7 I2C Interrupt Status */
140 /* STM32F7 I2C Interrupt Clear */
148 /* STM32F7 I2C Timing */
183 * struct stm32f7_i2c_regs - i2c f7 registers backup
199 * struct stm32f7_i2c_spec - private i2c specification timing
200 * @rate: I2C bus speed (Hz)
221 * struct stm32f7_i2c_setup - private I2C timing setup parameters
222 * @speed_freq: I2C speed frequency (Hz)
223 * @clock_src: I2C clock source frequency (Hz)
226 * @dnf: Digital filter coefficient (0-16)
241 * struct stm32f7_i2c_timings - private I2C output parameters
259 * struct stm32f7_i2c_msg - client specific data
260 * @addr: 8-bit or 10-bit slave addr, including r/w bit
264 * @stop: last I2C msg to be sent, i.e. STOP to be generated
265 * @smbus: boolean to know if the I2C IP is used in SMBus mode
268 * SMBus block read and SMBus block write - block read process call protocols
271 * This buffer has to be 32-bit aligned to be compliant with memory address
287 * struct stm32f7_i2c_dev - private data of the controller
288 * @adap: I2C adapter for this controller
291 * @complete: completion of I2C message
292 * @clk: hw i2c clock
293 * @bus_rate: I2C clock frequency of the controller
295 * @msg_num: number of I2C messages to be executed
297 * @f7_msg: customized i2c msg for driver usage
298 * @setup: I2C timing input setup
299 * @timing: I2C computed timings
300 * @slave: list of slave devices registered on the I2C bus
302 * @backup_regs: backup of i2c controller registers (for suspend/resume)
304 * @master_mode: boolean to know in which mode the I2C is running (master or
314 * @host_notify_client: SMBus host-notify client
346 * All these values are coming from I2C Specification, Version 6.0, 4th of
350 * and Fast-mode Plus I2C-bus devices
412 stm32f7_i2c_clr_bits(i2c_dev->base + STM32F7_I2C_CR1, mask); in stm32f7_i2c_disable_irq()
423 return ERR_PTR(-EINVAL); in stm32f7_get_specs()
434 setup->clock_src); in stm32f7_i2c_compute_timing()
436 setup->speed_freq); in stm32f7_i2c_compute_timing()
449 specs = stm32f7_get_specs(setup->speed_freq); in stm32f7_i2c_compute_timing()
450 if (specs == ERR_PTR(-EINVAL)) { in stm32f7_i2c_compute_timing()
451 dev_err(i2c_dev->dev, "speed out of bound {%d}\n", in stm32f7_i2c_compute_timing()
452 setup->speed_freq); in stm32f7_i2c_compute_timing()
453 return -EINVAL; in stm32f7_i2c_compute_timing()
456 if ((setup->rise_time > specs->rise_max) || in stm32f7_i2c_compute_timing()
457 (setup->fall_time > specs->fall_max)) { in stm32f7_i2c_compute_timing()
458 dev_err(i2c_dev->dev, in stm32f7_i2c_compute_timing()
460 setup->rise_time, specs->rise_max, in stm32f7_i2c_compute_timing()
461 setup->fall_time, specs->fall_max); in stm32f7_i2c_compute_timing()
462 return -EINVAL; in stm32f7_i2c_compute_timing()
465 if (setup->dnf > STM32F7_I2C_DNF_MAX) { in stm32f7_i2c_compute_timing()
466 dev_err(i2c_dev->dev, in stm32f7_i2c_compute_timing()
468 setup->dnf, STM32F7_I2C_DNF_MAX); in stm32f7_i2c_compute_timing()
469 return -EINVAL; in stm32f7_i2c_compute_timing()
474 (setup->analog_filter ? in stm32f7_i2c_compute_timing()
477 (setup->analog_filter ? in stm32f7_i2c_compute_timing()
479 dnf_delay = setup->dnf * i2cclk; in stm32f7_i2c_compute_timing()
481 sdadel_min = specs->hddat_min + setup->fall_time - in stm32f7_i2c_compute_timing()
482 af_delay_min - (setup->dnf + 3) * i2cclk; in stm32f7_i2c_compute_timing()
484 sdadel_max = specs->vddat_max - setup->rise_time - in stm32f7_i2c_compute_timing()
485 af_delay_max - (setup->dnf + 4) * i2cclk; in stm32f7_i2c_compute_timing()
487 scldel_min = setup->rise_time + specs->sudat_min; in stm32f7_i2c_compute_timing()
494 dev_dbg(i2c_dev->dev, "SDADEL(min/max): %i/%i, SCLDEL(Min): %i\n", in stm32f7_i2c_compute_timing()
514 ret = -ENOMEM; in stm32f7_i2c_compute_timing()
518 v->presc = p; in stm32f7_i2c_compute_timing()
519 v->scldel = l; in stm32f7_i2c_compute_timing()
520 v->sdadel = a; in stm32f7_i2c_compute_timing()
523 list_add_tail(&v->node, in stm32f7_i2c_compute_timing()
535 dev_err(i2c_dev->dev, "no Prescaler solution\n"); in stm32f7_i2c_compute_timing()
536 ret = -EPERM; in stm32f7_i2c_compute_timing()
542 clk_max = NSEC_PER_SEC / RATE_MIN(setup->speed_freq); in stm32f7_i2c_compute_timing()
543 clk_min = NSEC_PER_SEC / setup->speed_freq; in stm32f7_i2c_compute_timing()
548 * - SCL Low Period has to be higher than SCL Clock Low Period in stm32f7_i2c_compute_timing()
549 * defined by I2C Specification. I2C Clock has to be lower than in stm32f7_i2c_compute_timing()
550 * (SCL Low Period - Analog/Digital filters) / 4. in stm32f7_i2c_compute_timing()
551 * - SCL High Period has to be lower than SCL Clock High Period in stm32f7_i2c_compute_timing()
552 * defined by I2C Specification in stm32f7_i2c_compute_timing()
553 * - I2C Clock has to be lower than SCL High Period in stm32f7_i2c_compute_timing()
556 u32 prescaler = (v->presc + 1) * i2cclk; in stm32f7_i2c_compute_timing()
561 if ((tscl_l < specs->l_min) || in stm32f7_i2c_compute_timing()
563 ((tscl_l - af_delay_min - dnf_delay) / 4))) { in stm32f7_i2c_compute_timing()
570 setup->rise_time + setup->fall_time; in stm32f7_i2c_compute_timing()
573 (tscl_h >= specs->h_min) && in stm32f7_i2c_compute_timing()
575 int clk_error = tscl - i2cbus; in stm32f7_i2c_compute_timing()
578 clk_error = -clk_error; in stm32f7_i2c_compute_timing()
582 v->scll = l; in stm32f7_i2c_compute_timing()
583 v->sclh = h; in stm32f7_i2c_compute_timing()
592 dev_err(i2c_dev->dev, "no solution at all\n"); in stm32f7_i2c_compute_timing()
593 ret = -EPERM; in stm32f7_i2c_compute_timing()
597 output->presc = s->presc; in stm32f7_i2c_compute_timing()
598 output->scldel = s->scldel; in stm32f7_i2c_compute_timing()
599 output->sdadel = s->sdadel; in stm32f7_i2c_compute_timing()
600 output->scll = s->scll; in stm32f7_i2c_compute_timing()
601 output->sclh = s->sclh; in stm32f7_i2c_compute_timing()
603 dev_dbg(i2c_dev->dev, in stm32f7_i2c_compute_timing()
605 output->presc, in stm32f7_i2c_compute_timing()
606 output->scldel, output->sdadel, in stm32f7_i2c_compute_timing()
607 output->scll, output->sclh); in stm32f7_i2c_compute_timing()
612 list_del(&v->node); in stm32f7_i2c_compute_timing()
623 while (--i) in stm32f7_get_lower_rate()
636 t->bus_freq_hz = I2C_MAX_STANDARD_MODE_FREQ; in stm32f7_i2c_setup_timing()
637 t->scl_rise_ns = i2c_dev->setup.rise_time; in stm32f7_i2c_setup_timing()
638 t->scl_fall_ns = i2c_dev->setup.fall_time; in stm32f7_i2c_setup_timing()
640 i2c_parse_fw_timings(i2c_dev->dev, t, false); in stm32f7_i2c_setup_timing()
642 if (t->bus_freq_hz > I2C_MAX_FAST_MODE_PLUS_FREQ) { in stm32f7_i2c_setup_timing()
643 dev_err(i2c_dev->dev, "Invalid bus speed (%i>%i)\n", in stm32f7_i2c_setup_timing()
644 t->bus_freq_hz, I2C_MAX_FAST_MODE_PLUS_FREQ); in stm32f7_i2c_setup_timing()
645 return -EINVAL; in stm32f7_i2c_setup_timing()
648 setup->speed_freq = t->bus_freq_hz; in stm32f7_i2c_setup_timing()
649 i2c_dev->setup.rise_time = t->scl_rise_ns; in stm32f7_i2c_setup_timing()
650 i2c_dev->setup.fall_time = t->scl_fall_ns; in stm32f7_i2c_setup_timing()
651 setup->clock_src = clk_get_rate(i2c_dev->clk); in stm32f7_i2c_setup_timing()
653 if (!setup->clock_src) { in stm32f7_i2c_setup_timing()
654 dev_err(i2c_dev->dev, "clock rate is 0\n"); in stm32f7_i2c_setup_timing()
655 return -EINVAL; in stm32f7_i2c_setup_timing()
660 &i2c_dev->timing); in stm32f7_i2c_setup_timing()
662 dev_err(i2c_dev->dev, in stm32f7_i2c_setup_timing()
663 "failed to compute I2C timings.\n"); in stm32f7_i2c_setup_timing()
664 if (setup->speed_freq <= I2C_MAX_STANDARD_MODE_FREQ) in stm32f7_i2c_setup_timing()
666 setup->speed_freq = in stm32f7_i2c_setup_timing()
667 stm32f7_get_lower_rate(setup->speed_freq); in stm32f7_i2c_setup_timing()
668 dev_warn(i2c_dev->dev, in stm32f7_i2c_setup_timing()
669 "downgrade I2C Speed Freq to (%i)\n", in stm32f7_i2c_setup_timing()
670 setup->speed_freq); in stm32f7_i2c_setup_timing()
675 dev_err(i2c_dev->dev, "Impossible to compute I2C timings.\n"); in stm32f7_i2c_setup_timing()
679 dev_dbg(i2c_dev->dev, "I2C Speed(%i), Clk Source(%i)\n", in stm32f7_i2c_setup_timing()
680 setup->speed_freq, setup->clock_src); in stm32f7_i2c_setup_timing()
681 dev_dbg(i2c_dev->dev, "I2C Rise(%i) and Fall(%i) Time\n", in stm32f7_i2c_setup_timing()
682 setup->rise_time, setup->fall_time); in stm32f7_i2c_setup_timing()
683 dev_dbg(i2c_dev->dev, "I2C Analog Filter(%s), DNF(%i)\n", in stm32f7_i2c_setup_timing()
684 (setup->analog_filter ? "On" : "Off"), setup->dnf); in stm32f7_i2c_setup_timing()
686 i2c_dev->bus_rate = setup->speed_freq; in stm32f7_i2c_setup_timing()
693 void __iomem *base = i2c_dev->base; in stm32f7_i2c_disable_dma_req()
702 struct stm32_i2c_dma *dma = i2c_dev->dma; in stm32f7_i2c_dma_callback()
703 struct device *dev = dma->chan_using->device->dev; in stm32f7_i2c_dma_callback()
706 dma_unmap_single(dev, dma->dma_buf, dma->dma_len, dma->dma_data_dir); in stm32f7_i2c_dma_callback()
707 complete(&dma->dma_complete); in stm32f7_i2c_dma_callback()
712 struct stm32f7_i2c_timings *t = &i2c_dev->timing; in stm32f7_i2c_hw_config()
716 timing |= STM32F7_I2C_TIMINGR_PRESC(t->presc); in stm32f7_i2c_hw_config()
717 timing |= STM32F7_I2C_TIMINGR_SCLDEL(t->scldel); in stm32f7_i2c_hw_config()
718 timing |= STM32F7_I2C_TIMINGR_SDADEL(t->sdadel); in stm32f7_i2c_hw_config()
719 timing |= STM32F7_I2C_TIMINGR_SCLH(t->sclh); in stm32f7_i2c_hw_config()
720 timing |= STM32F7_I2C_TIMINGR_SCLL(t->scll); in stm32f7_i2c_hw_config()
721 writel_relaxed(timing, i2c_dev->base + STM32F7_I2C_TIMINGR); in stm32f7_i2c_hw_config()
723 /* Enable I2C */ in stm32f7_i2c_hw_config()
724 if (i2c_dev->setup.analog_filter) in stm32f7_i2c_hw_config()
725 stm32f7_i2c_clr_bits(i2c_dev->base + STM32F7_I2C_CR1, in stm32f7_i2c_hw_config()
728 stm32f7_i2c_set_bits(i2c_dev->base + STM32F7_I2C_CR1, in stm32f7_i2c_hw_config()
732 stm32f7_i2c_clr_bits(i2c_dev->base + STM32F7_I2C_CR1, in stm32f7_i2c_hw_config()
734 stm32f7_i2c_set_bits(i2c_dev->base + STM32F7_I2C_CR1, in stm32f7_i2c_hw_config()
735 STM32F7_I2C_CR1_DNF(i2c_dev->setup.dnf)); in stm32f7_i2c_hw_config()
737 stm32f7_i2c_set_bits(i2c_dev->base + STM32F7_I2C_CR1, in stm32f7_i2c_hw_config()
743 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg; in stm32f7_i2c_write_tx_data()
744 void __iomem *base = i2c_dev->base; in stm32f7_i2c_write_tx_data()
746 if (f7_msg->count) { in stm32f7_i2c_write_tx_data()
747 writeb_relaxed(*f7_msg->buf++, base + STM32F7_I2C_TXDR); in stm32f7_i2c_write_tx_data()
748 f7_msg->count--; in stm32f7_i2c_write_tx_data()
754 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg; in stm32f7_i2c_read_rx_data()
755 void __iomem *base = i2c_dev->base; in stm32f7_i2c_read_rx_data()
757 if (f7_msg->count) { in stm32f7_i2c_read_rx_data()
758 *f7_msg->buf++ = readb_relaxed(base + STM32F7_I2C_RXDR); in stm32f7_i2c_read_rx_data()
759 f7_msg->count--; in stm32f7_i2c_read_rx_data()
768 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg; in stm32f7_i2c_reload()
771 if (i2c_dev->use_dma) in stm32f7_i2c_reload()
772 f7_msg->count -= STM32F7_I2C_MAX_LEN; in stm32f7_i2c_reload()
774 cr2 = readl_relaxed(i2c_dev->base + STM32F7_I2C_CR2); in stm32f7_i2c_reload()
777 if (f7_msg->count > STM32F7_I2C_MAX_LEN) { in stm32f7_i2c_reload()
781 cr2 |= STM32F7_I2C_CR2_NBYTES(f7_msg->count); in stm32f7_i2c_reload()
784 writel_relaxed(cr2, i2c_dev->base + STM32F7_I2C_CR2); in stm32f7_i2c_reload()
789 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg; in stm32f7_i2c_smbus_reload()
802 val = f7_msg->buf - sizeof(u8); in stm32f7_i2c_smbus_reload()
803 f7_msg->count = *val; in stm32f7_i2c_smbus_reload()
804 cr2 = readl_relaxed(i2c_dev->base + STM32F7_I2C_CR2); in stm32f7_i2c_smbus_reload()
806 cr2 |= STM32F7_I2C_CR2_NBYTES(f7_msg->count); in stm32f7_i2c_smbus_reload()
807 writel_relaxed(cr2, i2c_dev->base + STM32F7_I2C_CR2); in stm32f7_i2c_smbus_reload()
814 dev_info(i2c_dev->dev, "Trying to recover bus\n"); in stm32f7_i2c_release_bus()
816 stm32f7_i2c_clr_bits(i2c_dev->base + STM32F7_I2C_CR1, in stm32f7_i2c_release_bus()
829 ret = readl_relaxed_poll_timeout(i2c_dev->base + STM32F7_I2C_ISR, in stm32f7_i2c_wait_free_bus()
836 dev_info(i2c_dev->dev, "bus busy\n"); in stm32f7_i2c_wait_free_bus()
838 ret = stm32f7_i2c_release_bus(&i2c_dev->adap); in stm32f7_i2c_wait_free_bus()
840 dev_err(i2c_dev->dev, "Failed to recover the bus (%d)\n", ret); in stm32f7_i2c_wait_free_bus()
844 return -EBUSY; in stm32f7_i2c_wait_free_bus()
850 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg; in stm32f7_i2c_xfer_msg()
851 void __iomem *base = i2c_dev->base; in stm32f7_i2c_xfer_msg()
855 f7_msg->addr = msg->addr; in stm32f7_i2c_xfer_msg()
856 f7_msg->buf = msg->buf; in stm32f7_i2c_xfer_msg()
857 f7_msg->count = msg->len; in stm32f7_i2c_xfer_msg()
858 f7_msg->result = 0; in stm32f7_i2c_xfer_msg()
859 f7_msg->stop = (i2c_dev->msg_id >= i2c_dev->msg_num - 1); in stm32f7_i2c_xfer_msg()
861 reinit_completion(&i2c_dev->complete); in stm32f7_i2c_xfer_msg()
868 if (msg->flags & I2C_M_RD) in stm32f7_i2c_xfer_msg()
873 if (msg->flags & I2C_M_TEN) { in stm32f7_i2c_xfer_msg()
875 cr2 |= STM32F7_I2C_CR2_SADD10(f7_msg->addr); in stm32f7_i2c_xfer_msg()
879 cr2 |= STM32F7_I2C_CR2_SADD7(f7_msg->addr); in stm32f7_i2c_xfer_msg()
884 if (f7_msg->count > STM32F7_I2C_MAX_LEN) { in stm32f7_i2c_xfer_msg()
888 cr2 |= STM32F7_I2C_CR2_NBYTES(f7_msg->count); in stm32f7_i2c_xfer_msg()
900 i2c_dev->use_dma = false; in stm32f7_i2c_xfer_msg()
901 if (i2c_dev->dma && f7_msg->count >= STM32F7_I2C_DMA_LEN_MIN) { in stm32f7_i2c_xfer_msg()
902 ret = stm32_i2c_prep_dma_xfer(i2c_dev->dev, i2c_dev->dma, in stm32f7_i2c_xfer_msg()
903 msg->flags & I2C_M_RD, in stm32f7_i2c_xfer_msg()
904 f7_msg->count, f7_msg->buf, in stm32f7_i2c_xfer_msg()
908 i2c_dev->use_dma = true; in stm32f7_i2c_xfer_msg()
910 dev_warn(i2c_dev->dev, "can't use DMA\n"); in stm32f7_i2c_xfer_msg()
913 if (!i2c_dev->use_dma) { in stm32f7_i2c_xfer_msg()
914 if (msg->flags & I2C_M_RD) in stm32f7_i2c_xfer_msg()
919 if (msg->flags & I2C_M_RD) in stm32f7_i2c_xfer_msg()
928 i2c_dev->master_mode = true; in stm32f7_i2c_xfer_msg()
939 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg; in stm32f7_i2c_smbus_xfer_msg()
940 struct device *dev = i2c_dev->dev; in stm32f7_i2c_smbus_xfer_msg()
941 void __iomem *base = i2c_dev->base; in stm32f7_i2c_smbus_xfer_msg()
945 f7_msg->result = 0; in stm32f7_i2c_smbus_xfer_msg()
946 reinit_completion(&i2c_dev->complete); in stm32f7_i2c_smbus_xfer_msg()
953 if (f7_msg->read_write) in stm32f7_i2c_smbus_xfer_msg()
958 cr2 |= STM32F7_I2C_CR2_SADD7(f7_msg->addr); in stm32f7_i2c_smbus_xfer_msg()
960 f7_msg->smbus_buf[0] = command; in stm32f7_i2c_smbus_xfer_msg()
961 switch (f7_msg->size) { in stm32f7_i2c_smbus_xfer_msg()
963 f7_msg->stop = true; in stm32f7_i2c_smbus_xfer_msg()
964 f7_msg->count = 0; in stm32f7_i2c_smbus_xfer_msg()
967 f7_msg->stop = true; in stm32f7_i2c_smbus_xfer_msg()
968 f7_msg->count = 1; in stm32f7_i2c_smbus_xfer_msg()
971 if (f7_msg->read_write) { in stm32f7_i2c_smbus_xfer_msg()
972 f7_msg->stop = false; in stm32f7_i2c_smbus_xfer_msg()
973 f7_msg->count = 1; in stm32f7_i2c_smbus_xfer_msg()
976 f7_msg->stop = true; in stm32f7_i2c_smbus_xfer_msg()
977 f7_msg->count = 2; in stm32f7_i2c_smbus_xfer_msg()
978 f7_msg->smbus_buf[1] = data->byte; in stm32f7_i2c_smbus_xfer_msg()
982 if (f7_msg->read_write) { in stm32f7_i2c_smbus_xfer_msg()
983 f7_msg->stop = false; in stm32f7_i2c_smbus_xfer_msg()
984 f7_msg->count = 1; in stm32f7_i2c_smbus_xfer_msg()
987 f7_msg->stop = true; in stm32f7_i2c_smbus_xfer_msg()
988 f7_msg->count = 3; in stm32f7_i2c_smbus_xfer_msg()
989 f7_msg->smbus_buf[1] = data->word & 0xff; in stm32f7_i2c_smbus_xfer_msg()
990 f7_msg->smbus_buf[2] = data->word >> 8; in stm32f7_i2c_smbus_xfer_msg()
994 if (f7_msg->read_write) { in stm32f7_i2c_smbus_xfer_msg()
995 f7_msg->stop = false; in stm32f7_i2c_smbus_xfer_msg()
996 f7_msg->count = 1; in stm32f7_i2c_smbus_xfer_msg()
999 f7_msg->stop = true; in stm32f7_i2c_smbus_xfer_msg()
1000 if (data->block[0] > I2C_SMBUS_BLOCK_MAX || in stm32f7_i2c_smbus_xfer_msg()
1001 !data->block[0]) { in stm32f7_i2c_smbus_xfer_msg()
1003 data->block[0]); in stm32f7_i2c_smbus_xfer_msg()
1004 return -EINVAL; in stm32f7_i2c_smbus_xfer_msg()
1006 f7_msg->count = data->block[0] + 2; in stm32f7_i2c_smbus_xfer_msg()
1007 for (i = 1; i < f7_msg->count; i++) in stm32f7_i2c_smbus_xfer_msg()
1008 f7_msg->smbus_buf[i] = data->block[i - 1]; in stm32f7_i2c_smbus_xfer_msg()
1012 f7_msg->stop = false; in stm32f7_i2c_smbus_xfer_msg()
1013 f7_msg->count = 3; in stm32f7_i2c_smbus_xfer_msg()
1014 f7_msg->smbus_buf[1] = data->word & 0xff; in stm32f7_i2c_smbus_xfer_msg()
1015 f7_msg->smbus_buf[2] = data->word >> 8; in stm32f7_i2c_smbus_xfer_msg()
1017 f7_msg->read_write = I2C_SMBUS_READ; in stm32f7_i2c_smbus_xfer_msg()
1020 f7_msg->stop = false; in stm32f7_i2c_smbus_xfer_msg()
1021 if (data->block[0] > I2C_SMBUS_BLOCK_MAX - 1) { in stm32f7_i2c_smbus_xfer_msg()
1023 data->block[0]); in stm32f7_i2c_smbus_xfer_msg()
1024 return -EINVAL; in stm32f7_i2c_smbus_xfer_msg()
1026 f7_msg->count = data->block[0] + 2; in stm32f7_i2c_smbus_xfer_msg()
1027 for (i = 1; i < f7_msg->count; i++) in stm32f7_i2c_smbus_xfer_msg()
1028 f7_msg->smbus_buf[i] = data->block[i - 1]; in stm32f7_i2c_smbus_xfer_msg()
1030 f7_msg->read_write = I2C_SMBUS_READ; in stm32f7_i2c_smbus_xfer_msg()
1033 /* Rely on emulated i2c transfer (through master_xfer) */ in stm32f7_i2c_smbus_xfer_msg()
1034 return -EOPNOTSUPP; in stm32f7_i2c_smbus_xfer_msg()
1036 dev_err(dev, "Unsupported smbus protocol %d\n", f7_msg->size); in stm32f7_i2c_smbus_xfer_msg()
1037 return -EOPNOTSUPP; in stm32f7_i2c_smbus_xfer_msg()
1040 f7_msg->buf = f7_msg->smbus_buf; in stm32f7_i2c_smbus_xfer_msg()
1043 if ((flags & I2C_CLIENT_PEC) && f7_msg->size != I2C_SMBUS_QUICK) { in stm32f7_i2c_smbus_xfer_msg()
1046 if (!f7_msg->read_write) in stm32f7_i2c_smbus_xfer_msg()
1047 f7_msg->count++; in stm32f7_i2c_smbus_xfer_msg()
1055 cr2 |= STM32F7_I2C_CR2_NBYTES(f7_msg->count); in stm32f7_i2c_smbus_xfer_msg()
1066 i2c_dev->use_dma = false; in stm32f7_i2c_smbus_xfer_msg()
1067 if (i2c_dev->dma && f7_msg->count >= STM32F7_I2C_DMA_LEN_MIN) { in stm32f7_i2c_smbus_xfer_msg()
1068 ret = stm32_i2c_prep_dma_xfer(i2c_dev->dev, i2c_dev->dma, in stm32f7_i2c_smbus_xfer_msg()
1070 f7_msg->count, f7_msg->buf, in stm32f7_i2c_smbus_xfer_msg()
1074 i2c_dev->use_dma = true; in stm32f7_i2c_smbus_xfer_msg()
1076 dev_warn(i2c_dev->dev, "can't use DMA\n"); in stm32f7_i2c_smbus_xfer_msg()
1079 if (!i2c_dev->use_dma) { in stm32f7_i2c_smbus_xfer_msg()
1094 i2c_dev->master_mode = true; in stm32f7_i2c_smbus_xfer_msg()
1105 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg; in stm32f7_i2c_smbus_rep_start()
1106 void __iomem *base = i2c_dev->base; in stm32f7_i2c_smbus_rep_start()
1116 switch (f7_msg->size) { in stm32f7_i2c_smbus_rep_start()
1118 f7_msg->count = 1; in stm32f7_i2c_smbus_rep_start()
1122 f7_msg->count = 2; in stm32f7_i2c_smbus_rep_start()
1126 f7_msg->count = 1; in stm32f7_i2c_smbus_rep_start()
1131 f7_msg->buf = f7_msg->smbus_buf; in stm32f7_i2c_smbus_rep_start()
1132 f7_msg->stop = true; in stm32f7_i2c_smbus_rep_start()
1136 f7_msg->count++; in stm32f7_i2c_smbus_rep_start()
1140 cr2 |= STM32F7_I2C_CR2_NBYTES(f7_msg->count); in stm32f7_i2c_smbus_rep_start()
1156 i2c_dev->use_dma = false; in stm32f7_i2c_smbus_rep_start()
1157 if (i2c_dev->dma && f7_msg->count >= STM32F7_I2C_DMA_LEN_MIN && in stm32f7_i2c_smbus_rep_start()
1158 f7_msg->size != I2C_SMBUS_BLOCK_DATA && in stm32f7_i2c_smbus_rep_start()
1159 f7_msg->size != I2C_SMBUS_BLOCK_PROC_CALL) { in stm32f7_i2c_smbus_rep_start()
1160 ret = stm32_i2c_prep_dma_xfer(i2c_dev->dev, i2c_dev->dma, in stm32f7_i2c_smbus_rep_start()
1162 f7_msg->count, f7_msg->buf, in stm32f7_i2c_smbus_rep_start()
1167 i2c_dev->use_dma = true; in stm32f7_i2c_smbus_rep_start()
1169 dev_warn(i2c_dev->dev, "can't use DMA\n"); in stm32f7_i2c_smbus_rep_start()
1172 if (!i2c_dev->use_dma) in stm32f7_i2c_smbus_rep_start()
1187 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg; in stm32f7_i2c_smbus_check_pec()
1190 internal_pec = readl_relaxed(i2c_dev->base + STM32F7_I2C_PECR); in stm32f7_i2c_smbus_check_pec()
1192 switch (f7_msg->size) { in stm32f7_i2c_smbus_check_pec()
1195 received_pec = f7_msg->smbus_buf[1]; in stm32f7_i2c_smbus_check_pec()
1199 received_pec = f7_msg->smbus_buf[2]; in stm32f7_i2c_smbus_check_pec()
1203 count = f7_msg->smbus_buf[0]; in stm32f7_i2c_smbus_check_pec()
1204 received_pec = f7_msg->smbus_buf[count]; in stm32f7_i2c_smbus_check_pec()
1207 dev_err(i2c_dev->dev, "Unsupported smbus protocol for PEC\n"); in stm32f7_i2c_smbus_check_pec()
1208 return -EINVAL; in stm32f7_i2c_smbus_check_pec()
1212 dev_err(i2c_dev->dev, "Bad PEC 0x%02x vs. 0x%02x\n", in stm32f7_i2c_smbus_check_pec()
1214 return -EBADMSG; in stm32f7_i2c_smbus_check_pec()
1227 if (slave->flags & I2C_CLIENT_TEN) { in stm32f7_i2c_is_addr_match()
1229 * For 10-bit addr, addcode = 11110XY with in stm32f7_i2c_is_addr_match()
1233 addr = slave->addr >> 8; in stm32f7_i2c_is_addr_match()
1238 addr = slave->addr & 0x7f; in stm32f7_i2c_is_addr_match()
1248 struct i2c_client *slave = i2c_dev->slave_running; in stm32f7_i2c_slave_start()
1249 void __iomem *base = i2c_dev->base; in stm32f7_i2c_slave_start()
1253 if (i2c_dev->slave_dir) { in stm32f7_i2c_slave_start()
1254 /* Notify i2c slave that new read transfer is starting */ in stm32f7_i2c_slave_start()
1258 * Disable slave TX config in case of I2C combined message in stm32f7_i2c_slave_start()
1259 * (I2C Write followed by I2C Read) in stm32f7_i2c_slave_start()
1275 /* Notify i2c slave that new write transfer is starting */ in stm32f7_i2c_slave_start()
1296 void __iomem *base = i2c_dev->base; in stm32f7_i2c_slave_addr()
1300 isr = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR); in stm32f7_i2c_slave_addr()
1305 if (stm32f7_i2c_is_addr_match(i2c_dev->slave[i], addcode)) { in stm32f7_i2c_slave_addr()
1306 i2c_dev->slave_running = i2c_dev->slave[i]; in stm32f7_i2c_slave_addr()
1307 i2c_dev->slave_dir = dir; in stm32f7_i2c_slave_addr()
1309 /* Start I2C slave processing */ in stm32f7_i2c_slave_addr()
1326 if (i2c_dev->slave[i] == slave) { in stm32f7_i2c_get_slave_id()
1332 dev_err(i2c_dev->dev, "Slave 0x%x not registered\n", slave->addr); in stm32f7_i2c_get_slave_id()
1334 return -ENODEV; in stm32f7_i2c_get_slave_id()
1340 struct device *dev = i2c_dev->dev; in stm32f7_i2c_get_free_slave_id()
1345 * slave[STM32F7_SLAVE_7_10_BITS_ADDR] supports 7-bit and 10-bit slave address in stm32f7_i2c_get_free_slave_id()
1346 * slave[STM32F7_SLAVE_7_BITS_ADDR] supports 7-bit slave address only in stm32f7_i2c_get_free_slave_id()
1348 if (i2c_dev->smbus_mode && (slave->addr == 0x08)) { in stm32f7_i2c_get_free_slave_id()
1349 if (i2c_dev->slave[STM32F7_SLAVE_HOSTNOTIFY]) in stm32f7_i2c_get_free_slave_id()
1355 for (i = STM32F7_I2C_MAX_SLAVE - 1; i > STM32F7_SLAVE_HOSTNOTIFY; i--) { in stm32f7_i2c_get_free_slave_id()
1357 (slave->flags & I2C_CLIENT_TEN)) in stm32f7_i2c_get_free_slave_id()
1359 if (!i2c_dev->slave[i]) { in stm32f7_i2c_get_free_slave_id()
1366 dev_err(dev, "Slave 0x%x could not be registered\n", slave->addr); in stm32f7_i2c_get_free_slave_id()
1368 return -EINVAL; in stm32f7_i2c_get_free_slave_id()
1376 if (i2c_dev->slave[i]) in stm32f7_i2c_is_slave_registered()
1389 if (i2c_dev->slave[i]) in stm32f7_i2c_is_slave_busy()
1398 void __iomem *base = i2c_dev->base; in stm32f7_i2c_slave_isr_event()
1403 status = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR); in stm32f7_i2c_slave_isr_event()
1407 i2c_slave_event(i2c_dev->slave_running, in stm32f7_i2c_slave_isr_event()
1421 val = readb_relaxed(i2c_dev->base + STM32F7_I2C_RXDR); in stm32f7_i2c_slave_isr_event()
1422 ret = i2c_slave_event(i2c_dev->slave_running, in stm32f7_i2c_slave_isr_event()
1426 cr2 = readl_relaxed(i2c_dev->base + STM32F7_I2C_CR2); in stm32f7_i2c_slave_isr_event()
1428 writel_relaxed(cr2, i2c_dev->base + STM32F7_I2C_CR2); in stm32f7_i2c_slave_isr_event()
1437 dev_dbg(i2c_dev->dev, "<%s>: Receive NACK\n", __func__); in stm32f7_i2c_slave_isr_event()
1446 if (i2c_dev->slave_dir) { in stm32f7_i2c_slave_isr_event()
1458 /* Notify i2c slave that a STOP flag has been detected */ in stm32f7_i2c_slave_isr_event()
1459 i2c_slave_event(i2c_dev->slave_running, I2C_SLAVE_STOP, &val); in stm32f7_i2c_slave_isr_event()
1461 i2c_dev->slave_running = NULL; in stm32f7_i2c_slave_isr_event()
1474 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg; in stm32f7_i2c_isr_event()
1475 struct stm32_i2c_dma *dma = i2c_dev->dma; in stm32f7_i2c_isr_event()
1476 void __iomem *base = i2c_dev->base; in stm32f7_i2c_isr_event()
1481 if (!i2c_dev->master_mode) { in stm32f7_i2c_isr_event()
1486 status = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR); in stm32f7_i2c_isr_event()
1498 dev_dbg(i2c_dev->dev, "<%s>: Receive NACK (addr %x)\n", in stm32f7_i2c_isr_event()
1499 __func__, f7_msg->addr); in stm32f7_i2c_isr_event()
1501 if (i2c_dev->use_dma) { in stm32f7_i2c_isr_event()
1503 dmaengine_terminate_all(dma->chan_using); in stm32f7_i2c_isr_event()
1505 f7_msg->result = -ENXIO; in stm32f7_i2c_isr_event()
1520 if (i2c_dev->use_dma && !f7_msg->result) { in stm32f7_i2c_isr_event()
1523 i2c_dev->master_mode = false; in stm32f7_i2c_isr_event()
1524 complete(&i2c_dev->complete); in stm32f7_i2c_isr_event()
1530 if (f7_msg->stop) { in stm32f7_i2c_isr_event()
1533 } else if (i2c_dev->use_dma && !f7_msg->result) { in stm32f7_i2c_isr_event()
1535 } else if (f7_msg->smbus) { in stm32f7_i2c_isr_event()
1538 i2c_dev->msg_id++; in stm32f7_i2c_isr_event()
1539 i2c_dev->msg++; in stm32f7_i2c_isr_event()
1540 stm32f7_i2c_xfer_msg(i2c_dev, i2c_dev->msg); in stm32f7_i2c_isr_event()
1545 if (f7_msg->smbus) in stm32f7_i2c_isr_event()
1557 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg; in stm32f7_i2c_isr_event_thread()
1558 struct stm32_i2c_dma *dma = i2c_dev->dma; in stm32f7_i2c_isr_event_thread()
1566 ret = wait_for_completion_timeout(&i2c_dev->dma->dma_complete, HZ); in stm32f7_i2c_isr_event_thread()
1568 dev_dbg(i2c_dev->dev, "<%s>: Timed out\n", __func__); in stm32f7_i2c_isr_event_thread()
1570 dmaengine_terminate_all(dma->chan_using); in stm32f7_i2c_isr_event_thread()
1571 f7_msg->result = -ETIMEDOUT; in stm32f7_i2c_isr_event_thread()
1574 status = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR); in stm32f7_i2c_isr_event_thread()
1577 if (f7_msg->smbus) { in stm32f7_i2c_isr_event_thread()
1580 i2c_dev->msg_id++; in stm32f7_i2c_isr_event_thread()
1581 i2c_dev->msg++; in stm32f7_i2c_isr_event_thread()
1582 stm32f7_i2c_xfer_msg(i2c_dev, i2c_dev->msg); in stm32f7_i2c_isr_event_thread()
1585 i2c_dev->master_mode = false; in stm32f7_i2c_isr_event_thread()
1586 complete(&i2c_dev->complete); in stm32f7_i2c_isr_event_thread()
1595 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg; in stm32f7_i2c_isr_error()
1596 void __iomem *base = i2c_dev->base; in stm32f7_i2c_isr_error()
1597 struct device *dev = i2c_dev->dev; in stm32f7_i2c_isr_error()
1598 struct stm32_i2c_dma *dma = i2c_dev->dma; in stm32f7_i2c_isr_error()
1601 status = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR); in stm32f7_i2c_isr_error()
1607 stm32f7_i2c_release_bus(&i2c_dev->adap); in stm32f7_i2c_isr_error()
1608 f7_msg->result = -EIO; in stm32f7_i2c_isr_error()
1615 f7_msg->result = -EAGAIN; in stm32f7_i2c_isr_error()
1621 f7_msg->result = -EINVAL; in stm32f7_i2c_isr_error()
1624 if (!i2c_dev->slave_running) { in stm32f7_i2c_isr_error()
1635 if (i2c_dev->use_dma) { in stm32f7_i2c_isr_error()
1637 dmaengine_terminate_all(dma->chan_using); in stm32f7_i2c_isr_error()
1640 i2c_dev->master_mode = false; in stm32f7_i2c_isr_error()
1641 complete(&i2c_dev->complete); in stm32f7_i2c_isr_error()
1650 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg; in stm32f7_i2c_xfer()
1651 struct stm32_i2c_dma *dma = i2c_dev->dma; in stm32f7_i2c_xfer()
1655 i2c_dev->msg = msgs; in stm32f7_i2c_xfer()
1656 i2c_dev->msg_num = num; in stm32f7_i2c_xfer()
1657 i2c_dev->msg_id = 0; in stm32f7_i2c_xfer()
1658 f7_msg->smbus = false; in stm32f7_i2c_xfer()
1660 ret = pm_runtime_resume_and_get(i2c_dev->dev); in stm32f7_i2c_xfer()
1670 time_left = wait_for_completion_timeout(&i2c_dev->complete, in stm32f7_i2c_xfer()
1671 i2c_dev->adap.timeout); in stm32f7_i2c_xfer()
1672 ret = f7_msg->result; in stm32f7_i2c_xfer()
1680 i2c_dev->base + STM32F7_I2C_ISR); in stm32f7_i2c_xfer()
1685 dev_dbg(i2c_dev->dev, "Access to slave 0x%x timed out\n", in stm32f7_i2c_xfer()
1686 i2c_dev->msg->addr); in stm32f7_i2c_xfer()
1687 if (i2c_dev->use_dma) in stm32f7_i2c_xfer()
1688 dmaengine_terminate_all(dma->chan_using); in stm32f7_i2c_xfer()
1690 ret = -ETIMEDOUT; in stm32f7_i2c_xfer()
1694 pm_runtime_mark_last_busy(i2c_dev->dev); in stm32f7_i2c_xfer()
1695 pm_runtime_put_autosuspend(i2c_dev->dev); in stm32f7_i2c_xfer()
1706 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg; in stm32f7_i2c_smbus_xfer()
1707 struct stm32_i2c_dma *dma = i2c_dev->dma; in stm32f7_i2c_smbus_xfer()
1708 struct device *dev = i2c_dev->dev; in stm32f7_i2c_smbus_xfer()
1712 f7_msg->addr = addr; in stm32f7_i2c_smbus_xfer()
1713 f7_msg->size = size; in stm32f7_i2c_smbus_xfer()
1714 f7_msg->read_write = read_write; in stm32f7_i2c_smbus_xfer()
1715 f7_msg->smbus = true; in stm32f7_i2c_smbus_xfer()
1729 timeout = wait_for_completion_timeout(&i2c_dev->complete, in stm32f7_i2c_smbus_xfer()
1730 i2c_dev->adap.timeout); in stm32f7_i2c_smbus_xfer()
1731 ret = f7_msg->result; in stm32f7_i2c_smbus_xfer()
1739 i2c_dev->base + STM32F7_I2C_ISR); in stm32f7_i2c_smbus_xfer()
1744 dev_dbg(dev, "Access to slave 0x%x timed out\n", f7_msg->addr); in stm32f7_i2c_smbus_xfer()
1745 if (i2c_dev->use_dma) in stm32f7_i2c_smbus_xfer()
1746 dmaengine_terminate_all(dma->chan_using); in stm32f7_i2c_smbus_xfer()
1748 ret = -ETIMEDOUT; in stm32f7_i2c_smbus_xfer()
1763 data->byte = f7_msg->smbus_buf[0]; in stm32f7_i2c_smbus_xfer()
1767 data->word = f7_msg->smbus_buf[0] | in stm32f7_i2c_smbus_xfer()
1768 (f7_msg->smbus_buf[1] << 8); in stm32f7_i2c_smbus_xfer()
1772 for (i = 0; i <= f7_msg->smbus_buf[0]; i++) in stm32f7_i2c_smbus_xfer()
1773 data->block[i] = f7_msg->smbus_buf[i]; in stm32f7_i2c_smbus_xfer()
1777 ret = -EINVAL; in stm32f7_i2c_smbus_xfer()
1790 void __iomem *base = i2c_dev->base; in stm32f7_i2c_enable_wakeup()
1793 if (!i2c_dev->wakeup_src) in stm32f7_i2c_enable_wakeup()
1797 device_set_wakeup_enable(i2c_dev->dev, true); in stm32f7_i2c_enable_wakeup()
1800 device_set_wakeup_enable(i2c_dev->dev, false); in stm32f7_i2c_enable_wakeup()
1807 struct stm32f7_i2c_dev *i2c_dev = i2c_get_adapdata(slave->adapter); in stm32f7_i2c_reg_slave()
1808 void __iomem *base = i2c_dev->base; in stm32f7_i2c_reg_slave()
1809 struct device *dev = i2c_dev->dev; in stm32f7_i2c_reg_slave()
1813 if (slave->flags & I2C_CLIENT_PEC) { in stm32f7_i2c_reg_slave()
1815 return -EINVAL; in stm32f7_i2c_reg_slave()
1820 return -EBUSY; in stm32f7_i2c_reg_slave()
1837 i2c_dev->slave[id] = slave; in stm32f7_i2c_reg_slave()
1842 oar1 = readl_relaxed(i2c_dev->base + STM32F7_I2C_OAR1); in stm32f7_i2c_reg_slave()
1844 if (slave->flags & I2C_CLIENT_TEN) { in stm32f7_i2c_reg_slave()
1845 oar1 |= STM32F7_I2C_OAR1_OA1_10(slave->addr); in stm32f7_i2c_reg_slave()
1848 oar1 |= STM32F7_I2C_OAR1_OA1_7(slave->addr); in stm32f7_i2c_reg_slave()
1851 i2c_dev->slave[id] = slave; in stm32f7_i2c_reg_slave()
1852 writel_relaxed(oar1, i2c_dev->base + STM32F7_I2C_OAR1); in stm32f7_i2c_reg_slave()
1857 oar2 = readl_relaxed(i2c_dev->base + STM32F7_I2C_OAR2); in stm32f7_i2c_reg_slave()
1859 if (slave->flags & I2C_CLIENT_TEN) { in stm32f7_i2c_reg_slave()
1860 ret = -EOPNOTSUPP; in stm32f7_i2c_reg_slave()
1864 oar2 |= STM32F7_I2C_OAR2_OA2_7(slave->addr); in stm32f7_i2c_reg_slave()
1866 i2c_dev->slave[id] = slave; in stm32f7_i2c_reg_slave()
1867 writel_relaxed(oar2, i2c_dev->base + STM32F7_I2C_OAR2); in stm32f7_i2c_reg_slave()
1871 dev_err(dev, "I2C slave id not supported\n"); in stm32f7_i2c_reg_slave()
1872 ret = -ENODEV; in stm32f7_i2c_reg_slave()
1879 /* Enable Address match interrupt, error interrupt and enable I2C */ in stm32f7_i2c_reg_slave()
1897 struct stm32f7_i2c_dev *i2c_dev = i2c_get_adapdata(slave->adapter); in stm32f7_i2c_unreg_slave()
1898 void __iomem *base = i2c_dev->base; in stm32f7_i2c_unreg_slave()
1906 WARN_ON(!i2c_dev->slave[id]); in stm32f7_i2c_unreg_slave()
1908 ret = pm_runtime_resume_and_get(i2c_dev->dev); in stm32f7_i2c_unreg_slave()
1920 i2c_dev->slave[id] = NULL; in stm32f7_i2c_unreg_slave()
1927 pm_runtime_mark_last_busy(i2c_dev->dev); in stm32f7_i2c_unreg_slave()
1928 pm_runtime_put_autosuspend(i2c_dev->dev); in stm32f7_i2c_unreg_slave()
1938 if (i2c_dev->bus_rate <= I2C_MAX_FAST_MODE_FREQ || in stm32f7_i2c_write_fm_plus_bits()
1939 IS_ERR_OR_NULL(i2c_dev->regmap)) in stm32f7_i2c_write_fm_plus_bits()
1943 if (i2c_dev->fmp_sreg == i2c_dev->fmp_creg) in stm32f7_i2c_write_fm_plus_bits()
1944 ret = regmap_update_bits(i2c_dev->regmap, in stm32f7_i2c_write_fm_plus_bits()
1945 i2c_dev->fmp_sreg, in stm32f7_i2c_write_fm_plus_bits()
1946 i2c_dev->fmp_mask, in stm32f7_i2c_write_fm_plus_bits()
1947 enable ? i2c_dev->fmp_mask : 0); in stm32f7_i2c_write_fm_plus_bits()
1949 ret = regmap_write(i2c_dev->regmap, in stm32f7_i2c_write_fm_plus_bits()
1950 enable ? i2c_dev->fmp_sreg : in stm32f7_i2c_write_fm_plus_bits()
1951 i2c_dev->fmp_creg, in stm32f7_i2c_write_fm_plus_bits()
1952 i2c_dev->fmp_mask); in stm32f7_i2c_write_fm_plus_bits()
1960 struct device_node *np = pdev->dev.of_node; in stm32f7_i2c_setup_fm_plus_bits()
1963 i2c_dev->regmap = syscon_regmap_lookup_by_phandle(np, "st,syscfg-fmp"); in stm32f7_i2c_setup_fm_plus_bits()
1964 if (IS_ERR(i2c_dev->regmap)) in stm32f7_i2c_setup_fm_plus_bits()
1968 ret = of_property_read_u32_index(np, "st,syscfg-fmp", 1, in stm32f7_i2c_setup_fm_plus_bits()
1969 &i2c_dev->fmp_sreg); in stm32f7_i2c_setup_fm_plus_bits()
1973 i2c_dev->fmp_creg = i2c_dev->fmp_sreg + in stm32f7_i2c_setup_fm_plus_bits()
1974 i2c_dev->setup.fmp_clr_offset; in stm32f7_i2c_setup_fm_plus_bits()
1976 return of_property_read_u32_index(np, "st,syscfg-fmp", 2, in stm32f7_i2c_setup_fm_plus_bits()
1977 &i2c_dev->fmp_mask); in stm32f7_i2c_setup_fm_plus_bits()
1982 struct i2c_adapter *adap = &i2c_dev->adap; in stm32f7_i2c_enable_smbus_host()
1983 void __iomem *base = i2c_dev->base; in stm32f7_i2c_enable_smbus_host()
1990 i2c_dev->host_notify_client = client; in stm32f7_i2c_enable_smbus_host()
2000 void __iomem *base = i2c_dev->base; in stm32f7_i2c_disable_smbus_host()
2002 if (i2c_dev->host_notify_client) { in stm32f7_i2c_disable_smbus_host()
2006 i2c_free_slave_host_notify_device(i2c_dev->host_notify_client); in stm32f7_i2c_disable_smbus_host()
2021 if (i2c_dev->smbus_mode) in stm32f7_i2c_func()
2045 i2c_dev = devm_kzalloc(&pdev->dev, sizeof(*i2c_dev), GFP_KERNEL); in stm32f7_i2c_probe()
2047 return -ENOMEM; in stm32f7_i2c_probe()
2049 i2c_dev->base = devm_platform_get_and_ioremap_resource(pdev, 0, &res); in stm32f7_i2c_probe()
2050 if (IS_ERR(i2c_dev->base)) in stm32f7_i2c_probe()
2051 return PTR_ERR(i2c_dev->base); in stm32f7_i2c_probe()
2052 phy_addr = (dma_addr_t)res->start; in stm32f7_i2c_probe()
2056 if (irq_event != -EPROBE_DEFER) in stm32f7_i2c_probe()
2057 dev_err(&pdev->dev, "Failed to get IRQ event: %d\n", in stm32f7_i2c_probe()
2059 return irq_event ? : -ENOENT; in stm32f7_i2c_probe()
2064 if (irq_error != -EPROBE_DEFER) in stm32f7_i2c_probe()
2065 dev_err(&pdev->dev, "Failed to get IRQ error: %d\n", in stm32f7_i2c_probe()
2067 return irq_error ? : -ENOENT; in stm32f7_i2c_probe()
2070 i2c_dev->wakeup_src = of_property_read_bool(pdev->dev.of_node, in stm32f7_i2c_probe()
2071 "wakeup-source"); in stm32f7_i2c_probe()
2073 i2c_dev->clk = devm_clk_get(&pdev->dev, NULL); in stm32f7_i2c_probe()
2074 if (IS_ERR(i2c_dev->clk)) in stm32f7_i2c_probe()
2075 return dev_err_probe(&pdev->dev, PTR_ERR(i2c_dev->clk), in stm32f7_i2c_probe()
2078 ret = clk_prepare_enable(i2c_dev->clk); in stm32f7_i2c_probe()
2080 dev_err(&pdev->dev, "Failed to prepare_enable clock\n"); in stm32f7_i2c_probe()
2084 rst = devm_reset_control_get(&pdev->dev, NULL); in stm32f7_i2c_probe()
2086 ret = dev_err_probe(&pdev->dev, PTR_ERR(rst), in stm32f7_i2c_probe()
2094 i2c_dev->dev = &pdev->dev; in stm32f7_i2c_probe()
2096 ret = devm_request_threaded_irq(&pdev->dev, irq_event, in stm32f7_i2c_probe()
2100 pdev->name, i2c_dev); in stm32f7_i2c_probe()
2102 dev_err(&pdev->dev, "Failed to request irq event %i\n", in stm32f7_i2c_probe()
2107 ret = devm_request_irq(&pdev->dev, irq_error, stm32f7_i2c_isr_error, 0, in stm32f7_i2c_probe()
2108 pdev->name, i2c_dev); in stm32f7_i2c_probe()
2110 dev_err(&pdev->dev, "Failed to request irq error %i\n", in stm32f7_i2c_probe()
2115 setup = of_device_get_match_data(&pdev->dev); in stm32f7_i2c_probe()
2117 dev_err(&pdev->dev, "Can't get device data\n"); in stm32f7_i2c_probe()
2118 ret = -ENODEV; in stm32f7_i2c_probe()
2121 i2c_dev->setup = *setup; in stm32f7_i2c_probe()
2123 ret = stm32f7_i2c_setup_timing(i2c_dev, &i2c_dev->setup); in stm32f7_i2c_probe()
2128 if (i2c_dev->bus_rate > I2C_MAX_FAST_MODE_FREQ) { in stm32f7_i2c_probe()
2137 adap = &i2c_dev->adap; in stm32f7_i2c_probe()
2139 snprintf(adap->name, sizeof(adap->name), "STM32F7 I2C(%pa)", in stm32f7_i2c_probe()
2140 &res->start); in stm32f7_i2c_probe()
2141 adap->owner = THIS_MODULE; in stm32f7_i2c_probe()
2142 adap->timeout = 2 * HZ; in stm32f7_i2c_probe()
2143 adap->retries = 3; in stm32f7_i2c_probe()
2144 adap->algo = &stm32f7_i2c_algo; in stm32f7_i2c_probe()
2145 adap->dev.parent = &pdev->dev; in stm32f7_i2c_probe()
2146 adap->dev.of_node = pdev->dev.of_node; in stm32f7_i2c_probe()
2148 init_completion(&i2c_dev->complete); in stm32f7_i2c_probe()
2151 i2c_dev->dma = stm32_i2c_dma_request(i2c_dev->dev, phy_addr, in stm32f7_i2c_probe()
2154 if (IS_ERR(i2c_dev->dma)) { in stm32f7_i2c_probe()
2155 ret = PTR_ERR(i2c_dev->dma); in stm32f7_i2c_probe()
2157 if (ret != -ENODEV) in stm32f7_i2c_probe()
2159 dev_dbg(i2c_dev->dev, "No DMA option: fallback using interrupts\n"); in stm32f7_i2c_probe()
2160 i2c_dev->dma = NULL; in stm32f7_i2c_probe()
2163 if (i2c_dev->wakeup_src) { in stm32f7_i2c_probe()
2164 device_set_wakeup_capable(i2c_dev->dev, true); in stm32f7_i2c_probe()
2166 ret = dev_pm_set_wake_irq(i2c_dev->dev, irq_event); in stm32f7_i2c_probe()
2168 dev_err(i2c_dev->dev, "Failed to set wake up irq\n"); in stm32f7_i2c_probe()
2175 pm_runtime_set_autosuspend_delay(i2c_dev->dev, in stm32f7_i2c_probe()
2177 pm_runtime_use_autosuspend(i2c_dev->dev); in stm32f7_i2c_probe()
2178 pm_runtime_set_active(i2c_dev->dev); in stm32f7_i2c_probe()
2179 pm_runtime_enable(i2c_dev->dev); in stm32f7_i2c_probe()
2181 pm_runtime_get_noresume(&pdev->dev); in stm32f7_i2c_probe()
2185 i2c_dev->smbus_mode = of_property_read_bool(pdev->dev.of_node, "smbus"); in stm32f7_i2c_probe()
2191 if (i2c_dev->smbus_mode) { in stm32f7_i2c_probe()
2194 dev_err(i2c_dev->dev, in stm32f7_i2c_probe()
2195 "failed to enable SMBus Host-Notify protocol (%d)\n", in stm32f7_i2c_probe()
2201 dev_info(i2c_dev->dev, "STM32F7 I2C-%d bus adapter\n", adap->nr); in stm32f7_i2c_probe()
2203 pm_runtime_mark_last_busy(i2c_dev->dev); in stm32f7_i2c_probe()
2204 pm_runtime_put_autosuspend(i2c_dev->dev); in stm32f7_i2c_probe()
2212 pm_runtime_put_noidle(i2c_dev->dev); in stm32f7_i2c_probe()
2213 pm_runtime_disable(i2c_dev->dev); in stm32f7_i2c_probe()
2214 pm_runtime_set_suspended(i2c_dev->dev); in stm32f7_i2c_probe()
2215 pm_runtime_dont_use_autosuspend(i2c_dev->dev); in stm32f7_i2c_probe()
2217 if (i2c_dev->wakeup_src) in stm32f7_i2c_probe()
2218 dev_pm_clear_wake_irq(i2c_dev->dev); in stm32f7_i2c_probe()
2221 if (i2c_dev->wakeup_src) in stm32f7_i2c_probe()
2222 device_set_wakeup_capable(i2c_dev->dev, false); in stm32f7_i2c_probe()
2224 if (i2c_dev->dma) { in stm32f7_i2c_probe()
2225 stm32_i2c_dma_free(i2c_dev->dma); in stm32f7_i2c_probe()
2226 i2c_dev->dma = NULL; in stm32f7_i2c_probe()
2233 clk_disable_unprepare(i2c_dev->clk); in stm32f7_i2c_probe()
2244 i2c_del_adapter(&i2c_dev->adap); in stm32f7_i2c_remove()
2245 pm_runtime_get_sync(i2c_dev->dev); in stm32f7_i2c_remove()
2247 if (i2c_dev->wakeup_src) { in stm32f7_i2c_remove()
2248 dev_pm_clear_wake_irq(i2c_dev->dev); in stm32f7_i2c_remove()
2253 device_init_wakeup(i2c_dev->dev, false); in stm32f7_i2c_remove()
2256 pm_runtime_put_noidle(i2c_dev->dev); in stm32f7_i2c_remove()
2257 pm_runtime_disable(i2c_dev->dev); in stm32f7_i2c_remove()
2258 pm_runtime_set_suspended(i2c_dev->dev); in stm32f7_i2c_remove()
2259 pm_runtime_dont_use_autosuspend(i2c_dev->dev); in stm32f7_i2c_remove()
2261 if (i2c_dev->dma) { in stm32f7_i2c_remove()
2262 stm32_i2c_dma_free(i2c_dev->dma); in stm32f7_i2c_remove()
2263 i2c_dev->dma = NULL; in stm32f7_i2c_remove()
2268 clk_disable_unprepare(i2c_dev->clk); in stm32f7_i2c_remove()
2278 clk_disable_unprepare(i2c_dev->clk); in stm32f7_i2c_runtime_suspend()
2289 ret = clk_prepare_enable(i2c_dev->clk); in stm32f7_i2c_runtime_resume()
2303 struct stm32f7_i2c_regs *backup_regs = &i2c_dev->backup_regs; in stm32f7_i2c_regs_backup()
2305 ret = pm_runtime_resume_and_get(i2c_dev->dev); in stm32f7_i2c_regs_backup()
2309 backup_regs->cr1 = readl_relaxed(i2c_dev->base + STM32F7_I2C_CR1); in stm32f7_i2c_regs_backup()
2310 backup_regs->cr2 = readl_relaxed(i2c_dev->base + STM32F7_I2C_CR2); in stm32f7_i2c_regs_backup()
2311 backup_regs->oar1 = readl_relaxed(i2c_dev->base + STM32F7_I2C_OAR1); in stm32f7_i2c_regs_backup()
2312 backup_regs->oar2 = readl_relaxed(i2c_dev->base + STM32F7_I2C_OAR2); in stm32f7_i2c_regs_backup()
2313 backup_regs->tmgr = readl_relaxed(i2c_dev->base + STM32F7_I2C_TIMINGR); in stm32f7_i2c_regs_backup()
2316 pm_runtime_put_sync(i2c_dev->dev); in stm32f7_i2c_regs_backup()
2325 struct stm32f7_i2c_regs *backup_regs = &i2c_dev->backup_regs; in stm32f7_i2c_regs_restore()
2327 ret = pm_runtime_resume_and_get(i2c_dev->dev); in stm32f7_i2c_regs_restore()
2331 cr1 = readl_relaxed(i2c_dev->base + STM32F7_I2C_CR1); in stm32f7_i2c_regs_restore()
2333 stm32f7_i2c_clr_bits(i2c_dev->base + STM32F7_I2C_CR1, in stm32f7_i2c_regs_restore()
2336 writel_relaxed(backup_regs->tmgr, i2c_dev->base + STM32F7_I2C_TIMINGR); in stm32f7_i2c_regs_restore()
2337 writel_relaxed(backup_regs->cr1 & ~STM32F7_I2C_CR1_PE, in stm32f7_i2c_regs_restore()
2338 i2c_dev->base + STM32F7_I2C_CR1); in stm32f7_i2c_regs_restore()
2339 if (backup_regs->cr1 & STM32F7_I2C_CR1_PE) in stm32f7_i2c_regs_restore()
2340 stm32f7_i2c_set_bits(i2c_dev->base + STM32F7_I2C_CR1, in stm32f7_i2c_regs_restore()
2342 writel_relaxed(backup_regs->cr2, i2c_dev->base + STM32F7_I2C_CR2); in stm32f7_i2c_regs_restore()
2343 writel_relaxed(backup_regs->oar1, i2c_dev->base + STM32F7_I2C_OAR1); in stm32f7_i2c_regs_restore()
2344 writel_relaxed(backup_regs->oar2, i2c_dev->base + STM32F7_I2C_OAR2); in stm32f7_i2c_regs_restore()
2347 pm_runtime_put_sync(i2c_dev->dev); in stm32f7_i2c_regs_restore()
2357 i2c_mark_adapter_suspended(&i2c_dev->adap); in stm32f7_i2c_suspend()
2359 if (!device_may_wakeup(dev) && !dev->power.wakeup_path) { in stm32f7_i2c_suspend()
2362 i2c_mark_adapter_resumed(&i2c_dev->adap); in stm32f7_i2c_suspend()
2378 if (!device_may_wakeup(dev) && !dev->power.wakeup_path) { in stm32f7_i2c_resume()
2389 i2c_mark_adapter_resumed(&i2c_dev->adap); in stm32f7_i2c_resume()
2402 { .compatible = "st,stm32f7-i2c", .data = &stm32f7_setup},
2403 { .compatible = "st,stm32mp15-i2c", .data = &stm32mp15_setup},
2410 .name = "stm32f7-i2c",
2421 MODULE_DESCRIPTION("STMicroelectronics STM32F7 I2C driver");