Lines Matching full:par
60 void NVWriteCrtc(struct nvidia_par *par, u8 index, u8 value) in NVWriteCrtc() argument
62 VGA_WR08(par->PCIO, par->IOBase + 0x04, index); in NVWriteCrtc()
63 VGA_WR08(par->PCIO, par->IOBase + 0x05, value); in NVWriteCrtc()
65 u8 NVReadCrtc(struct nvidia_par *par, u8 index) in NVReadCrtc() argument
67 VGA_WR08(par->PCIO, par->IOBase + 0x04, index); in NVReadCrtc()
68 return (VGA_RD08(par->PCIO, par->IOBase + 0x05)); in NVReadCrtc()
70 void NVWriteGr(struct nvidia_par *par, u8 index, u8 value) in NVWriteGr() argument
72 VGA_WR08(par->PVIO, VGA_GFX_I, index); in NVWriteGr()
73 VGA_WR08(par->PVIO, VGA_GFX_D, value); in NVWriteGr()
75 u8 NVReadGr(struct nvidia_par *par, u8 index) in NVReadGr() argument
77 VGA_WR08(par->PVIO, VGA_GFX_I, index); in NVReadGr()
78 return (VGA_RD08(par->PVIO, VGA_GFX_D)); in NVReadGr()
80 void NVWriteSeq(struct nvidia_par *par, u8 index, u8 value) in NVWriteSeq() argument
82 VGA_WR08(par->PVIO, VGA_SEQ_I, index); in NVWriteSeq()
83 VGA_WR08(par->PVIO, VGA_SEQ_D, value); in NVWriteSeq()
85 u8 NVReadSeq(struct nvidia_par *par, u8 index) in NVReadSeq() argument
87 VGA_WR08(par->PVIO, VGA_SEQ_I, index); in NVReadSeq()
88 return (VGA_RD08(par->PVIO, VGA_SEQ_D)); in NVReadSeq()
90 void NVWriteAttr(struct nvidia_par *par, u8 index, u8 value) in NVWriteAttr() argument
94 tmp = VGA_RD08(par->PCIO, par->IOBase + 0x0a); in NVWriteAttr()
95 if (par->paletteEnabled) in NVWriteAttr()
99 VGA_WR08(par->PCIO, VGA_ATT_IW, index); in NVWriteAttr()
100 VGA_WR08(par->PCIO, VGA_ATT_W, value); in NVWriteAttr()
102 u8 NVReadAttr(struct nvidia_par *par, u8 index) in NVReadAttr() argument
106 tmp = VGA_RD08(par->PCIO, par->IOBase + 0x0a); in NVReadAttr()
107 if (par->paletteEnabled) in NVReadAttr()
111 VGA_WR08(par->PCIO, VGA_ATT_IW, index); in NVReadAttr()
112 return (VGA_RD08(par->PCIO, VGA_ATT_R)); in NVReadAttr()
114 void NVWriteMiscOut(struct nvidia_par *par, u8 value) in NVWriteMiscOut() argument
116 VGA_WR08(par->PVIO, VGA_MIS_W, value); in NVWriteMiscOut()
118 u8 NVReadMiscOut(struct nvidia_par *par) in NVReadMiscOut() argument
120 return (VGA_RD08(par->PVIO, VGA_MIS_R)); in NVReadMiscOut()
122 void NVWriteDacMask(struct nvidia_par *par, u8 value) in NVWriteDacMask() argument
124 VGA_WR08(par->PDIO, VGA_PEL_MSK, value); in NVWriteDacMask()
126 void NVWriteDacReadAddr(struct nvidia_par *par, u8 value) in NVWriteDacReadAddr() argument
128 VGA_WR08(par->PDIO, VGA_PEL_IR, value); in NVWriteDacReadAddr()
130 void NVWriteDacWriteAddr(struct nvidia_par *par, u8 value) in NVWriteDacWriteAddr() argument
132 VGA_WR08(par->PDIO, VGA_PEL_IW, value); in NVWriteDacWriteAddr()
134 void NVWriteDacData(struct nvidia_par *par, u8 value) in NVWriteDacData() argument
136 VGA_WR08(par->PDIO, VGA_PEL_D, value); in NVWriteDacData()
138 u8 NVReadDacData(struct nvidia_par *par) in NVReadDacData() argument
140 return (VGA_RD08(par->PDIO, VGA_PEL_D)); in NVReadDacData()
143 static int NVIsConnected(struct nvidia_par *par, int output) in NVIsConnected() argument
145 volatile u32 __iomem *PRAMDAC = par->PRAMDAC0; in NVIsConnected()
163 NV_WR32(par->PRAMDAC0, 0x0610, 0x94050140); in NVIsConnected()
164 NV_WR32(par->PRAMDAC0, 0x0608, NV_RD32(par->PRAMDAC0, 0x0608) | in NVIsConnected()
177 NV_WR32(par->PRAMDAC0, 0x0608, dac0_reg608); in NVIsConnected()
185 static void NVSelectHeadRegisters(struct nvidia_par *par, int head) in NVSelectHeadRegisters() argument
188 par->PCIO = par->PCIO0 + 0x2000; in NVSelectHeadRegisters()
189 par->PCRTC = par->PCRTC0 + 0x800; in NVSelectHeadRegisters()
190 par->PRAMDAC = par->PRAMDAC0 + 0x800; in NVSelectHeadRegisters()
191 par->PDIO = par->PDIO0 + 0x2000; in NVSelectHeadRegisters()
193 par->PCIO = par->PCIO0; in NVSelectHeadRegisters()
194 par->PCRTC = par->PCRTC0; in NVSelectHeadRegisters()
195 par->PRAMDAC = par->PRAMDAC0; in NVSelectHeadRegisters()
196 par->PDIO = par->PDIO0; in NVSelectHeadRegisters()
200 static void nv4GetConfig(struct nvidia_par *par) in nv4GetConfig() argument
202 if (NV_RD32(par->PFB, 0x0000) & 0x00000100) { in nv4GetConfig()
203 par->RamAmountKBytes = in nv4GetConfig()
204 ((NV_RD32(par->PFB, 0x0000) >> 12) & 0x0F) * 1024 * 2 + in nv4GetConfig()
207 switch (NV_RD32(par->PFB, 0x0000) & 0x00000003) { in nv4GetConfig()
209 par->RamAmountKBytes = 1024 * 32; in nv4GetConfig()
212 par->RamAmountKBytes = 1024 * 4; in nv4GetConfig()
215 par->RamAmountKBytes = 1024 * 8; in nv4GetConfig()
219 par->RamAmountKBytes = 1024 * 16; in nv4GetConfig()
223 par->CrystalFreqKHz = (NV_RD32(par->PEXTDEV, 0x0000) & 0x00000040) ? in nv4GetConfig()
225 par->CURSOR = &par->PRAMIN[0x1E00]; in nv4GetConfig()
226 par->MinVClockFreqKHz = 12000; in nv4GetConfig()
227 par->MaxVClockFreqKHz = 350000; in nv4GetConfig()
230 static void nv10GetConfig(struct nvidia_par *par) in nv10GetConfig() argument
233 u32 implementation = par->Chipset & 0x0ff0; in nv10GetConfig()
237 if (!(NV_RD32(par->PMC, 0x0004) & 0x01000001)) { in nv10GetConfig()
238 NV_WR32(par->PMC, 0x0004, 0x01000001); in nv10GetConfig()
243 dev = pci_get_domain_bus_and_slot(pci_domain_nr(par->pci_dev->bus), in nv10GetConfig()
245 if ((par->Chipset & 0xffff) == 0x01a0) { in nv10GetConfig()
249 par->RamAmountKBytes = (((amt >> 6) & 31) + 1) * 1024; in nv10GetConfig()
250 } else if ((par->Chipset & 0xffff) == 0x01f0) { in nv10GetConfig()
254 par->RamAmountKBytes = (((amt >> 4) & 127) + 1) * 1024; in nv10GetConfig()
256 par->RamAmountKBytes = in nv10GetConfig()
257 (NV_RD32(par->PFB, 0x020C) & 0xFFF00000) >> 10; in nv10GetConfig()
261 par->CrystalFreqKHz = (NV_RD32(par->PEXTDEV, 0x0000) & (1 << 6)) ? in nv10GetConfig()
264 if (par->twoHeads && (implementation != 0x0110)) { in nv10GetConfig()
265 if (NV_RD32(par->PEXTDEV, 0x0000) & (1 << 22)) in nv10GetConfig()
266 par->CrystalFreqKHz = 27000; in nv10GetConfig()
269 par->CURSOR = NULL; /* can't set this here */ in nv10GetConfig()
270 par->MinVClockFreqKHz = 12000; in nv10GetConfig()
271 par->MaxVClockFreqKHz = par->twoStagePLL ? 400000 : 350000; in nv10GetConfig()
276 struct nvidia_par *par = info->par; in NVCommonSetup() local
278 u16 implementation = par->Chipset & 0x0ff0; in NVCommonSetup()
298 par->PRAMIN = par->REGS + (0x00710000 / 4); in NVCommonSetup()
299 par->PCRTC0 = par->REGS + (0x00600000 / 4); in NVCommonSetup()
300 par->PRAMDAC0 = par->REGS + (0x00680000 / 4); in NVCommonSetup()
301 par->PFB = par->REGS + (0x00100000 / 4); in NVCommonSetup()
302 par->PFIFO = par->REGS + (0x00002000 / 4); in NVCommonSetup()
303 par->PGRAPH = par->REGS + (0x00400000 / 4); in NVCommonSetup()
304 par->PEXTDEV = par->REGS + (0x00101000 / 4); in NVCommonSetup()
305 par->PTIMER = par->REGS + (0x00009000 / 4); in NVCommonSetup()
306 par->PMC = par->REGS + (0x00000000 / 4); in NVCommonSetup()
307 par->FIFO = par->REGS + (0x00800000 / 4); in NVCommonSetup()
310 par->PCIO0 = (u8 __iomem *) par->REGS + 0x00601000; in NVCommonSetup()
311 par->PDIO0 = (u8 __iomem *) par->REGS + 0x00681000; in NVCommonSetup()
312 par->PVIO = (u8 __iomem *) par->REGS + 0x000C0000; in NVCommonSetup()
314 par->twoHeads = (par->Architecture >= NV_ARCH_10) && in NVCommonSetup()
319 par->fpScaler = (par->FpScale && par->twoHeads && in NVCommonSetup()
322 par->twoStagePLL = (implementation == 0x0310) || in NVCommonSetup()
323 (implementation == 0x0340) || (par->Architecture >= NV_ARCH_40); in NVCommonSetup()
325 par->WaitVSyncPossible = (par->Architecture >= NV_ARCH_10) && in NVCommonSetup()
328 par->BlendingPossible = ((par->Chipset & 0xffff) != 0x0020); in NVCommonSetup()
331 switch (par->Chipset & 0xffff) { in NVCommonSetup()
386 if (par->Architecture == NV_ARCH_04) in NVCommonSetup()
387 nv4GetConfig(par); in NVCommonSetup()
389 nv10GetConfig(par); in NVCommonSetup()
391 NVSelectHeadRegisters(par, 0); in NVCommonSetup()
393 NVLockUnlock(par, 0); in NVCommonSetup()
395 par->IOBase = (NVReadMiscOut(par) & 0x01) ? 0x3d0 : 0x3b0; in NVCommonSetup()
397 par->Television = 0; in NVCommonSetup()
399 nvidia_create_i2c_busses(par); in NVCommonSetup()
400 if (!par->twoHeads) { in NVCommonSetup()
401 par->CRTCnumber = 0; in NVCommonSetup()
411 if ((par->Chipset & 0x0fff) <= 0x0020) in NVCommonSetup()
414 VGA_WR08(par->PCIO, 0x03D4, 0x28); in NVCommonSetup()
415 if (VGA_RD08(par->PCIO, 0x03D5) & 0x80) { in NVCommonSetup()
416 VGA_WR08(par->PCIO, 0x03D4, 0x33); in NVCommonSetup()
417 if (!(VGA_RD08(par->PCIO, 0x03D5) & 0x01)) in NVCommonSetup()
428 if (par->FlatPanel == -1) { in NVCommonSetup()
429 par->FlatPanel = FlatPanel; in NVCommonSetup()
430 par->Television = Television; in NVCommonSetup()
433 "specified\n", par->FlatPanel ? "DFP" : "CRT"); in NVCommonSetup()
444 if (NV_RD32(par->PRAMDAC0, 0x0000052C) & 0x100) in NVCommonSetup()
448 if (NV_RD32(par->PRAMDAC0, 0x0000252C) & 0x100) in NVCommonSetup()
452 analog_on_A = NVIsConnected(par, 0); in NVCommonSetup()
453 analog_on_B = NVIsConnected(par, 1); in NVCommonSetup()
461 VGA_WR08(par->PCIO, 0x03D4, 0x44); in NVCommonSetup()
462 cr44 = VGA_RD08(par->PCIO, 0x03D5); in NVCommonSetup()
464 VGA_WR08(par->PCIO, 0x03D5, 3); in NVCommonSetup()
465 NVSelectHeadRegisters(par, 1); in NVCommonSetup()
466 NVLockUnlock(par, 0); in NVCommonSetup()
468 VGA_WR08(par->PCIO, 0x03D4, 0x28); in NVCommonSetup()
469 slaved_on_B = VGA_RD08(par->PCIO, 0x03D5) & 0x80; in NVCommonSetup()
471 VGA_WR08(par->PCIO, 0x03D4, 0x33); in NVCommonSetup()
472 tvB = !(VGA_RD08(par->PCIO, 0x03D5) & 0x01); in NVCommonSetup()
475 VGA_WR08(par->PCIO, 0x03D4, 0x44); in NVCommonSetup()
476 VGA_WR08(par->PCIO, 0x03D5, 0); in NVCommonSetup()
477 NVSelectHeadRegisters(par, 0); in NVCommonSetup()
478 NVLockUnlock(par, 0); in NVCommonSetup()
480 VGA_WR08(par->PCIO, 0x03D4, 0x28); in NVCommonSetup()
481 slaved_on_A = VGA_RD08(par->PCIO, 0x03D5) & 0x80; in NVCommonSetup()
483 VGA_WR08(par->PCIO, 0x03D4, 0x33); in NVCommonSetup()
484 tvA = !(VGA_RD08(par->PCIO, 0x03D5) & 0x01); in NVCommonSetup()
487 oldhead = NV_RD32(par->PCRTC0, 0x00000860); in NVCommonSetup()
488 NV_WR32(par->PCRTC0, 0x00000860, oldhead | 0x00000010); in NVCommonSetup()
544 if (par->FlatPanel == -1) { in NVCommonSetup()
546 par->FlatPanel = FlatPanel; in NVCommonSetup()
547 par->Television = Television; in NVCommonSetup()
554 par->FlatPanel = 1; in NVCommonSetup()
557 par->FlatPanel = 0; in NVCommonSetup()
562 "specified\n", par->FlatPanel ? "DFP" : "CRT"); in NVCommonSetup()
565 if (par->CRTCnumber == -1) { in NVCommonSetup()
567 par->CRTCnumber = CRTCnumber; in NVCommonSetup()
571 if (par->FlatPanel) in NVCommonSetup()
572 par->CRTCnumber = 1; in NVCommonSetup()
574 par->CRTCnumber = 0; in NVCommonSetup()
576 par->CRTCnumber); in NVCommonSetup()
580 "specified\n", par->CRTCnumber); in NVCommonSetup()
585 par->FlatPanel) || in NVCommonSetup()
587 !par->FlatPanel)) { in NVCommonSetup()
600 !par->FlatPanel) || in NVCommonSetup()
602 par->FlatPanel)) { in NVCommonSetup()
610 cr44 = par->CRTCnumber * 0x3; in NVCommonSetup()
612 NV_WR32(par->PCRTC0, 0x00000860, oldhead); in NVCommonSetup()
614 VGA_WR08(par->PCIO, 0x03D4, 0x44); in NVCommonSetup()
615 VGA_WR08(par->PCIO, 0x03D5, cr44); in NVCommonSetup()
616 NVSelectHeadRegisters(par, par->CRTCnumber); in NVCommonSetup()
620 par->FlatPanel ? (par->Television ? "TV" : "DFP") : "CRT", in NVCommonSetup()
621 par->CRTCnumber); in NVCommonSetup()
623 if (par->FlatPanel && !par->Television) { in NVCommonSetup()
624 par->fpWidth = NV_RD32(par->PRAMDAC, 0x0820) + 1; in NVCommonSetup()
625 par->fpHeight = NV_RD32(par->PRAMDAC, 0x0800) + 1; in NVCommonSetup()
626 par->fpSyncs = NV_RD32(par->PRAMDAC, 0x0848) & 0x30000033; in NVCommonSetup()
628 printk("nvidiafb: Panel size is %i x %i\n", par->fpWidth, par->fpHeight); in NVCommonSetup()
634 if (!par->FlatPanel || !par->twoHeads) in NVCommonSetup()
635 par->FPDither = 0; in NVCommonSetup()
637 par->LVDS = 0; in NVCommonSetup()
638 if (par->FlatPanel && par->twoHeads) { in NVCommonSetup()
639 NV_WR32(par->PRAMDAC0, 0x08B0, 0x00010004); in NVCommonSetup()
640 if (NV_RD32(par->PRAMDAC0, 0x08b4) & 1) in NVCommonSetup()
641 par->LVDS = 1; in NVCommonSetup()
642 printk("nvidiafb: Panel is %s\n", par->LVDS ? "LVDS" : "TMDS"); in NVCommonSetup()