• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /* SPDX-License-Identifier: GPL-2.0 */
2 
3 /*
4  * xHCI host controller driver
5  *
6  * Copyright (C) 2008 Intel Corp.
7  *
8  * Author: Sarah Sharp
9  * Some code borrowed from the Linux EHCI driver.
10  */
11 
12 #ifndef __LINUX_XHCI_HCD_H
13 #define __LINUX_XHCI_HCD_H
14 
15 #include <linux/usb.h>
16 #include <linux/timer.h>
17 #include <linux/kernel.h>
18 #include <linux/usb/hcd.h>
19 #include <linux/io-64-nonatomic-lo-hi.h>
20 
21 /* Code sharing between pci-quirks and xhci hcd */
22 #include	"xhci-ext-caps.h"
23 #include "pci-quirks.h"
24 
25 /* max buffer size for trace and debug messages */
26 #define XHCI_MSG_MAX		500
27 
28 /* xHCI PCI Configuration Registers */
29 #define XHCI_SBRN_OFFSET	(0x60)
30 
31 /* Max number of USB devices for any host controller - limit in section 6.1 */
32 #define MAX_HC_SLOTS		256
33 /* Section 5.3.3 - MaxPorts */
34 #define MAX_HC_PORTS		127
35 
36 /*
37  * xHCI register interface.
38  * This corresponds to the eXtensible Host Controller Interface (xHCI)
39  * Revision 0.95 specification
40  */
41 
42 /**
43  * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
44  * @hc_capbase:		length of the capabilities register and HC version number
45  * @hcs_params1:	HCSPARAMS1 - Structural Parameters 1
46  * @hcs_params2:	HCSPARAMS2 - Structural Parameters 2
47  * @hcs_params3:	HCSPARAMS3 - Structural Parameters 3
48  * @hcc_params:		HCCPARAMS - Capability Parameters
49  * @db_off:		DBOFF - Doorbell array offset
50  * @run_regs_off:	RTSOFF - Runtime register space offset
51  * @hcc_params2:	HCCPARAMS2 Capability Parameters 2, xhci 1.1 only
52  */
53 struct xhci_cap_regs {
54 	__le32	hc_capbase;
55 	__le32	hcs_params1;
56 	__le32	hcs_params2;
57 	__le32	hcs_params3;
58 	__le32	hcc_params;
59 	__le32	db_off;
60 	__le32	run_regs_off;
61 	__le32	hcc_params2; /* xhci 1.1 */
62 	/* Reserved up to (CAPLENGTH - 0x1C) */
63 };
64 
65 /* hc_capbase bitmasks */
66 /* bits 7:0 - how long is the Capabilities register */
67 #define HC_LENGTH(p)		XHCI_HC_LENGTH(p)
68 /* bits 31:16	*/
69 #define HC_VERSION(p)		(((p) >> 16) & 0xffff)
70 
71 /* HCSPARAMS1 - hcs_params1 - bitmasks */
72 /* bits 0:7, Max Device Slots */
73 #define HCS_MAX_SLOTS(p)	(((p) >> 0) & 0xff)
74 #define HCS_SLOTS_MASK		0xff
75 /* bits 8:18, Max Interrupters */
76 #define HCS_MAX_INTRS(p)	(((p) >> 8) & 0x7ff)
77 /* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
78 #define HCS_MAX_PORTS(p)	(((p) >> 24) & 0x7f)
79 
80 /* HCSPARAMS2 - hcs_params2 - bitmasks */
81 /* bits 0:3, frames or uframes that SW needs to queue transactions
82  * ahead of the HW to meet periodic deadlines */
83 #define HCS_IST(p)		(((p) >> 0) & 0xf)
84 /* bits 4:7, max number of Event Ring segments */
85 #define HCS_ERST_MAX(p)		(((p) >> 4) & 0xf)
86 /* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
87 /* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
88 /* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
89 #define HCS_MAX_SCRATCHPAD(p)   ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
90 
91 /* HCSPARAMS3 - hcs_params3 - bitmasks */
92 /* bits 0:7, Max U1 to U0 latency for the roothub ports */
93 #define HCS_U1_LATENCY(p)	(((p) >> 0) & 0xff)
94 /* bits 16:31, Max U2 to U0 latency for the roothub ports */
95 #define HCS_U2_LATENCY(p)	(((p) >> 16) & 0xffff)
96 
97 /* HCCPARAMS - hcc_params - bitmasks */
98 /* true: HC can use 64-bit address pointers */
99 #define HCC_64BIT_ADDR(p)	((p) & (1 << 0))
100 /* true: HC can do bandwidth negotiation */
101 #define HCC_BANDWIDTH_NEG(p)	((p) & (1 << 1))
102 /* true: HC uses 64-byte Device Context structures
103  * FIXME 64-byte context structures aren't supported yet.
104  */
105 #define HCC_64BYTE_CONTEXT(p)	((p) & (1 << 2))
106 /* true: HC has port power switches */
107 #define HCC_PPC(p)		((p) & (1 << 3))
108 /* true: HC has port indicators */
109 #define HCS_INDICATOR(p)	((p) & (1 << 4))
110 /* true: HC has Light HC Reset Capability */
111 #define HCC_LIGHT_RESET(p)	((p) & (1 << 5))
112 /* true: HC supports latency tolerance messaging */
113 #define HCC_LTC(p)		((p) & (1 << 6))
114 /* true: no secondary Stream ID Support */
115 #define HCC_NSS(p)		((p) & (1 << 7))
116 /* true: HC supports Stopped - Short Packet */
117 #define HCC_SPC(p)		((p) & (1 << 9))
118 /* true: HC has Contiguous Frame ID Capability */
119 #define HCC_CFC(p)		((p) & (1 << 11))
120 /* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
121 #define HCC_MAX_PSA(p)		(1 << ((((p) >> 12) & 0xf) + 1))
122 /* Extended Capabilities pointer from PCI base - section 5.3.6 */
123 #define HCC_EXT_CAPS(p)		XHCI_HCC_EXT_CAPS(p)
124 
125 #define CTX_SIZE(_hcc)		(HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
126 
127 /* db_off bitmask - bits 0:1 reserved */
128 #define	DBOFF_MASK	(~0x3)
129 
130 /* run_regs_off bitmask - bits 0:4 reserved */
131 #define	RTSOFF_MASK	(~0x1f)
132 
133 /* HCCPARAMS2 - hcc_params2 - bitmasks */
134 /* true: HC supports U3 entry Capability */
135 #define	HCC2_U3C(p)		((p) & (1 << 0))
136 /* true: HC supports Configure endpoint command Max exit latency too large */
137 #define	HCC2_CMC(p)		((p) & (1 << 1))
138 /* true: HC supports Force Save context Capability */
139 #define	HCC2_FSC(p)		((p) & (1 << 2))
140 /* true: HC supports Compliance Transition Capability */
141 #define	HCC2_CTC(p)		((p) & (1 << 3))
142 /* true: HC support Large ESIT payload Capability > 48k */
143 #define	HCC2_LEC(p)		((p) & (1 << 4))
144 /* true: HC support Configuration Information Capability */
145 #define	HCC2_CIC(p)		((p) & (1 << 5))
146 /* true: HC support Extended TBC Capability, Isoc burst count > 65535 */
147 #define	HCC2_ETC(p)		((p) & (1 << 6))
148 
149 /* Number of registers per port */
150 #define	NUM_PORT_REGS	4
151 
152 #define PORTSC		0
153 #define PORTPMSC	1
154 #define PORTLI		2
155 #define PORTHLPMC	3
156 
157 /**
158  * struct xhci_op_regs - xHCI Host Controller Operational Registers.
159  * @command:		USBCMD - xHC command register
160  * @status:		USBSTS - xHC status register
161  * @page_size:		This indicates the page size that the host controller
162  * 			supports.  If bit n is set, the HC supports a page size
163  * 			of 2^(n+12), up to a 128MB page size.
164  * 			4K is the minimum page size.
165  * @cmd_ring:		CRP - 64-bit Command Ring Pointer
166  * @dcbaa_ptr:		DCBAAP - 64-bit Device Context Base Address Array Pointer
167  * @config_reg:		CONFIG - Configure Register
168  * @port_status_base:	PORTSCn - base address for Port Status and Control
169  * 			Each port has a Port Status and Control register,
170  * 			followed by a Port Power Management Status and Control
171  * 			register, a Port Link Info register, and a reserved
172  * 			register.
173  * @port_power_base:	PORTPMSCn - base address for
174  * 			Port Power Management Status and Control
175  * @port_link_base:	PORTLIn - base address for Port Link Info (current
176  * 			Link PM state and control) for USB 2.1 and USB 3.0
177  * 			devices.
178  */
179 struct xhci_op_regs {
180 	__le32	command;
181 	__le32	status;
182 	__le32	page_size;
183 	__le32	reserved1;
184 	__le32	reserved2;
185 	__le32	dev_notification;
186 	__le64	cmd_ring;
187 	/* rsvd: offset 0x20-2F */
188 	__le32	reserved3[4];
189 	__le64	dcbaa_ptr;
190 	__le32	config_reg;
191 	/* rsvd: offset 0x3C-3FF */
192 	__le32	reserved4[241];
193 	/* port 1 registers, which serve as a base address for other ports */
194 	__le32	port_status_base;
195 	__le32	port_power_base;
196 	__le32	port_link_base;
197 	__le32	reserved5;
198 	/* registers for ports 2-255 */
199 	__le32	reserved6[NUM_PORT_REGS*254];
200 };
201 
202 /* USBCMD - USB command - command bitmasks */
203 /* start/stop HC execution - do not write unless HC is halted*/
204 #define CMD_RUN		XHCI_CMD_RUN
205 /* Reset HC - resets internal HC state machine and all registers (except
206  * PCI config regs).  HC does NOT drive a USB reset on the downstream ports.
207  * The xHCI driver must reinitialize the xHC after setting this bit.
208  */
209 #define CMD_RESET	(1 << 1)
210 /* Event Interrupt Enable - a '1' allows interrupts from the host controller */
211 #define CMD_EIE		XHCI_CMD_EIE
212 /* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
213 #define CMD_HSEIE	XHCI_CMD_HSEIE
214 /* bits 4:6 are reserved (and should be preserved on writes). */
215 /* light reset (port status stays unchanged) - reset completed when this is 0 */
216 #define CMD_LRESET	(1 << 7)
217 /* host controller save/restore state. */
218 #define CMD_CSS		(1 << 8)
219 #define CMD_CRS		(1 << 9)
220 /* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
221 #define CMD_EWE		XHCI_CMD_EWE
222 /* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
223  * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
224  * '0' means the xHC can power it off if all ports are in the disconnect,
225  * disabled, or powered-off state.
226  */
227 #define CMD_PM_INDEX	(1 << 11)
228 /* bit 14 Extended TBC Enable, changes Isoc TRB fields to support larger TBC */
229 #define CMD_ETE		(1 << 14)
230 /* bits 15:31 are reserved (and should be preserved on writes). */
231 
232 /* IMAN - Interrupt Management Register */
233 #define IMAN_IE		(1 << 1)
234 #define IMAN_IP		(1 << 0)
235 
236 /* USBSTS - USB status - status bitmasks */
237 /* HC not running - set to 1 when run/stop bit is cleared. */
238 #define STS_HALT	XHCI_STS_HALT
239 /* serious error, e.g. PCI parity error.  The HC will clear the run/stop bit. */
240 #define STS_FATAL	(1 << 2)
241 /* event interrupt - clear this prior to clearing any IP flags in IR set*/
242 #define STS_EINT	(1 << 3)
243 /* port change detect */
244 #define STS_PORT	(1 << 4)
245 /* bits 5:7 reserved and zeroed */
246 /* save state status - '1' means xHC is saving state */
247 #define STS_SAVE	(1 << 8)
248 /* restore state status - '1' means xHC is restoring state */
249 #define STS_RESTORE	(1 << 9)
250 /* true: save or restore error */
251 #define STS_SRE		(1 << 10)
252 /* true: Controller Not Ready to accept doorbell or op reg writes after reset */
253 #define STS_CNR		XHCI_STS_CNR
254 /* true: internal Host Controller Error - SW needs to reset and reinitialize */
255 #define STS_HCE		(1 << 12)
256 /* bits 13:31 reserved and should be preserved */
257 
258 /*
259  * DNCTRL - Device Notification Control Register - dev_notification bitmasks
260  * Generate a device notification event when the HC sees a transaction with a
261  * notification type that matches a bit set in this bit field.
262  */
263 #define	DEV_NOTE_MASK		(0xffff)
264 #define ENABLE_DEV_NOTE(x)	(1 << (x))
265 /* Most of the device notification types should only be used for debug.
266  * SW does need to pay attention to function wake notifications.
267  */
268 #define	DEV_NOTE_FWAKE		ENABLE_DEV_NOTE(1)
269 
270 /* CRCR - Command Ring Control Register - cmd_ring bitmasks */
271 /* bit 0 is the command ring cycle state */
272 /* stop ring operation after completion of the currently executing command */
273 #define CMD_RING_PAUSE		(1 << 1)
274 /* stop ring immediately - abort the currently executing command */
275 #define CMD_RING_ABORT		(1 << 2)
276 /* true: command ring is running */
277 #define CMD_RING_RUNNING	(1 << 3)
278 /* bits 4:5 reserved and should be preserved */
279 /* Command Ring pointer - bit mask for the lower 32 bits. */
280 #define CMD_RING_RSVD_BITS	(0x3f)
281 
282 /* CONFIG - Configure Register - config_reg bitmasks */
283 /* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
284 #define MAX_DEVS(p)	((p) & 0xff)
285 /* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */
286 #define CONFIG_U3E		(1 << 8)
287 /* bit 9: Configuration Information Enable, xhci 1.1 */
288 #define CONFIG_CIE		(1 << 9)
289 /* bits 10:31 - reserved and should be preserved */
290 
291 /* PORTSC - Port Status and Control Register - port_status_base bitmasks */
292 /* true: device connected */
293 #define PORT_CONNECT	(1 << 0)
294 /* true: port enabled */
295 #define PORT_PE		(1 << 1)
296 /* bit 2 reserved and zeroed */
297 /* true: port has an over-current condition */
298 #define PORT_OC		(1 << 3)
299 /* true: port reset signaling asserted */
300 #define PORT_RESET	(1 << 4)
301 /* Port Link State - bits 5:8
302  * A read gives the current link PM state of the port,
303  * a write with Link State Write Strobe set sets the link state.
304  */
305 #define PORT_PLS_MASK	(0xf << 5)
306 #define XDEV_U0		(0x0 << 5)
307 #define XDEV_U1		(0x1 << 5)
308 #define XDEV_U2		(0x2 << 5)
309 #define XDEV_U3		(0x3 << 5)
310 #define XDEV_DISABLED	(0x4 << 5)
311 #define XDEV_RXDETECT	(0x5 << 5)
312 #define XDEV_INACTIVE	(0x6 << 5)
313 #define XDEV_POLLING	(0x7 << 5)
314 #define XDEV_RECOVERY	(0x8 << 5)
315 #define XDEV_HOT_RESET	(0x9 << 5)
316 #define XDEV_COMP_MODE	(0xa << 5)
317 #define XDEV_TEST_MODE	(0xb << 5)
318 #define XDEV_RESUME	(0xf << 5)
319 
320 /* true: port has power (see HCC_PPC) */
321 #define PORT_POWER	(1 << 9)
322 /* bits 10:13 indicate device speed:
323  * 0 - undefined speed - port hasn't be initialized by a reset yet
324  * 1 - full speed
325  * 2 - low speed
326  * 3 - high speed
327  * 4 - super speed
328  * 5-15 reserved
329  */
330 #define DEV_SPEED_MASK		(0xf << 10)
331 #define	XDEV_FS			(0x1 << 10)
332 #define	XDEV_LS			(0x2 << 10)
333 #define	XDEV_HS			(0x3 << 10)
334 #define	XDEV_SS			(0x4 << 10)
335 #define	XDEV_SSP		(0x5 << 10)
336 #define DEV_UNDEFSPEED(p)	(((p) & DEV_SPEED_MASK) == (0x0<<10))
337 #define DEV_FULLSPEED(p)	(((p) & DEV_SPEED_MASK) == XDEV_FS)
338 #define DEV_LOWSPEED(p)		(((p) & DEV_SPEED_MASK) == XDEV_LS)
339 #define DEV_HIGHSPEED(p)	(((p) & DEV_SPEED_MASK) == XDEV_HS)
340 #define DEV_SUPERSPEED(p)	(((p) & DEV_SPEED_MASK) == XDEV_SS)
341 #define DEV_SUPERSPEEDPLUS(p)	(((p) & DEV_SPEED_MASK) == XDEV_SSP)
342 #define DEV_SUPERSPEED_ANY(p)	(((p) & DEV_SPEED_MASK) >= XDEV_SS)
343 #define DEV_PORT_SPEED(p)	(((p) >> 10) & 0x0f)
344 
345 /* Bits 20:23 in the Slot Context are the speed for the device */
346 #define	SLOT_SPEED_FS		(XDEV_FS << 10)
347 #define	SLOT_SPEED_LS		(XDEV_LS << 10)
348 #define	SLOT_SPEED_HS		(XDEV_HS << 10)
349 #define	SLOT_SPEED_SS		(XDEV_SS << 10)
350 #define	SLOT_SPEED_SSP		(XDEV_SSP << 10)
351 /* Port Indicator Control */
352 #define PORT_LED_OFF	(0 << 14)
353 #define PORT_LED_AMBER	(1 << 14)
354 #define PORT_LED_GREEN	(2 << 14)
355 #define PORT_LED_MASK	(3 << 14)
356 /* Port Link State Write Strobe - set this when changing link state */
357 #define PORT_LINK_STROBE	(1 << 16)
358 /* true: connect status change */
359 #define PORT_CSC	(1 << 17)
360 /* true: port enable change */
361 #define PORT_PEC	(1 << 18)
362 /* true: warm reset for a USB 3.0 device is done.  A "hot" reset puts the port
363  * into an enabled state, and the device into the default state.  A "warm" reset
364  * also resets the link, forcing the device through the link training sequence.
365  * SW can also look at the Port Reset register to see when warm reset is done.
366  */
367 #define PORT_WRC	(1 << 19)
368 /* true: over-current change */
369 #define PORT_OCC	(1 << 20)
370 /* true: reset change - 1 to 0 transition of PORT_RESET */
371 #define PORT_RC		(1 << 21)
372 /* port link status change - set on some port link state transitions:
373  *  Transition				Reason
374  *  ------------------------------------------------------------------------------
375  *  - U3 to Resume			Wakeup signaling from a device
376  *  - Resume to Recovery to U0		USB 3.0 device resume
377  *  - Resume to U0			USB 2.0 device resume
378  *  - U3 to Recovery to U0		Software resume of USB 3.0 device complete
379  *  - U3 to U0				Software resume of USB 2.0 device complete
380  *  - U2 to U0				L1 resume of USB 2.1 device complete
381  *  - U0 to U0 (???)			L1 entry rejection by USB 2.1 device
382  *  - U0 to disabled			L1 entry error with USB 2.1 device
383  *  - Any state to inactive		Error on USB 3.0 port
384  */
385 #define PORT_PLC	(1 << 22)
386 /* port configure error change - port failed to configure its link partner */
387 #define PORT_CEC	(1 << 23)
388 #define PORT_CHANGE_MASK	(PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
389 				 PORT_RC | PORT_PLC | PORT_CEC)
390 
391 
392 /* Cold Attach Status - xHC can set this bit to report device attached during
393  * Sx state. Warm port reset should be perfomed to clear this bit and move port
394  * to connected state.
395  */
396 #define PORT_CAS	(1 << 24)
397 /* wake on connect (enable) */
398 #define PORT_WKCONN_E	(1 << 25)
399 /* wake on disconnect (enable) */
400 #define PORT_WKDISC_E	(1 << 26)
401 /* wake on over-current (enable) */
402 #define PORT_WKOC_E	(1 << 27)
403 /* bits 28:29 reserved */
404 /* true: device is non-removable - for USB 3.0 roothub emulation */
405 #define PORT_DEV_REMOVE	(1 << 30)
406 /* Initiate a warm port reset - complete when PORT_WRC is '1' */
407 #define PORT_WR		(1 << 31)
408 
409 /* We mark duplicate entries with -1 */
410 #define DUPLICATE_ENTRY ((u8)(-1))
411 
412 /* Port Power Management Status and Control - port_power_base bitmasks */
413 /* Inactivity timer value for transitions into U1, in microseconds.
414  * Timeout can be up to 127us.  0xFF means an infinite timeout.
415  */
416 #define PORT_U1_TIMEOUT(p)	((p) & 0xff)
417 #define PORT_U1_TIMEOUT_MASK	0xff
418 /* Inactivity timer value for transitions into U2 */
419 #define PORT_U2_TIMEOUT(p)	(((p) & 0xff) << 8)
420 #define PORT_U2_TIMEOUT_MASK	(0xff << 8)
421 /* Bits 24:31 for port testing */
422 
423 /* USB2 Protocol PORTSPMSC */
424 #define	PORT_L1S_MASK		7
425 #define	PORT_L1S_SUCCESS	1
426 #define	PORT_RWE		(1 << 3)
427 #define	PORT_HIRD(p)		(((p) & 0xf) << 4)
428 #define	PORT_HIRD_MASK		(0xf << 4)
429 #define	PORT_L1DS_MASK		(0xff << 8)
430 #define	PORT_L1DS(p)		(((p) & 0xff) << 8)
431 #define	PORT_HLE		(1 << 16)
432 #define PORT_TEST_MODE_SHIFT	28
433 
434 /* USB3 Protocol PORTLI  Port Link Information */
435 #define PORT_RX_LANES(p)	(((p) >> 16) & 0xf)
436 #define PORT_TX_LANES(p)	(((p) >> 20) & 0xf)
437 
438 /* USB2 Protocol PORTHLPMC */
439 #define PORT_HIRDM(p)((p) & 3)
440 #define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
441 #define PORT_BESLD(p)(((p) & 0xf) << 10)
442 
443 /* use 512 microseconds as USB2 LPM L1 default timeout. */
444 #define XHCI_L1_TIMEOUT		512
445 
446 /* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
447  * Safe to use with mixed HIRD and BESL systems (host and device) and is used
448  * by other operating systems.
449  *
450  * XHCI 1.0 errata 8/14/12 Table 13 notes:
451  * "Software should choose xHC BESL/BESLD field values that do not violate a
452  * device's resume latency requirements,
453  * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
454  * or not program values < '4' if BLC = '0' and a BESL device is attached.
455  */
456 #define XHCI_DEFAULT_BESL	4
457 
458 /*
459  * USB3 specification define a 360ms tPollingLFPSTiemout for USB3 ports
460  * to complete link training. usually link trainig completes much faster
461  * so check status 10 times with 36ms sleep in places we need to wait for
462  * polling to complete.
463  */
464 #define XHCI_PORT_POLLING_LFPS_TIME  36
465 
466 /**
467  * struct xhci_intr_reg - Interrupt Register Set
468  * @irq_pending:	IMAN - Interrupt Management Register.  Used to enable
469  *			interrupts and check for pending interrupts.
470  * @irq_control:	IMOD - Interrupt Moderation Register.
471  * 			Used to throttle interrupts.
472  * @erst_size:		Number of segments in the Event Ring Segment Table (ERST).
473  * @erst_base:		ERST base address.
474  * @erst_dequeue:	Event ring dequeue pointer.
475  *
476  * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
477  * Ring Segment Table (ERST) associated with it.  The event ring is comprised of
478  * multiple segments of the same size.  The HC places events on the ring and
479  * "updates the Cycle bit in the TRBs to indicate to software the current
480  * position of the Enqueue Pointer." The HCD (Linux) processes those events and
481  * updates the dequeue pointer.
482  */
483 struct xhci_intr_reg {
484 	__le32	irq_pending;
485 	__le32	irq_control;
486 	__le32	erst_size;
487 	__le32	rsvd;
488 	__le64	erst_base;
489 	__le64	erst_dequeue;
490 };
491 
492 /* irq_pending bitmasks */
493 #define	ER_IRQ_PENDING(p)	((p) & 0x1)
494 /* bits 2:31 need to be preserved */
495 /* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
496 #define	ER_IRQ_CLEAR(p)		((p) & 0xfffffffe)
497 #define	ER_IRQ_ENABLE(p)	((ER_IRQ_CLEAR(p)) | 0x2)
498 #define	ER_IRQ_DISABLE(p)	((ER_IRQ_CLEAR(p)) & ~(0x2))
499 
500 /* irq_control bitmasks */
501 /* Minimum interval between interrupts (in 250ns intervals).  The interval
502  * between interrupts will be longer if there are no events on the event ring.
503  * Default is 4000 (1 ms).
504  */
505 #define ER_IRQ_INTERVAL_MASK	(0xffff)
506 /* Counter used to count down the time to the next interrupt - HW use only */
507 #define ER_IRQ_COUNTER_MASK	(0xffff << 16)
508 
509 /* erst_size bitmasks */
510 /* Preserve bits 16:31 of erst_size */
511 #define	ERST_SIZE_MASK		(0xffff << 16)
512 
513 /* erst_dequeue bitmasks */
514 /* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
515  * where the current dequeue pointer lies.  This is an optional HW hint.
516  */
517 #define ERST_DESI_MASK		(0x7)
518 /* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
519  * a work queue (or delayed service routine)?
520  */
521 #define ERST_EHB		(1 << 3)
522 #define ERST_PTR_MASK		(0xf)
523 
524 /**
525  * struct xhci_run_regs
526  * @microframe_index:
527  * 		MFINDEX - current microframe number
528  *
529  * Section 5.5 Host Controller Runtime Registers:
530  * "Software should read and write these registers using only Dword (32 bit)
531  * or larger accesses"
532  */
533 struct xhci_run_regs {
534 	__le32			microframe_index;
535 	__le32			rsvd[7];
536 	struct xhci_intr_reg	ir_set[128];
537 };
538 
539 /**
540  * struct doorbell_array
541  *
542  * Bits  0 -  7: Endpoint target
543  * Bits  8 - 15: RsvdZ
544  * Bits 16 - 31: Stream ID
545  *
546  * Section 5.6
547  */
548 struct xhci_doorbell_array {
549 	__le32	doorbell[256];
550 };
551 
552 #define DB_VALUE(ep, stream)	((((ep) + 1) & 0xff) | ((stream) << 16))
553 #define DB_VALUE_HOST		0x00000000
554 
555 /**
556  * struct xhci_protocol_caps
557  * @revision:		major revision, minor revision, capability ID,
558  *			and next capability pointer.
559  * @name_string:	Four ASCII characters to say which spec this xHC
560  *			follows, typically "USB ".
561  * @port_info:		Port offset, count, and protocol-defined information.
562  */
563 struct xhci_protocol_caps {
564 	u32	revision;
565 	u32	name_string;
566 	u32	port_info;
567 };
568 
569 #define	XHCI_EXT_PORT_MAJOR(x)	(((x) >> 24) & 0xff)
570 #define	XHCI_EXT_PORT_MINOR(x)	(((x) >> 16) & 0xff)
571 #define	XHCI_EXT_PORT_PSIC(x)	(((x) >> 28) & 0x0f)
572 #define	XHCI_EXT_PORT_OFF(x)	((x) & 0xff)
573 #define	XHCI_EXT_PORT_COUNT(x)	(((x) >> 8) & 0xff)
574 
575 #define	XHCI_EXT_PORT_PSIV(x)	(((x) >> 0) & 0x0f)
576 #define	XHCI_EXT_PORT_PSIE(x)	(((x) >> 4) & 0x03)
577 #define	XHCI_EXT_PORT_PLT(x)	(((x) >> 6) & 0x03)
578 #define	XHCI_EXT_PORT_PFD(x)	(((x) >> 8) & 0x01)
579 #define	XHCI_EXT_PORT_LP(x)	(((x) >> 14) & 0x03)
580 #define	XHCI_EXT_PORT_PSIM(x)	(((x) >> 16) & 0xffff)
581 
582 #define PLT_MASK        (0x03 << 6)
583 #define PLT_SYM         (0x00 << 6)
584 #define PLT_ASYM_RX     (0x02 << 6)
585 #define PLT_ASYM_TX     (0x03 << 6)
586 
587 /**
588  * struct xhci_container_ctx
589  * @type: Type of context.  Used to calculated offsets to contained contexts.
590  * @size: Size of the context data
591  * @bytes: The raw context data given to HW
592  * @dma: dma address of the bytes
593  *
594  * Represents either a Device or Input context.  Holds a pointer to the raw
595  * memory used for the context (bytes) and dma address of it (dma).
596  */
597 struct xhci_container_ctx {
598 	unsigned type;
599 #define XHCI_CTX_TYPE_DEVICE  0x1
600 #define XHCI_CTX_TYPE_INPUT   0x2
601 
602 	int size;
603 
604 	u8 *bytes;
605 	dma_addr_t dma;
606 };
607 
608 /**
609  * struct xhci_slot_ctx
610  * @dev_info:	Route string, device speed, hub info, and last valid endpoint
611  * @dev_info2:	Max exit latency for device number, root hub port number
612  * @tt_info:	tt_info is used to construct split transaction tokens
613  * @dev_state:	slot state and device address
614  *
615  * Slot Context - section 6.2.1.1.  This assumes the HC uses 32-byte context
616  * structures.  If the HC uses 64-byte contexts, there is an additional 32 bytes
617  * reserved at the end of the slot context for HC internal use.
618  */
619 struct xhci_slot_ctx {
620 	__le32	dev_info;
621 	__le32	dev_info2;
622 	__le32	tt_info;
623 	__le32	dev_state;
624 	/* offset 0x10 to 0x1f reserved for HC internal use */
625 	__le32	reserved[4];
626 };
627 
628 /* dev_info bitmasks */
629 /* Route String - 0:19 */
630 #define ROUTE_STRING_MASK	(0xfffff)
631 /* Device speed - values defined by PORTSC Device Speed field - 20:23 */
632 #define DEV_SPEED	(0xf << 20)
633 #define GET_DEV_SPEED(n) (((n) & DEV_SPEED) >> 20)
634 /* bit 24 reserved */
635 /* Is this LS/FS device connected through a HS hub? - bit 25 */
636 #define DEV_MTT		(0x1 << 25)
637 /* Set if the device is a hub - bit 26 */
638 #define DEV_HUB		(0x1 << 26)
639 /* Index of the last valid endpoint context in this device context - 27:31 */
640 #define LAST_CTX_MASK	(0x1f << 27)
641 #define LAST_CTX(p)	((p) << 27)
642 #define LAST_CTX_TO_EP_NUM(p)	(((p) >> 27) - 1)
643 #define SLOT_FLAG	(1 << 0)
644 #define EP0_FLAG	(1 << 1)
645 
646 /* dev_info2 bitmasks */
647 /* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
648 #define MAX_EXIT	(0xffff)
649 /* Root hub port number that is needed to access the USB device */
650 #define ROOT_HUB_PORT(p)	(((p) & 0xff) << 16)
651 #define DEVINFO_TO_ROOT_HUB_PORT(p)	(((p) >> 16) & 0xff)
652 /* Maximum number of ports under a hub device */
653 #define XHCI_MAX_PORTS(p)	(((p) & 0xff) << 24)
654 #define DEVINFO_TO_MAX_PORTS(p)	(((p) & (0xff << 24)) >> 24)
655 
656 /* tt_info bitmasks */
657 /*
658  * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
659  * The Slot ID of the hub that isolates the high speed signaling from
660  * this low or full-speed device.  '0' if attached to root hub port.
661  */
662 #define TT_SLOT		(0xff)
663 /*
664  * The number of the downstream facing port of the high-speed hub
665  * '0' if the device is not low or full speed.
666  */
667 #define TT_PORT		(0xff << 8)
668 #define TT_THINK_TIME(p)	(((p) & 0x3) << 16)
669 #define GET_TT_THINK_TIME(p)	(((p) & (0x3 << 16)) >> 16)
670 
671 /* dev_state bitmasks */
672 /* USB device address - assigned by the HC */
673 #define DEV_ADDR_MASK	(0xff)
674 /* bits 8:26 reserved */
675 /* Slot state */
676 #define SLOT_STATE	(0x1f << 27)
677 #define GET_SLOT_STATE(p)	(((p) & (0x1f << 27)) >> 27)
678 
679 #define SLOT_STATE_DISABLED	0
680 #define SLOT_STATE_ENABLED	SLOT_STATE_DISABLED
681 #define SLOT_STATE_DEFAULT	1
682 #define SLOT_STATE_ADDRESSED	2
683 #define SLOT_STATE_CONFIGURED	3
684 
685 /**
686  * struct xhci_ep_ctx
687  * @ep_info:	endpoint state, streams, mult, and interval information.
688  * @ep_info2:	information on endpoint type, max packet size, max burst size,
689  * 		error count, and whether the HC will force an event for all
690  * 		transactions.
691  * @deq:	64-bit ring dequeue pointer address.  If the endpoint only
692  * 		defines one stream, this points to the endpoint transfer ring.
693  * 		Otherwise, it points to a stream context array, which has a
694  * 		ring pointer for each flow.
695  * @tx_info:
696  * 		Average TRB lengths for the endpoint ring and
697  * 		max payload within an Endpoint Service Interval Time (ESIT).
698  *
699  * Endpoint Context - section 6.2.1.2.  This assumes the HC uses 32-byte context
700  * structures.  If the HC uses 64-byte contexts, there is an additional 32 bytes
701  * reserved at the end of the endpoint context for HC internal use.
702  */
703 struct xhci_ep_ctx {
704 	__le32	ep_info;
705 	__le32	ep_info2;
706 	__le64	deq;
707 	__le32	tx_info;
708 	/* offset 0x14 - 0x1f reserved for HC internal use */
709 	__le32	reserved[3];
710 };
711 
712 /* ep_info bitmasks */
713 /*
714  * Endpoint State - bits 0:2
715  * 0 - disabled
716  * 1 - running
717  * 2 - halted due to halt condition - ok to manipulate endpoint ring
718  * 3 - stopped
719  * 4 - TRB error
720  * 5-7 - reserved
721  */
722 #define EP_STATE_MASK		(0x7)
723 #define EP_STATE_DISABLED	0
724 #define EP_STATE_RUNNING	1
725 #define EP_STATE_HALTED		2
726 #define EP_STATE_STOPPED	3
727 #define EP_STATE_ERROR		4
728 #define GET_EP_CTX_STATE(ctx)	(le32_to_cpu((ctx)->ep_info) & EP_STATE_MASK)
729 
730 /* Mult - Max number of burtst within an interval, in EP companion desc. */
731 #define EP_MULT(p)		(((p) & 0x3) << 8)
732 #define CTX_TO_EP_MULT(p)	(((p) >> 8) & 0x3)
733 /* bits 10:14 are Max Primary Streams */
734 /* bit 15 is Linear Stream Array */
735 /* Interval - period between requests to an endpoint - 125u increments. */
736 #define EP_INTERVAL(p)			(((p) & 0xff) << 16)
737 #define EP_INTERVAL_TO_UFRAMES(p)	(1 << (((p) >> 16) & 0xff))
738 #define CTX_TO_EP_INTERVAL(p)		(((p) >> 16) & 0xff)
739 #define EP_MAXPSTREAMS_MASK		(0x1f << 10)
740 #define EP_MAXPSTREAMS(p)		(((p) << 10) & EP_MAXPSTREAMS_MASK)
741 #define CTX_TO_EP_MAXPSTREAMS(p)	(((p) & EP_MAXPSTREAMS_MASK) >> 10)
742 /* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
743 #define	EP_HAS_LSA		(1 << 15)
744 /* hosts with LEC=1 use bits 31:24 as ESIT high bits. */
745 #define CTX_TO_MAX_ESIT_PAYLOAD_HI(p)	(((p) >> 24) & 0xff)
746 
747 /* ep_info2 bitmasks */
748 /*
749  * Force Event - generate transfer events for all TRBs for this endpoint
750  * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
751  */
752 #define	FORCE_EVENT	(0x1)
753 #define ERROR_COUNT(p)	(((p) & 0x3) << 1)
754 #define CTX_TO_EP_TYPE(p)	(((p) >> 3) & 0x7)
755 #define EP_TYPE(p)	((p) << 3)
756 #define ISOC_OUT_EP	1
757 #define BULK_OUT_EP	2
758 #define INT_OUT_EP	3
759 #define CTRL_EP		4
760 #define ISOC_IN_EP	5
761 #define BULK_IN_EP	6
762 #define INT_IN_EP	7
763 /* bit 6 reserved */
764 /* bit 7 is Host Initiate Disable - for disabling stream selection */
765 #define MAX_BURST(p)	(((p)&0xff) << 8)
766 #define CTX_TO_MAX_BURST(p)	(((p) >> 8) & 0xff)
767 #define MAX_PACKET(p)	(((p)&0xffff) << 16)
768 #define MAX_PACKET_MASK		(0xffff << 16)
769 #define MAX_PACKET_DECODED(p)	(((p) >> 16) & 0xffff)
770 
771 /* tx_info bitmasks */
772 #define EP_AVG_TRB_LENGTH(p)		((p) & 0xffff)
773 #define EP_MAX_ESIT_PAYLOAD_LO(p)	(((p) & 0xffff) << 16)
774 #define EP_MAX_ESIT_PAYLOAD_HI(p)	((((p) >> 16) & 0xff) << 24)
775 #define CTX_TO_MAX_ESIT_PAYLOAD(p)	(((p) >> 16) & 0xffff)
776 
777 /* deq bitmasks */
778 #define EP_CTX_CYCLE_MASK		(1 << 0)
779 #define SCTX_DEQ_MASK			(~0xfL)
780 
781 
782 /**
783  * struct xhci_input_control_context
784  * Input control context; see section 6.2.5.
785  *
786  * @drop_context:	set the bit of the endpoint context you want to disable
787  * @add_context:	set the bit of the endpoint context you want to enable
788  */
789 struct xhci_input_control_ctx {
790 	__le32	drop_flags;
791 	__le32	add_flags;
792 	__le32	rsvd2[6];
793 };
794 
795 #define	EP_IS_ADDED(ctrl_ctx, i) \
796 	(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
797 #define	EP_IS_DROPPED(ctrl_ctx, i)       \
798 	(le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
799 
800 /* Represents everything that is needed to issue a command on the command ring.
801  * It's useful to pre-allocate these for commands that cannot fail due to
802  * out-of-memory errors, like freeing streams.
803  */
804 struct xhci_command {
805 	/* Input context for changing device state */
806 	struct xhci_container_ctx	*in_ctx;
807 	u32				status;
808 	int				slot_id;
809 	/* If completion is null, no one is waiting on this command
810 	 * and the structure can be freed after the command completes.
811 	 */
812 	struct completion		*completion;
813 	union xhci_trb			*command_trb;
814 	struct list_head		cmd_list;
815 };
816 
817 /* drop context bitmasks */
818 #define	DROP_EP(x)	(0x1 << x)
819 /* add context bitmasks */
820 #define	ADD_EP(x)	(0x1 << x)
821 
822 struct xhci_stream_ctx {
823 	/* 64-bit stream ring address, cycle state, and stream type */
824 	__le64	stream_ring;
825 	/* offset 0x14 - 0x1f reserved for HC internal use */
826 	__le32	reserved[2];
827 };
828 
829 /* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
830 #define	SCT_FOR_CTX(p)		(((p) & 0x7) << 1)
831 /* Secondary stream array type, dequeue pointer is to a transfer ring */
832 #define	SCT_SEC_TR		0
833 /* Primary stream array type, dequeue pointer is to a transfer ring */
834 #define	SCT_PRI_TR		1
835 /* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
836 #define SCT_SSA_8		2
837 #define SCT_SSA_16		3
838 #define SCT_SSA_32		4
839 #define SCT_SSA_64		5
840 #define SCT_SSA_128		6
841 #define SCT_SSA_256		7
842 
843 /* Assume no secondary streams for now */
844 struct xhci_stream_info {
845 	struct xhci_ring		**stream_rings;
846 	/* Number of streams, including stream 0 (which drivers can't use) */
847 	unsigned int			num_streams;
848 	/* The stream context array may be bigger than
849 	 * the number of streams the driver asked for
850 	 */
851 	struct xhci_stream_ctx		*stream_ctx_array;
852 	unsigned int			num_stream_ctxs;
853 	dma_addr_t			ctx_array_dma;
854 	/* For mapping physical TRB addresses to segments in stream rings */
855 	struct radix_tree_root		trb_address_map;
856 	struct xhci_command		*free_streams_command;
857 };
858 
859 #define	SMALL_STREAM_ARRAY_SIZE		256
860 #define	MEDIUM_STREAM_ARRAY_SIZE	1024
861 
862 /* Some Intel xHCI host controllers need software to keep track of the bus
863  * bandwidth.  Keep track of endpoint info here.  Each root port is allocated
864  * the full bus bandwidth.  We must also treat TTs (including each port under a
865  * multi-TT hub) as a separate bandwidth domain.  The direct memory interface
866  * (DMI) also limits the total bandwidth (across all domains) that can be used.
867  */
868 struct xhci_bw_info {
869 	/* ep_interval is zero-based */
870 	unsigned int		ep_interval;
871 	/* mult and num_packets are one-based */
872 	unsigned int		mult;
873 	unsigned int		num_packets;
874 	unsigned int		max_packet_size;
875 	unsigned int		max_esit_payload;
876 	unsigned int		type;
877 };
878 
879 /* "Block" sizes in bytes the hardware uses for different device speeds.
880  * The logic in this part of the hardware limits the number of bits the hardware
881  * can use, so must represent bandwidth in a less precise manner to mimic what
882  * the scheduler hardware computes.
883  */
884 #define	FS_BLOCK	1
885 #define	HS_BLOCK	4
886 #define	SS_BLOCK	16
887 #define	DMI_BLOCK	32
888 
889 /* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
890  * with each byte transferred.  SuperSpeed devices have an initial overhead to
891  * set up bursts.  These are in blocks, see above.  LS overhead has already been
892  * translated into FS blocks.
893  */
894 #define DMI_OVERHEAD 8
895 #define DMI_OVERHEAD_BURST 4
896 #define SS_OVERHEAD 8
897 #define SS_OVERHEAD_BURST 32
898 #define HS_OVERHEAD 26
899 #define FS_OVERHEAD 20
900 #define LS_OVERHEAD 128
901 /* The TTs need to claim roughly twice as much bandwidth (94 bytes per
902  * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
903  * of overhead associated with split transfers crossing microframe boundaries.
904  * 31 blocks is pure protocol overhead.
905  */
906 #define TT_HS_OVERHEAD (31 + 94)
907 #define TT_DMI_OVERHEAD (25 + 12)
908 
909 /* Bandwidth limits in blocks */
910 #define FS_BW_LIMIT		1285
911 #define TT_BW_LIMIT		1320
912 #define HS_BW_LIMIT		1607
913 #define SS_BW_LIMIT_IN		3906
914 #define DMI_BW_LIMIT_IN		3906
915 #define SS_BW_LIMIT_OUT		3906
916 #define DMI_BW_LIMIT_OUT	3906
917 
918 /* Percentage of bus bandwidth reserved for non-periodic transfers */
919 #define FS_BW_RESERVED		10
920 #define HS_BW_RESERVED		20
921 #define SS_BW_RESERVED		10
922 
923 struct xhci_virt_ep {
924 	struct xhci_ring		*ring;
925 	/* Related to endpoints that are configured to use stream IDs only */
926 	struct xhci_stream_info		*stream_info;
927 	/* Temporary storage in case the configure endpoint command fails and we
928 	 * have to restore the device state to the previous state
929 	 */
930 	struct xhci_ring		*new_ring;
931 	unsigned int			ep_state;
932 #define SET_DEQ_PENDING		(1 << 0)
933 #define EP_HALTED		(1 << 1)	/* For stall handling */
934 #define EP_STOP_CMD_PENDING	(1 << 2)	/* For URB cancellation */
935 /* Transitioning the endpoint to using streams, don't enqueue URBs */
936 #define EP_GETTING_STREAMS	(1 << 3)
937 #define EP_HAS_STREAMS		(1 << 4)
938 /* Transitioning the endpoint to not using streams, don't enqueue URBs */
939 #define EP_GETTING_NO_STREAMS	(1 << 5)
940 #define EP_HARD_CLEAR_TOGGLE	(1 << 6)
941 #define EP_SOFT_CLEAR_TOGGLE	(1 << 7)
942 /* usb_hub_clear_tt_buffer is in progress */
943 #define EP_CLEARING_TT		(1 << 8)
944 	/* ----  Related to URB cancellation ---- */
945 	struct list_head	cancelled_td_list;
946 	/* Watchdog timer for stop endpoint command to cancel URBs */
947 	struct timer_list	stop_cmd_timer;
948 	struct xhci_hcd		*xhci;
949 	/* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
950 	 * command.  We'll need to update the ring's dequeue segment and dequeue
951 	 * pointer after the command completes.
952 	 */
953 	struct xhci_segment	*queued_deq_seg;
954 	union xhci_trb		*queued_deq_ptr;
955 	/*
956 	 * Sometimes the xHC can not process isochronous endpoint ring quickly
957 	 * enough, and it will miss some isoc tds on the ring and generate
958 	 * a Missed Service Error Event.
959 	 * Set skip flag when receive a Missed Service Error Event and
960 	 * process the missed tds on the endpoint ring.
961 	 */
962 	bool			skip;
963 	/* Bandwidth checking storage */
964 	struct xhci_bw_info	bw_info;
965 	struct list_head	bw_endpoint_list;
966 	/* Isoch Frame ID checking storage */
967 	int			next_frame_id;
968 	/* Use new Isoch TRB layout needed for extended TBC support */
969 	bool			use_extended_tbc;
970 };
971 
972 enum xhci_overhead_type {
973 	LS_OVERHEAD_TYPE = 0,
974 	FS_OVERHEAD_TYPE,
975 	HS_OVERHEAD_TYPE,
976 };
977 
978 struct xhci_interval_bw {
979 	unsigned int		num_packets;
980 	/* Sorted by max packet size.
981 	 * Head of the list is the greatest max packet size.
982 	 */
983 	struct list_head	endpoints;
984 	/* How many endpoints of each speed are present. */
985 	unsigned int		overhead[3];
986 };
987 
988 #define	XHCI_MAX_INTERVAL	16
989 
990 struct xhci_interval_bw_table {
991 	unsigned int		interval0_esit_payload;
992 	struct xhci_interval_bw	interval_bw[XHCI_MAX_INTERVAL];
993 	/* Includes reserved bandwidth for async endpoints */
994 	unsigned int		bw_used;
995 	unsigned int		ss_bw_in;
996 	unsigned int		ss_bw_out;
997 };
998 
999 #define EP_CTX_PER_DEV		31
1000 
1001 struct xhci_virt_device {
1002 	struct usb_device		*udev;
1003 	/*
1004 	 * Commands to the hardware are passed an "input context" that
1005 	 * tells the hardware what to change in its data structures.
1006 	 * The hardware will return changes in an "output context" that
1007 	 * software must allocate for the hardware.  We need to keep
1008 	 * track of input and output contexts separately because
1009 	 * these commands might fail and we don't trust the hardware.
1010 	 */
1011 	struct xhci_container_ctx       *out_ctx;
1012 	/* Used for addressing devices and configuration changes */
1013 	struct xhci_container_ctx       *in_ctx;
1014 	struct xhci_virt_ep		eps[EP_CTX_PER_DEV];
1015 	u8				fake_port;
1016 	u8				real_port;
1017 	struct xhci_interval_bw_table	*bw_table;
1018 	struct xhci_tt_bw_info		*tt_info;
1019 	/*
1020 	 * flags for state tracking based on events and issued commands.
1021 	 * Software can not rely on states from output contexts because of
1022 	 * latency between events and xHC updating output context values.
1023 	 * See xhci 1.1 section 4.8.3 for more details
1024 	 */
1025 	unsigned long			flags;
1026 #define VDEV_PORT_ERROR			BIT(0) /* Port error, link inactive */
1027 
1028 	/* The current max exit latency for the enabled USB3 link states. */
1029 	u16				current_mel;
1030 	/* Used for the debugfs interfaces. */
1031 	void				*debugfs_private;
1032 };
1033 
1034 /*
1035  * For each roothub, keep track of the bandwidth information for each periodic
1036  * interval.
1037  *
1038  * If a high speed hub is attached to the roothub, each TT associated with that
1039  * hub is a separate bandwidth domain.  The interval information for the
1040  * endpoints on the devices under that TT will appear in the TT structure.
1041  */
1042 struct xhci_root_port_bw_info {
1043 	struct list_head		tts;
1044 	unsigned int			num_active_tts;
1045 	struct xhci_interval_bw_table	bw_table;
1046 };
1047 
1048 struct xhci_tt_bw_info {
1049 	struct list_head		tt_list;
1050 	int				slot_id;
1051 	int				ttport;
1052 	struct xhci_interval_bw_table	bw_table;
1053 	int				active_eps;
1054 };
1055 
1056 
1057 /**
1058  * struct xhci_device_context_array
1059  * @dev_context_ptr	array of 64-bit DMA addresses for device contexts
1060  */
1061 struct xhci_device_context_array {
1062 	/* 64-bit device addresses; we only write 32-bit addresses */
1063 	__le64			dev_context_ptrs[MAX_HC_SLOTS];
1064 	/* private xHCD pointers */
1065 	dma_addr_t	dma;
1066 };
1067 /* TODO: write function to set the 64-bit device DMA address */
1068 /*
1069  * TODO: change this to be dynamically sized at HC mem init time since the HC
1070  * might not be able to handle the maximum number of devices possible.
1071  */
1072 
1073 
1074 struct xhci_transfer_event {
1075 	/* 64-bit buffer address, or immediate data */
1076 	__le64	buffer;
1077 	__le32	transfer_len;
1078 	/* This field is interpreted differently based on the type of TRB */
1079 	__le32	flags;
1080 };
1081 
1082 /* Transfer event TRB length bit mask */
1083 /* bits 0:23 */
1084 #define	EVENT_TRB_LEN(p)		((p) & 0xffffff)
1085 
1086 /** Transfer Event bit fields **/
1087 #define	TRB_TO_EP_ID(p)	(((p) >> 16) & 0x1f)
1088 
1089 /* Completion Code - only applicable for some types of TRBs */
1090 #define	COMP_CODE_MASK		(0xff << 24)
1091 #define GET_COMP_CODE(p)	(((p) & COMP_CODE_MASK) >> 24)
1092 #define COMP_INVALID				0
1093 #define COMP_SUCCESS				1
1094 #define COMP_DATA_BUFFER_ERROR			2
1095 #define COMP_BABBLE_DETECTED_ERROR		3
1096 #define COMP_USB_TRANSACTION_ERROR		4
1097 #define COMP_TRB_ERROR				5
1098 #define COMP_STALL_ERROR			6
1099 #define COMP_RESOURCE_ERROR			7
1100 #define COMP_BANDWIDTH_ERROR			8
1101 #define COMP_NO_SLOTS_AVAILABLE_ERROR		9
1102 #define COMP_INVALID_STREAM_TYPE_ERROR		10
1103 #define COMP_SLOT_NOT_ENABLED_ERROR		11
1104 #define COMP_ENDPOINT_NOT_ENABLED_ERROR		12
1105 #define COMP_SHORT_PACKET			13
1106 #define COMP_RING_UNDERRUN			14
1107 #define COMP_RING_OVERRUN			15
1108 #define COMP_VF_EVENT_RING_FULL_ERROR		16
1109 #define COMP_PARAMETER_ERROR			17
1110 #define COMP_BANDWIDTH_OVERRUN_ERROR		18
1111 #define COMP_CONTEXT_STATE_ERROR		19
1112 #define COMP_NO_PING_RESPONSE_ERROR		20
1113 #define COMP_EVENT_RING_FULL_ERROR		21
1114 #define COMP_INCOMPATIBLE_DEVICE_ERROR		22
1115 #define COMP_MISSED_SERVICE_ERROR		23
1116 #define COMP_COMMAND_RING_STOPPED		24
1117 #define COMP_COMMAND_ABORTED			25
1118 #define COMP_STOPPED				26
1119 #define COMP_STOPPED_LENGTH_INVALID		27
1120 #define COMP_STOPPED_SHORT_PACKET		28
1121 #define COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR	29
1122 #define COMP_ISOCH_BUFFER_OVERRUN		31
1123 #define COMP_EVENT_LOST_ERROR			32
1124 #define COMP_UNDEFINED_ERROR			33
1125 #define COMP_INVALID_STREAM_ID_ERROR		34
1126 #define COMP_SECONDARY_BANDWIDTH_ERROR		35
1127 #define COMP_SPLIT_TRANSACTION_ERROR		36
1128 
xhci_trb_comp_code_string(u8 status)1129 static inline const char *xhci_trb_comp_code_string(u8 status)
1130 {
1131 	switch (status) {
1132 	case COMP_INVALID:
1133 		return "Invalid";
1134 	case COMP_SUCCESS:
1135 		return "Success";
1136 	case COMP_DATA_BUFFER_ERROR:
1137 		return "Data Buffer Error";
1138 	case COMP_BABBLE_DETECTED_ERROR:
1139 		return "Babble Detected";
1140 	case COMP_USB_TRANSACTION_ERROR:
1141 		return "USB Transaction Error";
1142 	case COMP_TRB_ERROR:
1143 		return "TRB Error";
1144 	case COMP_STALL_ERROR:
1145 		return "Stall Error";
1146 	case COMP_RESOURCE_ERROR:
1147 		return "Resource Error";
1148 	case COMP_BANDWIDTH_ERROR:
1149 		return "Bandwidth Error";
1150 	case COMP_NO_SLOTS_AVAILABLE_ERROR:
1151 		return "No Slots Available Error";
1152 	case COMP_INVALID_STREAM_TYPE_ERROR:
1153 		return "Invalid Stream Type Error";
1154 	case COMP_SLOT_NOT_ENABLED_ERROR:
1155 		return "Slot Not Enabled Error";
1156 	case COMP_ENDPOINT_NOT_ENABLED_ERROR:
1157 		return "Endpoint Not Enabled Error";
1158 	case COMP_SHORT_PACKET:
1159 		return "Short Packet";
1160 	case COMP_RING_UNDERRUN:
1161 		return "Ring Underrun";
1162 	case COMP_RING_OVERRUN:
1163 		return "Ring Overrun";
1164 	case COMP_VF_EVENT_RING_FULL_ERROR:
1165 		return "VF Event Ring Full Error";
1166 	case COMP_PARAMETER_ERROR:
1167 		return "Parameter Error";
1168 	case COMP_BANDWIDTH_OVERRUN_ERROR:
1169 		return "Bandwidth Overrun Error";
1170 	case COMP_CONTEXT_STATE_ERROR:
1171 		return "Context State Error";
1172 	case COMP_NO_PING_RESPONSE_ERROR:
1173 		return "No Ping Response Error";
1174 	case COMP_EVENT_RING_FULL_ERROR:
1175 		return "Event Ring Full Error";
1176 	case COMP_INCOMPATIBLE_DEVICE_ERROR:
1177 		return "Incompatible Device Error";
1178 	case COMP_MISSED_SERVICE_ERROR:
1179 		return "Missed Service Error";
1180 	case COMP_COMMAND_RING_STOPPED:
1181 		return "Command Ring Stopped";
1182 	case COMP_COMMAND_ABORTED:
1183 		return "Command Aborted";
1184 	case COMP_STOPPED:
1185 		return "Stopped";
1186 	case COMP_STOPPED_LENGTH_INVALID:
1187 		return "Stopped - Length Invalid";
1188 	case COMP_STOPPED_SHORT_PACKET:
1189 		return "Stopped - Short Packet";
1190 	case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
1191 		return "Max Exit Latency Too Large Error";
1192 	case COMP_ISOCH_BUFFER_OVERRUN:
1193 		return "Isoch Buffer Overrun";
1194 	case COMP_EVENT_LOST_ERROR:
1195 		return "Event Lost Error";
1196 	case COMP_UNDEFINED_ERROR:
1197 		return "Undefined Error";
1198 	case COMP_INVALID_STREAM_ID_ERROR:
1199 		return "Invalid Stream ID Error";
1200 	case COMP_SECONDARY_BANDWIDTH_ERROR:
1201 		return "Secondary Bandwidth Error";
1202 	case COMP_SPLIT_TRANSACTION_ERROR:
1203 		return "Split Transaction Error";
1204 	default:
1205 		return "Unknown!!";
1206 	}
1207 }
1208 
1209 struct xhci_link_trb {
1210 	/* 64-bit segment pointer*/
1211 	__le64 segment_ptr;
1212 	__le32 intr_target;
1213 	__le32 control;
1214 };
1215 
1216 /* control bitfields */
1217 #define LINK_TOGGLE	(0x1<<1)
1218 
1219 /* Command completion event TRB */
1220 struct xhci_event_cmd {
1221 	/* Pointer to command TRB, or the value passed by the event data trb */
1222 	__le64 cmd_trb;
1223 	__le32 status;
1224 	__le32 flags;
1225 };
1226 
1227 /* flags bitmasks */
1228 
1229 /* Address device - disable SetAddress */
1230 #define TRB_BSR		(1<<9)
1231 
1232 /* Configure Endpoint - Deconfigure */
1233 #define TRB_DC		(1<<9)
1234 
1235 /* Stop Ring - Transfer State Preserve */
1236 #define TRB_TSP		(1<<9)
1237 
1238 enum xhci_ep_reset_type {
1239 	EP_HARD_RESET,
1240 	EP_SOFT_RESET,
1241 };
1242 
1243 /* Force Event */
1244 #define TRB_TO_VF_INTR_TARGET(p)	(((p) & (0x3ff << 22)) >> 22)
1245 #define TRB_TO_VF_ID(p)			(((p) & (0xff << 16)) >> 16)
1246 
1247 /* Set Latency Tolerance Value */
1248 #define TRB_TO_BELT(p)			(((p) & (0xfff << 16)) >> 16)
1249 
1250 /* Get Port Bandwidth */
1251 #define TRB_TO_DEV_SPEED(p)		(((p) & (0xf << 16)) >> 16)
1252 
1253 /* Force Header */
1254 #define TRB_TO_PACKET_TYPE(p)		((p) & 0x1f)
1255 #define TRB_TO_ROOTHUB_PORT(p)		(((p) & (0xff << 24)) >> 24)
1256 
1257 enum xhci_setup_dev {
1258 	SETUP_CONTEXT_ONLY,
1259 	SETUP_CONTEXT_ADDRESS,
1260 };
1261 
1262 /* bits 16:23 are the virtual function ID */
1263 /* bits 24:31 are the slot ID */
1264 #define TRB_TO_SLOT_ID(p)	(((p) & (0xff<<24)) >> 24)
1265 #define SLOT_ID_FOR_TRB(p)	(((p) & 0xff) << 24)
1266 
1267 /* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
1268 #define TRB_TO_EP_INDEX(p)		((((p) & (0x1f << 16)) >> 16) - 1)
1269 #define	EP_ID_FOR_TRB(p)		((((p) + 1) & 0x1f) << 16)
1270 
1271 #define SUSPEND_PORT_FOR_TRB(p)		(((p) & 1) << 23)
1272 #define TRB_TO_SUSPEND_PORT(p)		(((p) & (1 << 23)) >> 23)
1273 #define LAST_EP_INDEX			30
1274 
1275 /* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
1276 #define TRB_TO_STREAM_ID(p)		((((p) & (0xffff << 16)) >> 16))
1277 #define STREAM_ID_FOR_TRB(p)		((((p)) & 0xffff) << 16)
1278 #define SCT_FOR_TRB(p)			(((p) << 1) & 0x7)
1279 
1280 /* Link TRB specific fields */
1281 #define TRB_TC			(1<<1)
1282 
1283 /* Port Status Change Event TRB fields */
1284 /* Port ID - bits 31:24 */
1285 #define GET_PORT_ID(p)		(((p) & (0xff << 24)) >> 24)
1286 
1287 #define EVENT_DATA		(1 << 2)
1288 
1289 /* Normal TRB fields */
1290 /* transfer_len bitmasks - bits 0:16 */
1291 #define	TRB_LEN(p)		((p) & 0x1ffff)
1292 /* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */
1293 #define TRB_TD_SIZE(p)          (min((p), (u32)31) << 17)
1294 #define GET_TD_SIZE(p)		(((p) & 0x3e0000) >> 17)
1295 /* xhci 1.1 uses the TD_SIZE field for TBC if Extended TBC is enabled (ETE) */
1296 #define TRB_TD_SIZE_TBC(p)      (min((p), (u32)31) << 17)
1297 /* Interrupter Target - which MSI-X vector to target the completion event at */
1298 #define TRB_INTR_TARGET(p)	(((p) & 0x3ff) << 22)
1299 #define GET_INTR_TARGET(p)	(((p) >> 22) & 0x3ff)
1300 /* Total burst count field, Rsvdz on xhci 1.1 with Extended TBC enabled (ETE) */
1301 #define TRB_TBC(p)		(((p) & 0x3) << 7)
1302 #define TRB_TLBPC(p)		(((p) & 0xf) << 16)
1303 
1304 /* Cycle bit - indicates TRB ownership by HC or HCD */
1305 #define TRB_CYCLE		(1<<0)
1306 /*
1307  * Force next event data TRB to be evaluated before task switch.
1308  * Used to pass OS data back after a TD completes.
1309  */
1310 #define TRB_ENT			(1<<1)
1311 /* Interrupt on short packet */
1312 #define TRB_ISP			(1<<2)
1313 /* Set PCIe no snoop attribute */
1314 #define TRB_NO_SNOOP		(1<<3)
1315 /* Chain multiple TRBs into a TD */
1316 #define TRB_CHAIN		(1<<4)
1317 /* Interrupt on completion */
1318 #define TRB_IOC			(1<<5)
1319 /* The buffer pointer contains immediate data */
1320 #define TRB_IDT			(1<<6)
1321 /* TDs smaller than this might use IDT */
1322 #define TRB_IDT_MAX_SIZE	8
1323 
1324 /* Block Event Interrupt */
1325 #define	TRB_BEI			(1<<9)
1326 
1327 /* Control transfer TRB specific fields */
1328 #define TRB_DIR_IN		(1<<16)
1329 #define	TRB_TX_TYPE(p)		((p) << 16)
1330 #define	TRB_DATA_OUT		2
1331 #define	TRB_DATA_IN		3
1332 
1333 /* Isochronous TRB specific fields */
1334 #define TRB_SIA			(1<<31)
1335 #define TRB_FRAME_ID(p)		(((p) & 0x7ff) << 20)
1336 
1337 struct xhci_generic_trb {
1338 	__le32 field[4];
1339 };
1340 
1341 union xhci_trb {
1342 	struct xhci_link_trb		link;
1343 	struct xhci_transfer_event	trans_event;
1344 	struct xhci_event_cmd		event_cmd;
1345 	struct xhci_generic_trb		generic;
1346 };
1347 
1348 /* TRB bit mask */
1349 #define	TRB_TYPE_BITMASK	(0xfc00)
1350 #define TRB_TYPE(p)		((p) << 10)
1351 #define TRB_FIELD_TO_TYPE(p)	(((p) & TRB_TYPE_BITMASK) >> 10)
1352 /* TRB type IDs */
1353 /* bulk, interrupt, isoc scatter/gather, and control data stage */
1354 #define TRB_NORMAL		1
1355 /* setup stage for control transfers */
1356 #define TRB_SETUP		2
1357 /* data stage for control transfers */
1358 #define TRB_DATA		3
1359 /* status stage for control transfers */
1360 #define TRB_STATUS		4
1361 /* isoc transfers */
1362 #define TRB_ISOC		5
1363 /* TRB for linking ring segments */
1364 #define TRB_LINK		6
1365 #define TRB_EVENT_DATA		7
1366 /* Transfer Ring No-op (not for the command ring) */
1367 #define TRB_TR_NOOP		8
1368 /* Command TRBs */
1369 /* Enable Slot Command */
1370 #define TRB_ENABLE_SLOT		9
1371 /* Disable Slot Command */
1372 #define TRB_DISABLE_SLOT	10
1373 /* Address Device Command */
1374 #define TRB_ADDR_DEV		11
1375 /* Configure Endpoint Command */
1376 #define TRB_CONFIG_EP		12
1377 /* Evaluate Context Command */
1378 #define TRB_EVAL_CONTEXT	13
1379 /* Reset Endpoint Command */
1380 #define TRB_RESET_EP		14
1381 /* Stop Transfer Ring Command */
1382 #define TRB_STOP_RING		15
1383 /* Set Transfer Ring Dequeue Pointer Command */
1384 #define TRB_SET_DEQ		16
1385 /* Reset Device Command */
1386 #define TRB_RESET_DEV		17
1387 /* Force Event Command (opt) */
1388 #define TRB_FORCE_EVENT		18
1389 /* Negotiate Bandwidth Command (opt) */
1390 #define TRB_NEG_BANDWIDTH	19
1391 /* Set Latency Tolerance Value Command (opt) */
1392 #define TRB_SET_LT		20
1393 /* Get port bandwidth Command */
1394 #define TRB_GET_BW		21
1395 /* Force Header Command - generate a transaction or link management packet */
1396 #define TRB_FORCE_HEADER	22
1397 /* No-op Command - not for transfer rings */
1398 #define TRB_CMD_NOOP		23
1399 /* TRB IDs 24-31 reserved */
1400 /* Event TRBS */
1401 /* Transfer Event */
1402 #define TRB_TRANSFER		32
1403 /* Command Completion Event */
1404 #define TRB_COMPLETION		33
1405 /* Port Status Change Event */
1406 #define TRB_PORT_STATUS		34
1407 /* Bandwidth Request Event (opt) */
1408 #define TRB_BANDWIDTH_EVENT	35
1409 /* Doorbell Event (opt) */
1410 #define TRB_DOORBELL		36
1411 /* Host Controller Event */
1412 #define TRB_HC_EVENT		37
1413 /* Device Notification Event - device sent function wake notification */
1414 #define TRB_DEV_NOTE		38
1415 /* MFINDEX Wrap Event - microframe counter wrapped */
1416 #define TRB_MFINDEX_WRAP	39
1417 /* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1418 
1419 /* Nec vendor-specific command completion event. */
1420 #define	TRB_NEC_CMD_COMP	48
1421 /* Get NEC firmware revision. */
1422 #define	TRB_NEC_GET_FW		49
1423 
xhci_trb_type_string(u8 type)1424 static inline const char *xhci_trb_type_string(u8 type)
1425 {
1426 	switch (type) {
1427 	case TRB_NORMAL:
1428 		return "Normal";
1429 	case TRB_SETUP:
1430 		return "Setup Stage";
1431 	case TRB_DATA:
1432 		return "Data Stage";
1433 	case TRB_STATUS:
1434 		return "Status Stage";
1435 	case TRB_ISOC:
1436 		return "Isoch";
1437 	case TRB_LINK:
1438 		return "Link";
1439 	case TRB_EVENT_DATA:
1440 		return "Event Data";
1441 	case TRB_TR_NOOP:
1442 		return "No-Op";
1443 	case TRB_ENABLE_SLOT:
1444 		return "Enable Slot Command";
1445 	case TRB_DISABLE_SLOT:
1446 		return "Disable Slot Command";
1447 	case TRB_ADDR_DEV:
1448 		return "Address Device Command";
1449 	case TRB_CONFIG_EP:
1450 		return "Configure Endpoint Command";
1451 	case TRB_EVAL_CONTEXT:
1452 		return "Evaluate Context Command";
1453 	case TRB_RESET_EP:
1454 		return "Reset Endpoint Command";
1455 	case TRB_STOP_RING:
1456 		return "Stop Ring Command";
1457 	case TRB_SET_DEQ:
1458 		return "Set TR Dequeue Pointer Command";
1459 	case TRB_RESET_DEV:
1460 		return "Reset Device Command";
1461 	case TRB_FORCE_EVENT:
1462 		return "Force Event Command";
1463 	case TRB_NEG_BANDWIDTH:
1464 		return "Negotiate Bandwidth Command";
1465 	case TRB_SET_LT:
1466 		return "Set Latency Tolerance Value Command";
1467 	case TRB_GET_BW:
1468 		return "Get Port Bandwidth Command";
1469 	case TRB_FORCE_HEADER:
1470 		return "Force Header Command";
1471 	case TRB_CMD_NOOP:
1472 		return "No-Op Command";
1473 	case TRB_TRANSFER:
1474 		return "Transfer Event";
1475 	case TRB_COMPLETION:
1476 		return "Command Completion Event";
1477 	case TRB_PORT_STATUS:
1478 		return "Port Status Change Event";
1479 	case TRB_BANDWIDTH_EVENT:
1480 		return "Bandwidth Request Event";
1481 	case TRB_DOORBELL:
1482 		return "Doorbell Event";
1483 	case TRB_HC_EVENT:
1484 		return "Host Controller Event";
1485 	case TRB_DEV_NOTE:
1486 		return "Device Notification Event";
1487 	case TRB_MFINDEX_WRAP:
1488 		return "MFINDEX Wrap Event";
1489 	case TRB_NEC_CMD_COMP:
1490 		return "NEC Command Completion Event";
1491 	case TRB_NEC_GET_FW:
1492 		return "NET Get Firmware Revision Command";
1493 	default:
1494 		return "UNKNOWN";
1495 	}
1496 }
1497 
1498 #define TRB_TYPE_LINK(x)	(((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1499 /* Above, but for __le32 types -- can avoid work by swapping constants: */
1500 #define TRB_TYPE_LINK_LE32(x)	(((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1501 				 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1502 #define TRB_TYPE_NOOP_LE32(x)	(((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1503 				 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1504 
1505 #define NEC_FW_MINOR(p)		(((p) >> 0) & 0xff)
1506 #define NEC_FW_MAJOR(p)		(((p) >> 8) & 0xff)
1507 
1508 /*
1509  * TRBS_PER_SEGMENT must be a multiple of 4,
1510  * since the command ring is 64-byte aligned.
1511  * It must also be greater than 16.
1512  */
1513 #define TRBS_PER_SEGMENT	256
1514 /* Allow two commands + a link TRB, along with any reserved command TRBs */
1515 #define MAX_RSVD_CMD_TRBS	(TRBS_PER_SEGMENT - 3)
1516 #define TRB_SEGMENT_SIZE	(TRBS_PER_SEGMENT*16)
1517 #define TRB_SEGMENT_SHIFT	(ilog2(TRB_SEGMENT_SIZE))
1518 /* TRB buffer pointers can't cross 64KB boundaries */
1519 #define TRB_MAX_BUFF_SHIFT		16
1520 #define TRB_MAX_BUFF_SIZE	(1 << TRB_MAX_BUFF_SHIFT)
1521 /* How much data is left before the 64KB boundary? */
1522 #define TRB_BUFF_LEN_UP_TO_BOUNDARY(addr)	(TRB_MAX_BUFF_SIZE - \
1523 					(addr & (TRB_MAX_BUFF_SIZE - 1)))
1524 #define MAX_SOFT_RETRY		3
1525 
1526 struct xhci_segment {
1527 	union xhci_trb		*trbs;
1528 	/* private to HCD */
1529 	struct xhci_segment	*next;
1530 	dma_addr_t		dma;
1531 	/* Max packet sized bounce buffer for td-fragmant alignment */
1532 	dma_addr_t		bounce_dma;
1533 	void			*bounce_buf;
1534 	unsigned int		bounce_offs;
1535 	unsigned int		bounce_len;
1536 };
1537 
1538 struct xhci_td {
1539 	struct list_head	td_list;
1540 	struct list_head	cancelled_td_list;
1541 	struct urb		*urb;
1542 	struct xhci_segment	*start_seg;
1543 	union xhci_trb		*first_trb;
1544 	union xhci_trb		*last_trb;
1545 	struct xhci_segment	*bounce_seg;
1546 	/* actual_length of the URB has already been set */
1547 	bool			urb_length_set;
1548 };
1549 
1550 /* xHCI command default timeout value */
1551 #define XHCI_CMD_DEFAULT_TIMEOUT	(5 * HZ)
1552 
1553 /* command descriptor */
1554 struct xhci_cd {
1555 	struct xhci_command	*command;
1556 	union xhci_trb		*cmd_trb;
1557 };
1558 
1559 struct xhci_dequeue_state {
1560 	struct xhci_segment *new_deq_seg;
1561 	union xhci_trb *new_deq_ptr;
1562 	int new_cycle_state;
1563 	unsigned int stream_id;
1564 };
1565 
1566 enum xhci_ring_type {
1567 	TYPE_CTRL = 0,
1568 	TYPE_ISOC,
1569 	TYPE_BULK,
1570 	TYPE_INTR,
1571 	TYPE_STREAM,
1572 	TYPE_COMMAND,
1573 	TYPE_EVENT,
1574 };
1575 
xhci_ring_type_string(enum xhci_ring_type type)1576 static inline const char *xhci_ring_type_string(enum xhci_ring_type type)
1577 {
1578 	switch (type) {
1579 	case TYPE_CTRL:
1580 		return "CTRL";
1581 	case TYPE_ISOC:
1582 		return "ISOC";
1583 	case TYPE_BULK:
1584 		return "BULK";
1585 	case TYPE_INTR:
1586 		return "INTR";
1587 	case TYPE_STREAM:
1588 		return "STREAM";
1589 	case TYPE_COMMAND:
1590 		return "CMD";
1591 	case TYPE_EVENT:
1592 		return "EVENT";
1593 	}
1594 
1595 	return "UNKNOWN";
1596 }
1597 
1598 struct xhci_ring {
1599 	struct xhci_segment	*first_seg;
1600 	struct xhci_segment	*last_seg;
1601 	union  xhci_trb		*enqueue;
1602 	struct xhci_segment	*enq_seg;
1603 	union  xhci_trb		*dequeue;
1604 	struct xhci_segment	*deq_seg;
1605 	struct list_head	td_list;
1606 	/*
1607 	 * Write the cycle state into the TRB cycle field to give ownership of
1608 	 * the TRB to the host controller (if we are the producer), or to check
1609 	 * if we own the TRB (if we are the consumer).  See section 4.9.1.
1610 	 */
1611 	u32			cycle_state;
1612 	unsigned int            err_count;
1613 	unsigned int		stream_id;
1614 	unsigned int		num_segs;
1615 	unsigned int		num_trbs_free;
1616 	unsigned int		num_trbs_free_temp;
1617 	unsigned int		bounce_buf_len;
1618 	enum xhci_ring_type	type;
1619 	bool			last_td_was_short;
1620 	struct radix_tree_root	*trb_address_map;
1621 };
1622 
1623 struct xhci_erst_entry {
1624 	/* 64-bit event ring segment address */
1625 	__le64	seg_addr;
1626 	__le32	seg_size;
1627 	/* Set to zero */
1628 	__le32	rsvd;
1629 };
1630 
1631 struct xhci_erst {
1632 	struct xhci_erst_entry	*entries;
1633 	unsigned int		num_entries;
1634 	/* xhci->event_ring keeps track of segment dma addresses */
1635 	dma_addr_t		erst_dma_addr;
1636 	/* Num entries the ERST can contain */
1637 	unsigned int		erst_size;
1638 };
1639 
1640 struct xhci_scratchpad {
1641 	u64 *sp_array;
1642 	dma_addr_t sp_dma;
1643 	void **sp_buffers;
1644 };
1645 
1646 struct urb_priv {
1647 	int	num_tds;
1648 	int	num_tds_done;
1649 	struct	xhci_td	td[];
1650 };
1651 
1652 /*
1653  * Each segment table entry is 4*32bits long.  1K seems like an ok size:
1654  * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
1655  * meaning 64 ring segments.
1656  * Initial allocated size of the ERST, in number of entries */
1657 #define	ERST_NUM_SEGS	1
1658 /* Initial allocated size of the ERST, in number of entries */
1659 #define	ERST_SIZE	64
1660 /* Initial number of event segment rings allocated */
1661 #define	ERST_ENTRIES	1
1662 /* Poll every 60 seconds */
1663 #define	POLL_TIMEOUT	60
1664 /* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1665 #define XHCI_STOP_EP_CMD_TIMEOUT	5
1666 /* XXX: Make these module parameters */
1667 
1668 struct s3_save {
1669 	u32	command;
1670 	u32	dev_nt;
1671 	u64	dcbaa_ptr;
1672 	u32	config_reg;
1673 	u32	irq_pending;
1674 	u32	irq_control;
1675 	u32	erst_size;
1676 	u64	erst_base;
1677 	u64	erst_dequeue;
1678 };
1679 
1680 /* Use for lpm */
1681 struct dev_info {
1682 	u32			dev_id;
1683 	struct	list_head	list;
1684 };
1685 
1686 struct xhci_bus_state {
1687 	unsigned long		bus_suspended;
1688 	unsigned long		next_statechange;
1689 
1690 	/* Port suspend arrays are indexed by the portnum of the fake roothub */
1691 	/* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1692 	u32			port_c_suspend;
1693 	u32			suspended_ports;
1694 	u32			port_remote_wakeup;
1695 	unsigned long		resume_done[USB_MAXCHILDREN];
1696 	/* which ports have started to resume */
1697 	unsigned long		resuming_ports;
1698 	/* Which ports are waiting on RExit to U0 transition. */
1699 	unsigned long		rexit_ports;
1700 	struct completion	rexit_done[USB_MAXCHILDREN];
1701 	struct completion	u3exit_done[USB_MAXCHILDREN];
1702 };
1703 
1704 
1705 /*
1706  * It can take up to 20 ms to transition from RExit to U0 on the
1707  * Intel Lynx Point LP xHCI host.
1708  */
1709 #define	XHCI_MAX_REXIT_TIMEOUT_MS	20
1710 struct xhci_port_cap {
1711 	u32			*psi;	/* array of protocol speed ID entries */
1712 	u8			psi_count;
1713 	u8			psi_uid_count;
1714 	u8			maj_rev;
1715 	u8			min_rev;
1716 };
1717 
1718 struct xhci_port {
1719 	__le32 __iomem		*addr;
1720 	int			hw_portnum;
1721 	int			hcd_portnum;
1722 	struct xhci_hub		*rhub;
1723 	struct xhci_port_cap	*port_cap;
1724 };
1725 
1726 struct xhci_hub {
1727 	struct xhci_port	**ports;
1728 	unsigned int		num_ports;
1729 	struct usb_hcd		*hcd;
1730 	/* keep track of bus suspend info */
1731 	struct xhci_bus_state   bus_state;
1732 	/* supported prococol extended capabiliy values */
1733 	u8			maj_rev;
1734 	u8			min_rev;
1735 };
1736 
1737 /* There is one xhci_hcd structure per controller */
1738 struct xhci_hcd {
1739 	struct usb_hcd *main_hcd;
1740 	struct usb_hcd *shared_hcd;
1741 	/* glue to PCI and HCD framework */
1742 	struct xhci_cap_regs __iomem *cap_regs;
1743 	struct xhci_op_regs __iomem *op_regs;
1744 	struct xhci_run_regs __iomem *run_regs;
1745 	struct xhci_doorbell_array __iomem *dba;
1746 	/* Our HCD's current interrupter register set */
1747 	struct	xhci_intr_reg __iomem *ir_set;
1748 
1749 	/* Cached register copies of read-only HC data */
1750 	__u32		hcs_params1;
1751 	__u32		hcs_params2;
1752 	__u32		hcs_params3;
1753 	__u32		hcc_params;
1754 	__u32		hcc_params2;
1755 
1756 	spinlock_t	lock;
1757 
1758 	/* packed release number */
1759 	u8		sbrn;
1760 	u16		hci_version;
1761 	u8		max_slots;
1762 	u8		max_interrupters;
1763 	u8		max_ports;
1764 	u8		isoc_threshold;
1765 	/* imod_interval in ns (I * 250ns) */
1766 	u32		imod_interval;
1767 	int		event_ring_max;
1768 	/* 4KB min, 128MB max */
1769 	int		page_size;
1770 	/* Valid values are 12 to 20, inclusive */
1771 	int		page_shift;
1772 	/* msi-x vectors */
1773 	int		msix_count;
1774 	/* optional clocks */
1775 	struct clk		*clk;
1776 	struct clk		*reg_clk;
1777 	/* optional reset controller */
1778 	struct reset_control *reset;
1779 	/* data structures */
1780 	struct xhci_device_context_array *dcbaa;
1781 	struct xhci_ring	*cmd_ring;
1782 	unsigned int            cmd_ring_state;
1783 #define CMD_RING_STATE_RUNNING         (1 << 0)
1784 #define CMD_RING_STATE_ABORTED         (1 << 1)
1785 #define CMD_RING_STATE_STOPPED         (1 << 2)
1786 	struct list_head        cmd_list;
1787 	unsigned int		cmd_ring_reserved_trbs;
1788 	struct delayed_work	cmd_timer;
1789 	struct completion	cmd_ring_stop_completion;
1790 	struct xhci_command	*current_cmd;
1791 	struct xhci_ring	*event_ring;
1792 	struct xhci_erst	erst;
1793 	/* Scratchpad */
1794 	struct xhci_scratchpad  *scratchpad;
1795 	/* Store LPM test failed devices' information */
1796 	struct list_head	lpm_failed_devs;
1797 
1798 	/* slot enabling and address device helpers */
1799 	/* these are not thread safe so use mutex */
1800 	struct mutex mutex;
1801 	/* For USB 3.0 LPM enable/disable. */
1802 	struct xhci_command		*lpm_command;
1803 	/* Internal mirror of the HW's dcbaa */
1804 	struct xhci_virt_device	*devs[MAX_HC_SLOTS];
1805 	/* For keeping track of bandwidth domains per roothub. */
1806 	struct xhci_root_port_bw_info	*rh_bw;
1807 
1808 	/* DMA pools */
1809 	struct dma_pool	*device_pool;
1810 	struct dma_pool	*segment_pool;
1811 	struct dma_pool	*small_streams_pool;
1812 	struct dma_pool	*medium_streams_pool;
1813 
1814 	/* Host controller watchdog timer structures */
1815 	unsigned int		xhc_state;
1816 
1817 	u32			command;
1818 	struct s3_save		s3;
1819 /* Host controller is dying - not responding to commands. "I'm not dead yet!"
1820  *
1821  * xHC interrupts have been disabled and a watchdog timer will (or has already)
1822  * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code.  Any code
1823  * that sees this status (other than the timer that set it) should stop touching
1824  * hardware immediately.  Interrupt handlers should return immediately when
1825  * they see this status (any time they drop and re-acquire xhci->lock).
1826  * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1827  * putting the TD on the canceled list, etc.
1828  *
1829  * There are no reports of xHCI host controllers that display this issue.
1830  */
1831 #define XHCI_STATE_DYING	(1 << 0)
1832 #define XHCI_STATE_HALTED	(1 << 1)
1833 #define XHCI_STATE_REMOVING	(1 << 2)
1834 	unsigned long long	quirks;
1835 #define	XHCI_LINK_TRB_QUIRK	BIT_ULL(0)
1836 #define XHCI_RESET_EP_QUIRK	BIT_ULL(1)
1837 #define XHCI_NEC_HOST		BIT_ULL(2)
1838 #define XHCI_AMD_PLL_FIX	BIT_ULL(3)
1839 #define XHCI_SPURIOUS_SUCCESS	BIT_ULL(4)
1840 /*
1841  * Certain Intel host controllers have a limit to the number of endpoint
1842  * contexts they can handle.  Ideally, they would signal that they can't handle
1843  * anymore endpoint contexts by returning a Resource Error for the Configure
1844  * Endpoint command, but they don't.  Instead they expect software to keep track
1845  * of the number of active endpoints for them, across configure endpoint
1846  * commands, reset device commands, disable slot commands, and address device
1847  * commands.
1848  */
1849 #define XHCI_EP_LIMIT_QUIRK	BIT_ULL(5)
1850 #define XHCI_BROKEN_MSI		BIT_ULL(6)
1851 #define XHCI_RESET_ON_RESUME	BIT_ULL(7)
1852 #define	XHCI_SW_BW_CHECKING	BIT_ULL(8)
1853 #define XHCI_AMD_0x96_HOST	BIT_ULL(9)
1854 #define XHCI_TRUST_TX_LENGTH	BIT_ULL(10)
1855 #define XHCI_LPM_SUPPORT	BIT_ULL(11)
1856 #define XHCI_INTEL_HOST		BIT_ULL(12)
1857 #define XHCI_SPURIOUS_REBOOT	BIT_ULL(13)
1858 #define XHCI_COMP_MODE_QUIRK	BIT_ULL(14)
1859 #define XHCI_AVOID_BEI		BIT_ULL(15)
1860 #define XHCI_PLAT		BIT_ULL(16)
1861 #define XHCI_SLOW_SUSPEND	BIT_ULL(17)
1862 #define XHCI_SPURIOUS_WAKEUP	BIT_ULL(18)
1863 /* For controllers with a broken beyond repair streams implementation */
1864 #define XHCI_BROKEN_STREAMS	BIT_ULL(19)
1865 #define XHCI_PME_STUCK_QUIRK	BIT_ULL(20)
1866 #define XHCI_MTK_HOST		BIT_ULL(21)
1867 #define XHCI_SSIC_PORT_UNUSED	BIT_ULL(22)
1868 #define XHCI_NO_64BIT_SUPPORT	BIT_ULL(23)
1869 #define XHCI_MISSING_CAS	BIT_ULL(24)
1870 /* For controller with a broken Port Disable implementation */
1871 #define XHCI_BROKEN_PORT_PED	BIT_ULL(25)
1872 #define XHCI_LIMIT_ENDPOINT_INTERVAL_7	BIT_ULL(26)
1873 #define XHCI_U2_DISABLE_WAKE	BIT_ULL(27)
1874 #define XHCI_ASMEDIA_MODIFY_FLOWCONTROL	BIT_ULL(28)
1875 #define XHCI_HW_LPM_DISABLE	BIT_ULL(29)
1876 #define XHCI_SUSPEND_DELAY	BIT_ULL(30)
1877 #define XHCI_INTEL_USB_ROLE_SW	BIT_ULL(31)
1878 #define XHCI_ZERO_64B_REGS	BIT_ULL(32)
1879 #define XHCI_DEFAULT_PM_RUNTIME_ALLOW	BIT_ULL(33)
1880 #define XHCI_RESET_PLL_ON_DISCONNECT	BIT_ULL(34)
1881 #define XHCI_SNPS_BROKEN_SUSPEND    BIT_ULL(35)
1882 #define XHCI_RENESAS_FW_QUIRK	BIT_ULL(36)
1883 #define XHCI_SKIP_PHY_INIT	BIT_ULL(37)
1884 #define XHCI_DISABLE_SPARSE	BIT_ULL(38)
1885 #define XHCI_SG_TRB_CACHE_SIZE_QUIRK	BIT_ULL(39)
1886 #define XHCI_NO_SOFT_RETRY	BIT_ULL(40)
1887 #define XHCI_EP_CTX_BROKEN_DCS	BIT_ULL(42)
1888 
1889 	unsigned int		num_active_eps;
1890 	unsigned int		limit_active_eps;
1891 	struct xhci_port	*hw_ports;
1892 	struct xhci_hub		usb2_rhub;
1893 	struct xhci_hub		usb3_rhub;
1894 	/* support xHCI 1.0 spec USB2 hardware LPM */
1895 	unsigned		hw_lpm_support:1;
1896 	/* Broken Suspend flag for SNPS Suspend resume issue */
1897 	unsigned		broken_suspend:1;
1898 	/* cached usb2 extened protocol capabilites */
1899 	u32                     *ext_caps;
1900 	unsigned int            num_ext_caps;
1901 	/* cached extended protocol port capabilities */
1902 	struct xhci_port_cap	*port_caps;
1903 	unsigned int		num_port_caps;
1904 	/* Compliance Mode Recovery Data */
1905 	struct timer_list	comp_mode_recovery_timer;
1906 	u32			port_status_u0;
1907 	u16			test_mode;
1908 /* Compliance Mode Timer Triggered every 2 seconds */
1909 #define COMP_MODE_RCVRY_MSECS 2000
1910 
1911 	struct dentry		*debugfs_root;
1912 	struct dentry		*debugfs_slots;
1913 	struct list_head	regset_list;
1914 
1915 	void			*dbc;
1916 	/* platform-specific data -- must come last */
1917 	unsigned long		priv[] __aligned(sizeof(s64));
1918 };
1919 
1920 /* Platform specific overrides to generic XHCI hc_driver ops */
1921 struct xhci_driver_overrides {
1922 	size_t extra_priv_size;
1923 	int (*reset)(struct usb_hcd *hcd);
1924 	int (*start)(struct usb_hcd *hcd);
1925 	int (*check_bandwidth)(struct usb_hcd *, struct usb_device *);
1926 	void (*reset_bandwidth)(struct usb_hcd *, struct usb_device *);
1927 };
1928 
1929 #define	XHCI_CFC_DELAY		10
1930 
1931 /* convert between an HCD pointer and the corresponding EHCI_HCD */
hcd_to_xhci(struct usb_hcd * hcd)1932 static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1933 {
1934 	struct usb_hcd *primary_hcd;
1935 
1936 	if (usb_hcd_is_primary_hcd(hcd))
1937 		primary_hcd = hcd;
1938 	else
1939 		primary_hcd = hcd->primary_hcd;
1940 
1941 	return (struct xhci_hcd *) (primary_hcd->hcd_priv);
1942 }
1943 
xhci_to_hcd(struct xhci_hcd * xhci)1944 static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1945 {
1946 	return xhci->main_hcd;
1947 }
1948 
1949 #define xhci_dbg(xhci, fmt, args...) \
1950 	dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1951 #define xhci_err(xhci, fmt, args...) \
1952 	dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1953 #define xhci_warn(xhci, fmt, args...) \
1954 	dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1955 #define xhci_warn_ratelimited(xhci, fmt, args...) \
1956 	dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1957 #define xhci_info(xhci, fmt, args...) \
1958 	dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1959 
1960 /*
1961  * Registers should always be accessed with double word or quad word accesses.
1962  *
1963  * Some xHCI implementations may support 64-bit address pointers.  Registers
1964  * with 64-bit address pointers should be written to with dword accesses by
1965  * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
1966  * xHCI implementations that do not support 64-bit address pointers will ignore
1967  * the high dword, and write order is irrelevant.
1968  */
xhci_read_64(const struct xhci_hcd * xhci,__le64 __iomem * regs)1969 static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
1970 		__le64 __iomem *regs)
1971 {
1972 	return lo_hi_readq(regs);
1973 }
xhci_write_64(struct xhci_hcd * xhci,const u64 val,__le64 __iomem * regs)1974 static inline void xhci_write_64(struct xhci_hcd *xhci,
1975 				 const u64 val, __le64 __iomem *regs)
1976 {
1977 	lo_hi_writeq(val, regs);
1978 }
1979 
xhci_link_trb_quirk(struct xhci_hcd * xhci)1980 static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
1981 {
1982 	return xhci->quirks & XHCI_LINK_TRB_QUIRK;
1983 }
1984 
1985 /* xHCI debugging */
1986 char *xhci_get_slot_state(struct xhci_hcd *xhci,
1987 		struct xhci_container_ctx *ctx);
1988 void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
1989 			const char *fmt, ...);
1990 
1991 /* xHCI memory management */
1992 void xhci_mem_cleanup(struct xhci_hcd *xhci);
1993 int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
1994 void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
1995 int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
1996 int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
1997 void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1998 		struct usb_device *udev);
1999 unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
2000 unsigned int xhci_get_endpoint_address(unsigned int ep_index);
2001 unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
2002 void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
2003 void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2004 		struct xhci_virt_device *virt_dev,
2005 		int old_active_eps);
2006 void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
2007 void xhci_update_bw_info(struct xhci_hcd *xhci,
2008 		struct xhci_container_ctx *in_ctx,
2009 		struct xhci_input_control_ctx *ctrl_ctx,
2010 		struct xhci_virt_device *virt_dev);
2011 void xhci_endpoint_copy(struct xhci_hcd *xhci,
2012 		struct xhci_container_ctx *in_ctx,
2013 		struct xhci_container_ctx *out_ctx,
2014 		unsigned int ep_index);
2015 void xhci_slot_copy(struct xhci_hcd *xhci,
2016 		struct xhci_container_ctx *in_ctx,
2017 		struct xhci_container_ctx *out_ctx);
2018 int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
2019 		struct usb_device *udev, struct usb_host_endpoint *ep,
2020 		gfp_t mem_flags);
2021 struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci,
2022 		unsigned int num_segs, unsigned int cycle_state,
2023 		enum xhci_ring_type type, unsigned int max_packet, gfp_t flags);
2024 void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
2025 int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
2026 		unsigned int num_trbs, gfp_t flags);
2027 int xhci_alloc_erst(struct xhci_hcd *xhci,
2028 		struct xhci_ring *evt_ring,
2029 		struct xhci_erst *erst,
2030 		gfp_t flags);
2031 void xhci_initialize_ring_info(struct xhci_ring *ring,
2032 			unsigned int cycle_state);
2033 void xhci_free_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
2034 void xhci_free_endpoint_ring(struct xhci_hcd *xhci,
2035 		struct xhci_virt_device *virt_dev,
2036 		unsigned int ep_index);
2037 struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
2038 		unsigned int num_stream_ctxs,
2039 		unsigned int num_streams,
2040 		unsigned int max_packet, gfp_t flags);
2041 void xhci_free_stream_info(struct xhci_hcd *xhci,
2042 		struct xhci_stream_info *stream_info);
2043 void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
2044 		struct xhci_ep_ctx *ep_ctx,
2045 		struct xhci_stream_info *stream_info);
2046 void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
2047 		struct xhci_virt_ep *ep);
2048 void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
2049 	struct xhci_virt_device *virt_dev, bool drop_control_ep);
2050 struct xhci_ring *xhci_dma_to_transfer_ring(
2051 		struct xhci_virt_ep *ep,
2052 		u64 address);
2053 struct xhci_ring *xhci_stream_id_to_ring(
2054 		struct xhci_virt_device *dev,
2055 		unsigned int ep_index,
2056 		unsigned int stream_id);
2057 struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
2058 		bool allocate_completion, gfp_t mem_flags);
2059 struct xhci_command *xhci_alloc_command_with_ctx(struct xhci_hcd *xhci,
2060 		bool allocate_completion, gfp_t mem_flags);
2061 void xhci_urb_free_priv(struct urb_priv *urb_priv);
2062 void xhci_free_command(struct xhci_hcd *xhci,
2063 		struct xhci_command *command);
2064 struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci,
2065 		int type, gfp_t flags);
2066 void xhci_free_container_ctx(struct xhci_hcd *xhci,
2067 		struct xhci_container_ctx *ctx);
2068 
2069 /* xHCI host controller glue */
2070 typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
2071 int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec);
2072 void xhci_quiesce(struct xhci_hcd *xhci);
2073 int xhci_halt(struct xhci_hcd *xhci);
2074 int xhci_start(struct xhci_hcd *xhci);
2075 int xhci_reset(struct xhci_hcd *xhci);
2076 int xhci_run(struct usb_hcd *hcd);
2077 int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
2078 void xhci_shutdown(struct usb_hcd *hcd);
2079 void xhci_init_driver(struct hc_driver *drv,
2080 		      const struct xhci_driver_overrides *over);
2081 int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
2082 void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
2083 int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id);
2084 int xhci_ext_cap_init(struct xhci_hcd *xhci);
2085 
2086 int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
2087 int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
2088 
2089 irqreturn_t xhci_irq(struct usb_hcd *hcd);
2090 irqreturn_t xhci_msi_irq(int irq, void *hcd);
2091 int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
2092 int xhci_alloc_tt_info(struct xhci_hcd *xhci,
2093 		struct xhci_virt_device *virt_dev,
2094 		struct usb_device *hdev,
2095 		struct usb_tt *tt, gfp_t mem_flags);
2096 
2097 /* xHCI ring, segment, TRB, and TD functions */
2098 dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
2099 struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
2100 		struct xhci_segment *start_seg, union xhci_trb *start_trb,
2101 		union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
2102 int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
2103 void xhci_ring_cmd_db(struct xhci_hcd *xhci);
2104 int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
2105 		u32 trb_type, u32 slot_id);
2106 int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2107 		dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
2108 int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
2109 		u32 field1, u32 field2, u32 field3, u32 field4);
2110 int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
2111 		int slot_id, unsigned int ep_index, int suspend);
2112 int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2113 		int slot_id, unsigned int ep_index);
2114 int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2115 		int slot_id, unsigned int ep_index);
2116 int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2117 		int slot_id, unsigned int ep_index);
2118 int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
2119 		struct urb *urb, int slot_id, unsigned int ep_index);
2120 int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
2121 		struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
2122 		bool command_must_succeed);
2123 int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
2124 		dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
2125 int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
2126 		int slot_id, unsigned int ep_index,
2127 		enum xhci_ep_reset_type reset_type);
2128 int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2129 		u32 slot_id);
2130 void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
2131 		unsigned int slot_id, unsigned int ep_index,
2132 		unsigned int stream_id, struct xhci_td *cur_td,
2133 		struct xhci_dequeue_state *state);
2134 void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
2135 		unsigned int slot_id, unsigned int ep_index,
2136 		struct xhci_dequeue_state *deq_state);
2137 void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci, unsigned int slot_id,
2138 			       unsigned int ep_index, unsigned int stream_id,
2139 			       struct xhci_td *td);
2140 void xhci_stop_endpoint_command_watchdog(struct timer_list *t);
2141 void xhci_handle_command_timeout(struct work_struct *work);
2142 
2143 void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
2144 		unsigned int ep_index, unsigned int stream_id);
2145 void xhci_ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
2146 		unsigned int slot_id,
2147 		unsigned int ep_index);
2148 void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
2149 void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring);
2150 unsigned int count_trbs(u64 addr, u64 len);
2151 
2152 /* xHCI roothub code */
2153 void xhci_set_link_state(struct xhci_hcd *xhci, struct xhci_port *port,
2154 				u32 link_state);
2155 void xhci_test_and_clear_bit(struct xhci_hcd *xhci, struct xhci_port *port,
2156 				u32 port_bit);
2157 int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
2158 		char *buf, u16 wLength);
2159 int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
2160 int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
2161 struct xhci_hub *xhci_get_rhub(struct usb_hcd *hcd);
2162 
2163 void xhci_hc_died(struct xhci_hcd *xhci);
2164 
2165 #ifdef CONFIG_PM
2166 int xhci_bus_suspend(struct usb_hcd *hcd);
2167 int xhci_bus_resume(struct usb_hcd *hcd);
2168 unsigned long xhci_get_resuming_ports(struct usb_hcd *hcd);
2169 #else
2170 #define	xhci_bus_suspend	NULL
2171 #define	xhci_bus_resume		NULL
2172 #define	xhci_get_resuming_ports	NULL
2173 #endif	/* CONFIG_PM */
2174 
2175 u32 xhci_port_state_to_neutral(u32 state);
2176 int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
2177 		u16 port);
2178 void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
2179 
2180 /* xHCI contexts */
2181 struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
2182 struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
2183 struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
2184 
2185 struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
2186 		unsigned int slot_id, unsigned int ep_index,
2187 		unsigned int stream_id);
2188 
xhci_urb_to_transfer_ring(struct xhci_hcd * xhci,struct urb * urb)2189 static inline struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
2190 								struct urb *urb)
2191 {
2192 	return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
2193 					xhci_get_endpoint_index(&urb->ep->desc),
2194 					urb->stream_id);
2195 }
2196 
2197 /*
2198  * TODO: As per spec Isochronous IDT transmissions are supported. We bypass
2199  * them anyways as we where unable to find a device that matches the
2200  * constraints.
2201  */
xhci_urb_suitable_for_idt(struct urb * urb)2202 static inline bool xhci_urb_suitable_for_idt(struct urb *urb)
2203 {
2204 	if (!usb_endpoint_xfer_isoc(&urb->ep->desc) && usb_urb_dir_out(urb) &&
2205 	    usb_endpoint_maxp(&urb->ep->desc) >= TRB_IDT_MAX_SIZE &&
2206 	    urb->transfer_buffer_length <= TRB_IDT_MAX_SIZE &&
2207 	    !(urb->transfer_flags & URB_NO_TRANSFER_DMA_MAP) &&
2208 	    !urb->num_sgs)
2209 		return true;
2210 
2211 	return false;
2212 }
2213 
xhci_slot_state_string(u32 state)2214 static inline char *xhci_slot_state_string(u32 state)
2215 {
2216 	switch (state) {
2217 	case SLOT_STATE_ENABLED:
2218 		return "enabled/disabled";
2219 	case SLOT_STATE_DEFAULT:
2220 		return "default";
2221 	case SLOT_STATE_ADDRESSED:
2222 		return "addressed";
2223 	case SLOT_STATE_CONFIGURED:
2224 		return "configured";
2225 	default:
2226 		return "reserved";
2227 	}
2228 }
2229 
xhci_decode_trb(char * str,size_t size,u32 field0,u32 field1,u32 field2,u32 field3)2230 static inline const char *xhci_decode_trb(char *str, size_t size,
2231 					  u32 field0, u32 field1, u32 field2, u32 field3)
2232 {
2233 	int type = TRB_FIELD_TO_TYPE(field3);
2234 
2235 	switch (type) {
2236 	case TRB_LINK:
2237 		snprintf(str, size,
2238 			"LINK %08x%08x intr %d type '%s' flags %c:%c:%c:%c",
2239 			field1, field0, GET_INTR_TARGET(field2),
2240 			xhci_trb_type_string(type),
2241 			field3 & TRB_IOC ? 'I' : 'i',
2242 			field3 & TRB_CHAIN ? 'C' : 'c',
2243 			field3 & TRB_TC ? 'T' : 't',
2244 			field3 & TRB_CYCLE ? 'C' : 'c');
2245 		break;
2246 	case TRB_TRANSFER:
2247 	case TRB_COMPLETION:
2248 	case TRB_PORT_STATUS:
2249 	case TRB_BANDWIDTH_EVENT:
2250 	case TRB_DOORBELL:
2251 	case TRB_HC_EVENT:
2252 	case TRB_DEV_NOTE:
2253 	case TRB_MFINDEX_WRAP:
2254 		snprintf(str, size,
2255 			"TRB %08x%08x status '%s' len %d slot %d ep %d type '%s' flags %c:%c",
2256 			field1, field0,
2257 			xhci_trb_comp_code_string(GET_COMP_CODE(field2)),
2258 			EVENT_TRB_LEN(field2), TRB_TO_SLOT_ID(field3),
2259 			/* Macro decrements 1, maybe it shouldn't?!? */
2260 			TRB_TO_EP_INDEX(field3) + 1,
2261 			xhci_trb_type_string(type),
2262 			field3 & EVENT_DATA ? 'E' : 'e',
2263 			field3 & TRB_CYCLE ? 'C' : 'c');
2264 
2265 		break;
2266 	case TRB_SETUP:
2267 		snprintf(str, size,
2268 			"bRequestType %02x bRequest %02x wValue %02x%02x wIndex %02x%02x wLength %d length %d TD size %d intr %d type '%s' flags %c:%c:%c",
2269 				field0 & 0xff,
2270 				(field0 & 0xff00) >> 8,
2271 				(field0 & 0xff000000) >> 24,
2272 				(field0 & 0xff0000) >> 16,
2273 				(field1 & 0xff00) >> 8,
2274 				field1 & 0xff,
2275 				(field1 & 0xff000000) >> 16 |
2276 				(field1 & 0xff0000) >> 16,
2277 				TRB_LEN(field2), GET_TD_SIZE(field2),
2278 				GET_INTR_TARGET(field2),
2279 				xhci_trb_type_string(type),
2280 				field3 & TRB_IDT ? 'I' : 'i',
2281 				field3 & TRB_IOC ? 'I' : 'i',
2282 				field3 & TRB_CYCLE ? 'C' : 'c');
2283 		break;
2284 	case TRB_DATA:
2285 		snprintf(str, size,
2286 			 "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c",
2287 				field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2288 				GET_INTR_TARGET(field2),
2289 				xhci_trb_type_string(type),
2290 				field3 & TRB_IDT ? 'I' : 'i',
2291 				field3 & TRB_IOC ? 'I' : 'i',
2292 				field3 & TRB_CHAIN ? 'C' : 'c',
2293 				field3 & TRB_NO_SNOOP ? 'S' : 's',
2294 				field3 & TRB_ISP ? 'I' : 'i',
2295 				field3 & TRB_ENT ? 'E' : 'e',
2296 				field3 & TRB_CYCLE ? 'C' : 'c');
2297 		break;
2298 	case TRB_STATUS:
2299 		snprintf(str, size,
2300 			 "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c",
2301 				field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2302 				GET_INTR_TARGET(field2),
2303 				xhci_trb_type_string(type),
2304 				field3 & TRB_IOC ? 'I' : 'i',
2305 				field3 & TRB_CHAIN ? 'C' : 'c',
2306 				field3 & TRB_ENT ? 'E' : 'e',
2307 				field3 & TRB_CYCLE ? 'C' : 'c');
2308 		break;
2309 	case TRB_NORMAL:
2310 	case TRB_ISOC:
2311 	case TRB_EVENT_DATA:
2312 	case TRB_TR_NOOP:
2313 		snprintf(str, size,
2314 			"Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c:%c",
2315 			field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2316 			GET_INTR_TARGET(field2),
2317 			xhci_trb_type_string(type),
2318 			field3 & TRB_BEI ? 'B' : 'b',
2319 			field3 & TRB_IDT ? 'I' : 'i',
2320 			field3 & TRB_IOC ? 'I' : 'i',
2321 			field3 & TRB_CHAIN ? 'C' : 'c',
2322 			field3 & TRB_NO_SNOOP ? 'S' : 's',
2323 			field3 & TRB_ISP ? 'I' : 'i',
2324 			field3 & TRB_ENT ? 'E' : 'e',
2325 			field3 & TRB_CYCLE ? 'C' : 'c');
2326 		break;
2327 
2328 	case TRB_CMD_NOOP:
2329 	case TRB_ENABLE_SLOT:
2330 		snprintf(str, size,
2331 			"%s: flags %c",
2332 			xhci_trb_type_string(type),
2333 			field3 & TRB_CYCLE ? 'C' : 'c');
2334 		break;
2335 	case TRB_DISABLE_SLOT:
2336 	case TRB_NEG_BANDWIDTH:
2337 		snprintf(str, size,
2338 			"%s: slot %d flags %c",
2339 			xhci_trb_type_string(type),
2340 			TRB_TO_SLOT_ID(field3),
2341 			field3 & TRB_CYCLE ? 'C' : 'c');
2342 		break;
2343 	case TRB_ADDR_DEV:
2344 		snprintf(str, size,
2345 			"%s: ctx %08x%08x slot %d flags %c:%c",
2346 			xhci_trb_type_string(type),
2347 			field1, field0,
2348 			TRB_TO_SLOT_ID(field3),
2349 			field3 & TRB_BSR ? 'B' : 'b',
2350 			field3 & TRB_CYCLE ? 'C' : 'c');
2351 		break;
2352 	case TRB_CONFIG_EP:
2353 		snprintf(str, size,
2354 			"%s: ctx %08x%08x slot %d flags %c:%c",
2355 			xhci_trb_type_string(type),
2356 			field1, field0,
2357 			TRB_TO_SLOT_ID(field3),
2358 			field3 & TRB_DC ? 'D' : 'd',
2359 			field3 & TRB_CYCLE ? 'C' : 'c');
2360 		break;
2361 	case TRB_EVAL_CONTEXT:
2362 		snprintf(str, size,
2363 			"%s: ctx %08x%08x slot %d flags %c",
2364 			xhci_trb_type_string(type),
2365 			field1, field0,
2366 			TRB_TO_SLOT_ID(field3),
2367 			field3 & TRB_CYCLE ? 'C' : 'c');
2368 		break;
2369 	case TRB_RESET_EP:
2370 		snprintf(str, size,
2371 			"%s: ctx %08x%08x slot %d ep %d flags %c:%c",
2372 			xhci_trb_type_string(type),
2373 			field1, field0,
2374 			TRB_TO_SLOT_ID(field3),
2375 			/* Macro decrements 1, maybe it shouldn't?!? */
2376 			TRB_TO_EP_INDEX(field3) + 1,
2377 			field3 & TRB_TSP ? 'T' : 't',
2378 			field3 & TRB_CYCLE ? 'C' : 'c');
2379 		break;
2380 	case TRB_STOP_RING:
2381 		sprintf(str,
2382 			"%s: slot %d sp %d ep %d flags %c",
2383 			xhci_trb_type_string(type),
2384 			TRB_TO_SLOT_ID(field3),
2385 			TRB_TO_SUSPEND_PORT(field3),
2386 			/* Macro decrements 1, maybe it shouldn't?!? */
2387 			TRB_TO_EP_INDEX(field3) + 1,
2388 			field3 & TRB_CYCLE ? 'C' : 'c');
2389 		break;
2390 	case TRB_SET_DEQ:
2391 		snprintf(str, size,
2392 			"%s: deq %08x%08x stream %d slot %d ep %d flags %c",
2393 			xhci_trb_type_string(type),
2394 			field1, field0,
2395 			TRB_TO_STREAM_ID(field2),
2396 			TRB_TO_SLOT_ID(field3),
2397 			/* Macro decrements 1, maybe it shouldn't?!? */
2398 			TRB_TO_EP_INDEX(field3) + 1,
2399 			field3 & TRB_CYCLE ? 'C' : 'c');
2400 		break;
2401 	case TRB_RESET_DEV:
2402 		snprintf(str, size,
2403 			"%s: slot %d flags %c",
2404 			xhci_trb_type_string(type),
2405 			TRB_TO_SLOT_ID(field3),
2406 			field3 & TRB_CYCLE ? 'C' : 'c');
2407 		break;
2408 	case TRB_FORCE_EVENT:
2409 		snprintf(str, size,
2410 			"%s: event %08x%08x vf intr %d vf id %d flags %c",
2411 			xhci_trb_type_string(type),
2412 			field1, field0,
2413 			TRB_TO_VF_INTR_TARGET(field2),
2414 			TRB_TO_VF_ID(field3),
2415 			field3 & TRB_CYCLE ? 'C' : 'c');
2416 		break;
2417 	case TRB_SET_LT:
2418 		snprintf(str, size,
2419 			"%s: belt %d flags %c",
2420 			xhci_trb_type_string(type),
2421 			TRB_TO_BELT(field3),
2422 			field3 & TRB_CYCLE ? 'C' : 'c');
2423 		break;
2424 	case TRB_GET_BW:
2425 		snprintf(str, size,
2426 			"%s: ctx %08x%08x slot %d speed %d flags %c",
2427 			xhci_trb_type_string(type),
2428 			field1, field0,
2429 			TRB_TO_SLOT_ID(field3),
2430 			TRB_TO_DEV_SPEED(field3),
2431 			field3 & TRB_CYCLE ? 'C' : 'c');
2432 		break;
2433 	case TRB_FORCE_HEADER:
2434 		snprintf(str, size,
2435 			"%s: info %08x%08x%08x pkt type %d roothub port %d flags %c",
2436 			xhci_trb_type_string(type),
2437 			field2, field1, field0 & 0xffffffe0,
2438 			TRB_TO_PACKET_TYPE(field0),
2439 			TRB_TO_ROOTHUB_PORT(field3),
2440 			field3 & TRB_CYCLE ? 'C' : 'c');
2441 		break;
2442 	default:
2443 		snprintf(str, size,
2444 			"type '%s' -> raw %08x %08x %08x %08x",
2445 			xhci_trb_type_string(type),
2446 			field0, field1, field2, field3);
2447 	}
2448 
2449 	return str;
2450 }
2451 
xhci_decode_ctrl_ctx(char * str,unsigned long drop,unsigned long add)2452 static inline const char *xhci_decode_ctrl_ctx(char *str,
2453 		unsigned long drop, unsigned long add)
2454 {
2455 	unsigned int	bit;
2456 	int		ret = 0;
2457 
2458 	if (drop) {
2459 		ret = sprintf(str, "Drop:");
2460 		for_each_set_bit(bit, &drop, 32)
2461 			ret += sprintf(str + ret, " %d%s",
2462 				       bit / 2,
2463 				       bit % 2 ? "in":"out");
2464 		ret += sprintf(str + ret, ", ");
2465 	}
2466 
2467 	if (add) {
2468 		ret += sprintf(str + ret, "Add:%s%s",
2469 			       (add & SLOT_FLAG) ? " slot":"",
2470 			       (add & EP0_FLAG) ? " ep0":"");
2471 		add &= ~(SLOT_FLAG | EP0_FLAG);
2472 		for_each_set_bit(bit, &add, 32)
2473 			ret += sprintf(str + ret, " %d%s",
2474 				       bit / 2,
2475 				       bit % 2 ? "in":"out");
2476 	}
2477 	return str;
2478 }
2479 
xhci_decode_slot_context(char * str,u32 info,u32 info2,u32 tt_info,u32 state)2480 static inline const char *xhci_decode_slot_context(char *str,
2481 		u32 info, u32 info2, u32 tt_info, u32 state)
2482 {
2483 	u32 speed;
2484 	u32 hub;
2485 	u32 mtt;
2486 	int ret = 0;
2487 
2488 	speed = info & DEV_SPEED;
2489 	hub = info & DEV_HUB;
2490 	mtt = info & DEV_MTT;
2491 
2492 	ret = sprintf(str, "RS %05x %s%s%s Ctx Entries %d MEL %d us Port# %d/%d",
2493 			info & ROUTE_STRING_MASK,
2494 			({ char *s;
2495 			switch (speed) {
2496 			case SLOT_SPEED_FS:
2497 				s = "full-speed";
2498 				break;
2499 			case SLOT_SPEED_LS:
2500 				s = "low-speed";
2501 				break;
2502 			case SLOT_SPEED_HS:
2503 				s = "high-speed";
2504 				break;
2505 			case SLOT_SPEED_SS:
2506 				s = "super-speed";
2507 				break;
2508 			case SLOT_SPEED_SSP:
2509 				s = "super-speed plus";
2510 				break;
2511 			default:
2512 				s = "UNKNOWN speed";
2513 			} s; }),
2514 			mtt ? " multi-TT" : "",
2515 			hub ? " Hub" : "",
2516 			(info & LAST_CTX_MASK) >> 27,
2517 			info2 & MAX_EXIT,
2518 			DEVINFO_TO_ROOT_HUB_PORT(info2),
2519 			DEVINFO_TO_MAX_PORTS(info2));
2520 
2521 	ret += sprintf(str + ret, " [TT Slot %d Port# %d TTT %d Intr %d] Addr %d State %s",
2522 			tt_info & TT_SLOT, (tt_info & TT_PORT) >> 8,
2523 			GET_TT_THINK_TIME(tt_info), GET_INTR_TARGET(tt_info),
2524 			state & DEV_ADDR_MASK,
2525 			xhci_slot_state_string(GET_SLOT_STATE(state)));
2526 
2527 	return str;
2528 }
2529 
2530 
xhci_portsc_link_state_string(u32 portsc)2531 static inline const char *xhci_portsc_link_state_string(u32 portsc)
2532 {
2533 	switch (portsc & PORT_PLS_MASK) {
2534 	case XDEV_U0:
2535 		return "U0";
2536 	case XDEV_U1:
2537 		return "U1";
2538 	case XDEV_U2:
2539 		return "U2";
2540 	case XDEV_U3:
2541 		return "U3";
2542 	case XDEV_DISABLED:
2543 		return "Disabled";
2544 	case XDEV_RXDETECT:
2545 		return "RxDetect";
2546 	case XDEV_INACTIVE:
2547 		return "Inactive";
2548 	case XDEV_POLLING:
2549 		return "Polling";
2550 	case XDEV_RECOVERY:
2551 		return "Recovery";
2552 	case XDEV_HOT_RESET:
2553 		return "Hot Reset";
2554 	case XDEV_COMP_MODE:
2555 		return "Compliance mode";
2556 	case XDEV_TEST_MODE:
2557 		return "Test mode";
2558 	case XDEV_RESUME:
2559 		return "Resume";
2560 	default:
2561 		break;
2562 	}
2563 	return "Unknown";
2564 }
2565 
xhci_decode_portsc(char * str,u32 portsc)2566 static inline const char *xhci_decode_portsc(char *str, u32 portsc)
2567 {
2568 	int ret;
2569 
2570 	ret = sprintf(str, "%s %s %s Link:%s PortSpeed:%d ",
2571 		      portsc & PORT_POWER	? "Powered" : "Powered-off",
2572 		      portsc & PORT_CONNECT	? "Connected" : "Not-connected",
2573 		      portsc & PORT_PE		? "Enabled" : "Disabled",
2574 		      xhci_portsc_link_state_string(portsc),
2575 		      DEV_PORT_SPEED(portsc));
2576 
2577 	if (portsc & PORT_OC)
2578 		ret += sprintf(str + ret, "OverCurrent ");
2579 	if (portsc & PORT_RESET)
2580 		ret += sprintf(str + ret, "In-Reset ");
2581 
2582 	ret += sprintf(str + ret, "Change: ");
2583 	if (portsc & PORT_CSC)
2584 		ret += sprintf(str + ret, "CSC ");
2585 	if (portsc & PORT_PEC)
2586 		ret += sprintf(str + ret, "PEC ");
2587 	if (portsc & PORT_WRC)
2588 		ret += sprintf(str + ret, "WRC ");
2589 	if (portsc & PORT_OCC)
2590 		ret += sprintf(str + ret, "OCC ");
2591 	if (portsc & PORT_RC)
2592 		ret += sprintf(str + ret, "PRC ");
2593 	if (portsc & PORT_PLC)
2594 		ret += sprintf(str + ret, "PLC ");
2595 	if (portsc & PORT_CEC)
2596 		ret += sprintf(str + ret, "CEC ");
2597 	if (portsc & PORT_CAS)
2598 		ret += sprintf(str + ret, "CAS ");
2599 
2600 	ret += sprintf(str + ret, "Wake: ");
2601 	if (portsc & PORT_WKCONN_E)
2602 		ret += sprintf(str + ret, "WCE ");
2603 	if (portsc & PORT_WKDISC_E)
2604 		ret += sprintf(str + ret, "WDE ");
2605 	if (portsc & PORT_WKOC_E)
2606 		ret += sprintf(str + ret, "WOE ");
2607 
2608 	return str;
2609 }
2610 
xhci_decode_usbsts(char * str,u32 usbsts)2611 static inline const char *xhci_decode_usbsts(char *str, u32 usbsts)
2612 {
2613 	int ret = 0;
2614 
2615 	if (usbsts == ~(u32)0)
2616 		return " 0xffffffff";
2617 	if (usbsts & STS_HALT)
2618 		ret += sprintf(str + ret, " HCHalted");
2619 	if (usbsts & STS_FATAL)
2620 		ret += sprintf(str + ret, " HSE");
2621 	if (usbsts & STS_EINT)
2622 		ret += sprintf(str + ret, " EINT");
2623 	if (usbsts & STS_PORT)
2624 		ret += sprintf(str + ret, " PCD");
2625 	if (usbsts & STS_SAVE)
2626 		ret += sprintf(str + ret, " SSS");
2627 	if (usbsts & STS_RESTORE)
2628 		ret += sprintf(str + ret, " RSS");
2629 	if (usbsts & STS_SRE)
2630 		ret += sprintf(str + ret, " SRE");
2631 	if (usbsts & STS_CNR)
2632 		ret += sprintf(str + ret, " CNR");
2633 	if (usbsts & STS_HCE)
2634 		ret += sprintf(str + ret, " HCE");
2635 
2636 	return str;
2637 }
2638 
xhci_decode_doorbell(char * str,u32 slot,u32 doorbell)2639 static inline const char *xhci_decode_doorbell(char *str, u32 slot, u32 doorbell)
2640 {
2641 	u8 ep;
2642 	u16 stream;
2643 	int ret;
2644 
2645 	ep = (doorbell & 0xff);
2646 	stream = doorbell >> 16;
2647 
2648 	if (slot == 0) {
2649 		sprintf(str, "Command Ring %d", doorbell);
2650 		return str;
2651 	}
2652 	ret = sprintf(str, "Slot %d ", slot);
2653 	if (ep > 0 && ep < 32)
2654 		ret = sprintf(str + ret, "ep%d%s",
2655 			      ep / 2,
2656 			      ep % 2 ? "in" : "out");
2657 	else if (ep == 0 || ep < 248)
2658 		ret = sprintf(str + ret, "Reserved %d", ep);
2659 	else
2660 		ret = sprintf(str + ret, "Vendor Defined %d", ep);
2661 	if (stream)
2662 		ret = sprintf(str + ret, " Stream %d", stream);
2663 
2664 	return str;
2665 }
2666 
xhci_ep_state_string(u8 state)2667 static inline const char *xhci_ep_state_string(u8 state)
2668 {
2669 	switch (state) {
2670 	case EP_STATE_DISABLED:
2671 		return "disabled";
2672 	case EP_STATE_RUNNING:
2673 		return "running";
2674 	case EP_STATE_HALTED:
2675 		return "halted";
2676 	case EP_STATE_STOPPED:
2677 		return "stopped";
2678 	case EP_STATE_ERROR:
2679 		return "error";
2680 	default:
2681 		return "INVALID";
2682 	}
2683 }
2684 
xhci_ep_type_string(u8 type)2685 static inline const char *xhci_ep_type_string(u8 type)
2686 {
2687 	switch (type) {
2688 	case ISOC_OUT_EP:
2689 		return "Isoc OUT";
2690 	case BULK_OUT_EP:
2691 		return "Bulk OUT";
2692 	case INT_OUT_EP:
2693 		return "Int OUT";
2694 	case CTRL_EP:
2695 		return "Ctrl";
2696 	case ISOC_IN_EP:
2697 		return "Isoc IN";
2698 	case BULK_IN_EP:
2699 		return "Bulk IN";
2700 	case INT_IN_EP:
2701 		return "Int IN";
2702 	default:
2703 		return "INVALID";
2704 	}
2705 }
2706 
xhci_decode_ep_context(char * str,u32 info,u32 info2,u64 deq,u32 tx_info)2707 static inline const char *xhci_decode_ep_context(char *str, u32 info,
2708 		u32 info2, u64 deq, u32 tx_info)
2709 {
2710 	int ret;
2711 
2712 	u32 esit;
2713 	u16 maxp;
2714 	u16 avg;
2715 
2716 	u8 max_pstr;
2717 	u8 ep_state;
2718 	u8 interval;
2719 	u8 ep_type;
2720 	u8 burst;
2721 	u8 cerr;
2722 	u8 mult;
2723 
2724 	bool lsa;
2725 	bool hid;
2726 
2727 	esit = CTX_TO_MAX_ESIT_PAYLOAD_HI(info) << 16 |
2728 		CTX_TO_MAX_ESIT_PAYLOAD(tx_info);
2729 
2730 	ep_state = info & EP_STATE_MASK;
2731 	max_pstr = CTX_TO_EP_MAXPSTREAMS(info);
2732 	interval = CTX_TO_EP_INTERVAL(info);
2733 	mult = CTX_TO_EP_MULT(info) + 1;
2734 	lsa = !!(info & EP_HAS_LSA);
2735 
2736 	cerr = (info2 & (3 << 1)) >> 1;
2737 	ep_type = CTX_TO_EP_TYPE(info2);
2738 	hid = !!(info2 & (1 << 7));
2739 	burst = CTX_TO_MAX_BURST(info2);
2740 	maxp = MAX_PACKET_DECODED(info2);
2741 
2742 	avg = EP_AVG_TRB_LENGTH(tx_info);
2743 
2744 	ret = sprintf(str, "State %s mult %d max P. Streams %d %s",
2745 			xhci_ep_state_string(ep_state), mult,
2746 			max_pstr, lsa ? "LSA " : "");
2747 
2748 	ret += sprintf(str + ret, "interval %d us max ESIT payload %d CErr %d ",
2749 			(1 << interval) * 125, esit, cerr);
2750 
2751 	ret += sprintf(str + ret, "Type %s %sburst %d maxp %d deq %016llx ",
2752 			xhci_ep_type_string(ep_type), hid ? "HID" : "",
2753 			burst, maxp, deq);
2754 
2755 	ret += sprintf(str + ret, "avg trb len %d", avg);
2756 
2757 	return str;
2758 }
2759 
2760 #endif /* __LINUX_XHCI_HCD_H */
2761