/kernel/linux/linux-5.10/drivers/gpu/drm/amd/amdkfd/ |
D | kfd_packet_manager_v9.c | 54 packet->sq_shader_tba_lo = lower_32_bits(qpd->tba_addr >> 8); in pm_map_process_v9() 61 packet->sq_shader_tma_lo = lower_32_bits(qpd->tma_addr >> 8); in pm_map_process_v9() 65 packet->gds_addr_lo = lower_32_bits(qpd->gds_context_area); in pm_map_process_v9() 69 lower_32_bits(vm_page_table_base_addr); in pm_map_process_v9() 108 packet->ordinal2 = lower_32_bits(ib); in pm_runlist_v9() 133 packet->gws_mask_lo = lower_32_bits(res->gws_mask); in pm_set_resources_v9() 136 packet->queue_mask_lo = lower_32_bits(res->queue_mask); in pm_set_resources_v9() 195 lower_32_bits(q->gart_mqd_addr); in pm_map_queues_v9() 201 lower_32_bits((uint64_t)q->properties.write_ptr); in pm_map_queues_v9() 304 packet->addr_lo = lower_32_bits((uint64_t)fence_address); in pm_query_status_v9() [all …]
|
D | kfd_packet_manager_vi.c | 68 packet->gds_addr_lo = lower_32_bits(qpd->gds_context_area); in pm_map_process_vi() 107 packet->ordinal2 = lower_32_bits(ib); in pm_runlist_vi() 132 packet->gws_mask_lo = lower_32_bits(res->gws_mask); in pm_set_resources_vi() 135 packet->queue_mask_lo = lower_32_bits(res->queue_mask); in pm_set_resources_vi() 185 lower_32_bits(q->gart_mqd_addr); in pm_map_queues_vi() 191 lower_32_bits((uint64_t)q->properties.write_ptr); in pm_map_queues_vi() 283 packet->addr_lo = lower_32_bits((uint64_t)fence_address); in pm_query_status_vi() 285 packet->data_lo = lower_32_bits((uint64_t)fence_value); in pm_query_status_vi()
|
D | kfd_mqd_manager_vi.c | 115 m->cp_mqd_base_addr_lo = lower_32_bits(addr); in init_mqd() 129 m->compute_tba_lo = lower_32_bits(q->tba_addr >> 8); in init_mqd() 131 m->compute_tma_lo = lower_32_bits(q->tma_addr >> 8); in init_mqd() 141 lower_32_bits(q->ctx_save_restore_area_address); in init_mqd() 183 m->cp_hqd_pq_base_lo = lower_32_bits((uint64_t)q->queue_address >> 8); in __update_mqd() 186 m->cp_hqd_pq_rptr_report_addr_lo = lower_32_bits((uint64_t)q->read_ptr); in __update_mqd() 188 m->cp_hqd_pq_wptr_poll_addr_lo = lower_32_bits((uint64_t)q->write_ptr); in __update_mqd() 214 lower_32_bits(q->eop_ring_buffer_address >> 8); in __update_mqd() 356 m->sdmax_rlcx_rb_base = lower_32_bits(q->queue_address >> 8); in update_mqd_sdma() 358 m->sdmax_rlcx_rb_rptr_addr_lo = lower_32_bits((uint64_t)q->read_ptr); in update_mqd_sdma()
|
D | kfd_mqd_manager_v10.c | 111 m->cp_mqd_base_addr_lo = lower_32_bits(addr); in init_mqd() 127 lower_32_bits(q->ctx_save_restore_area_address); in init_mqd() 176 m->cp_hqd_pq_base_lo = lower_32_bits((uint64_t)q->queue_address >> 8); in update_mqd() 179 m->cp_hqd_pq_rptr_report_addr_lo = lower_32_bits((uint64_t)q->read_ptr); in update_mqd() 181 m->cp_hqd_pq_wptr_poll_addr_lo = lower_32_bits((uint64_t)q->write_ptr); in update_mqd() 202 lower_32_bits(q->eop_ring_buffer_address >> 8); in update_mqd() 333 m->sdmax_rlcx_rb_base = lower_32_bits(q->queue_address >> 8); in update_mqd_sdma() 335 m->sdmax_rlcx_rb_rptr_addr_lo = lower_32_bits((uint64_t)q->read_ptr); in update_mqd_sdma()
|
D | kfd_mqd_manager_v9.c | 158 m->cp_mqd_base_addr_lo = lower_32_bits(addr); in init_mqd() 179 lower_32_bits(q->ctx_save_restore_area_address); in init_mqd() 225 m->cp_hqd_pq_base_lo = lower_32_bits((uint64_t)q->queue_address >> 8); in update_mqd() 228 m->cp_hqd_pq_rptr_report_addr_lo = lower_32_bits((uint64_t)q->read_ptr); in update_mqd() 230 m->cp_hqd_pq_wptr_poll_addr_lo = lower_32_bits((uint64_t)q->write_ptr); in update_mqd() 253 lower_32_bits(q->eop_ring_buffer_address >> 8); in update_mqd() 388 m->sdmax_rlcx_rb_base = lower_32_bits(q->queue_address >> 8); in update_mqd_sdma() 390 m->sdmax_rlcx_rb_rptr_addr_lo = lower_32_bits((uint64_t)q->read_ptr); in update_mqd_sdma()
|
D | kfd_mqd_manager_cik.c | 115 m->cp_mqd_base_addr_lo = lower_32_bits(addr); in init_mqd() 206 m->cp_hqd_pq_base_lo = lower_32_bits((uint64_t)q->queue_address >> 8); in __update_mqd() 208 m->cp_hqd_pq_rptr_report_addr_lo = lower_32_bits((uint64_t)q->read_ptr); in __update_mqd() 247 m->sdma_rlc_rb_base = lower_32_bits(q->queue_address >> 8); in update_mqd_sdma() 249 m->sdma_rlc_rb_rptr_addr_lo = lower_32_bits((uint64_t)q->read_ptr); in update_mqd_sdma() 329 m->cp_hqd_pq_base_lo = lower_32_bits((uint64_t)q->queue_address >> 8); in update_mqd_hiq() 331 m->cp_hqd_pq_rptr_report_addr_lo = lower_32_bits((uint64_t)q->read_ptr); in update_mqd_hiq()
|
/kernel/linux/linux-5.10/drivers/pci/controller/mobiveil/ |
D | pcie-mobiveil.c | 151 (lower_32_bits(size64) & WIN_SIZE_MASK); in program_ib_windows() 157 mobiveil_csr_writel(pcie, lower_32_bits(cpu_addr), in program_ib_windows() 162 mobiveil_csr_writel(pcie, lower_32_bits(pci_addr), in program_ib_windows() 192 (lower_32_bits(size64) & WIN_SIZE_MASK); in program_ob_windows() 203 lower_32_bits(cpu_addr) & (~AXI_WINDOW_ALIGN_MASK), in program_ob_windows() 208 mobiveil_csr_writel(pcie, lower_32_bits(pci_addr), in program_ob_windows()
|
/kernel/linux/linux-5.10/drivers/gpu/drm/amd/amdgpu/ |
D | vcn_v2_0.c | 346 lower_32_bits(adev->vcn.inst->gpu_addr)); in vcn_v2_0_mc_resume() 358 lower_32_bits(adev->vcn.inst->gpu_addr + offset)); in vcn_v2_0_mc_resume() 366 lower_32_bits(adev->vcn.inst->gpu_addr + offset + AMDGPU_VCN_STACK_SIZE)); in vcn_v2_0_mc_resume() 374 lower_32_bits(adev->vcn.inst->fw_shared_gpu_addr)); in vcn_v2_0_mc_resume() 412 lower_32_bits(adev->vcn.inst->gpu_addr), 0, indirect); in vcn_v2_0_mc_resume_dpg_mode() 433 lower_32_bits(adev->vcn.inst->gpu_addr + offset), 0, indirect); in vcn_v2_0_mc_resume_dpg_mode() 453 lower_32_bits(adev->vcn.inst->gpu_addr + offset + AMDGPU_VCN_STACK_SIZE), 0, indirect); in vcn_v2_0_mc_resume_dpg_mode() 465 lower_32_bits(adev->vcn.inst->fw_shared_gpu_addr), 0, indirect); in vcn_v2_0_mc_resume_dpg_mode() 911 lower_32_bits(ring->gpu_addr)); in vcn_v2_0_start_dpg_mode() 922 lower_32_bits(ring->wptr)); in vcn_v2_0_start_dpg_mode() [all …]
|
D | si_dma.c | 60 (lower_32_bits(ring->wptr) << 2) & 0x3fffc); in si_dma_ring_set_wptr() 72 while ((lower_32_bits(ring->wptr) & 7) != 5) in si_dma_ring_emit_ib() 157 WREG32(DMA_RB_RPTR_ADDR_LO + sdma_offsets[i], lower_32_bits(rptr_addr)); in si_dma_start() 176 WREG32(DMA_RB_WPTR + sdma_offsets[i], lower_32_bits(ring->wptr) << 2); in si_dma_start() 223 amdgpu_ring_write(ring, lower_32_bits(gpu_addr)); in si_dma_ring_test_ring() 275 ib.ptr[1] = lower_32_bits(gpu_addr); in si_dma_ring_test_ib() 322 ib->ptr[ib->length_dw++] = lower_32_bits(pe); in si_dma_vm_copy_pte() 323 ib->ptr[ib->length_dw++] = lower_32_bits(src); in si_dma_vm_copy_pte() 346 ib->ptr[ib->length_dw++] = lower_32_bits(pe); in si_dma_vm_write_pte() 349 ib->ptr[ib->length_dw++] = lower_32_bits(value); in si_dma_vm_write_pte() [all …]
|
D | vcn_v2_5.c | 412 lower_32_bits(adev->vcn.inst[i].gpu_addr)); in vcn_v2_5_mc_resume() 423 lower_32_bits(adev->vcn.inst[i].gpu_addr + offset)); in vcn_v2_5_mc_resume() 431 lower_32_bits(adev->vcn.inst[i].gpu_addr + offset + AMDGPU_VCN_STACK_SIZE)); in vcn_v2_5_mc_resume() 439 lower_32_bits(adev->vcn.inst[i].fw_shared_gpu_addr)); in vcn_v2_5_mc_resume() 476 lower_32_bits(adev->vcn.inst[inst_idx].gpu_addr), 0, indirect); in vcn_v2_5_mc_resume_dpg_mode() 497 lower_32_bits(adev->vcn.inst[inst_idx].gpu_addr + offset), 0, indirect); in vcn_v2_5_mc_resume_dpg_mode() 517 lower_32_bits(adev->vcn.inst[inst_idx].gpu_addr + offset + AMDGPU_VCN_STACK_SIZE), 0, indirect); in vcn_v2_5_mc_resume_dpg_mode() 529 lower_32_bits(adev->vcn.inst[inst_idx].fw_shared_gpu_addr), 0, indirect); in vcn_v2_5_mc_resume_dpg_mode() 894 lower_32_bits(ring->gpu_addr)); in vcn_v2_5_start_dpg_mode() 905 lower_32_bits(ring->wptr)); in vcn_v2_5_start_dpg_mode() [all …]
|
D | sdma_v2_4.c | 226 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[ring->me], lower_32_bits(ring->wptr) << 2); in sdma_v2_4_ring_set_wptr() 258 sdma_v2_4_ring_insert_nop(ring, (2 - lower_32_bits(ring->wptr)) & 7); in sdma_v2_4_ring_emit_ib() 263 amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0); in sdma_v2_4_ring_emit_ib() 314 amdgpu_ring_write(ring, lower_32_bits(addr)); in sdma_v2_4_ring_emit_fence() 316 amdgpu_ring_write(ring, lower_32_bits(seq)); in sdma_v2_4_ring_emit_fence() 322 amdgpu_ring_write(ring, lower_32_bits(addr)); in sdma_v2_4_ring_emit_fence() 456 lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC); in sdma_v2_4_gfx_resume() 464 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], lower_32_bits(ring->wptr) << 2); in sdma_v2_4_gfx_resume() 568 amdgpu_ring_write(ring, lower_32_bits(gpu_addr)); in sdma_v2_4_ring_test_ring() 622 ib.ptr[1] = lower_32_bits(gpu_addr); in sdma_v2_4_ring_test_ib() [all …]
|
D | sdma_v5_2.c | 222 amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr)); in sdma_v5_2_ring_init_cond_exec() 308 lower_32_bits(ring->wptr << 2), in sdma_v5_2_ring_set_wptr() 311 adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr << 2); in sdma_v5_2_ring_set_wptr() 321 lower_32_bits(ring->wptr << 2), in sdma_v5_2_ring_set_wptr() 325 lower_32_bits(ring->wptr << 2)); in sdma_v5_2_ring_set_wptr() 368 sdma_v5_2_ring_insert_nop(ring, (2 - lower_32_bits(ring->wptr)) & 7); in sdma_v5_2_ring_emit_ib() 373 amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0); in sdma_v5_2_ring_emit_ib() 376 amdgpu_ring_write(ring, lower_32_bits(csa_mc_addr)); in sdma_v5_2_ring_emit_ib() 425 amdgpu_ring_write(ring, lower_32_bits(addr)); in sdma_v5_2_ring_emit_fence() 427 amdgpu_ring_write(ring, lower_32_bits(seq)); in sdma_v5_2_ring_emit_fence() [all …]
|
D | sdma_v3_0.c | 392 WRITE_ONCE(*wb, (lower_32_bits(ring->wptr) << 2)); in sdma_v3_0_ring_set_wptr() 393 WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr) << 2); in sdma_v3_0_ring_set_wptr() 397 WRITE_ONCE(*wb, (lower_32_bits(ring->wptr) << 2)); in sdma_v3_0_ring_set_wptr() 399 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[ring->me], lower_32_bits(ring->wptr) << 2); in sdma_v3_0_ring_set_wptr() 432 sdma_v3_0_ring_insert_nop(ring, (2 - lower_32_bits(ring->wptr)) & 7); in sdma_v3_0_ring_emit_ib() 437 amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0); in sdma_v3_0_ring_emit_ib() 488 amdgpu_ring_write(ring, lower_32_bits(addr)); in sdma_v3_0_ring_emit_fence() 490 amdgpu_ring_write(ring, lower_32_bits(seq)); in sdma_v3_0_ring_emit_fence() 496 amdgpu_ring_write(ring, lower_32_bits(addr)); in sdma_v3_0_ring_emit_fence() 695 lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC); in sdma_v3_0_gfx_resume() [all …]
|
D | vcn_v3_0.c | 433 lower_32_bits(adev->vcn.inst[inst].gpu_addr)); in vcn_v3_0_mc_resume() 444 lower_32_bits(adev->vcn.inst[inst].gpu_addr + offset)); in vcn_v3_0_mc_resume() 452 lower_32_bits(adev->vcn.inst[inst].gpu_addr + offset + AMDGPU_VCN_STACK_SIZE)); in vcn_v3_0_mc_resume() 487 lower_32_bits(adev->vcn.inst[inst_idx].gpu_addr), 0, indirect); in vcn_v3_0_mc_resume_dpg_mode() 508 lower_32_bits(adev->vcn.inst[inst_idx].gpu_addr + offset), 0, indirect); in vcn_v3_0_mc_resume_dpg_mode() 528 lower_32_bits(adev->vcn.inst[inst_idx].gpu_addr + offset + AMDGPU_VCN_STACK_SIZE), 0, indirect); in vcn_v3_0_mc_resume_dpg_mode() 1021 lower_32_bits(ring->gpu_addr)); in vcn_v3_0_start_dpg_mode() 1032 lower_32_bits(ring->wptr)); in vcn_v3_0_start_dpg_mode() 1187 lower_32_bits(ring->gpu_addr)); in vcn_v3_0_start() 1196 lower_32_bits(ring->wptr)); in vcn_v3_0_start() [all …]
|
D | sdma_v5_0.c | 273 amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr)); in sdma_v5_0_ring_init_cond_exec() 359 lower_32_bits(ring->wptr << 2), in sdma_v5_0_ring_set_wptr() 362 adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr << 2); in sdma_v5_0_ring_set_wptr() 372 lower_32_bits(ring->wptr << 2), in sdma_v5_0_ring_set_wptr() 376 lower_32_bits(ring->wptr << 2)); in sdma_v5_0_ring_set_wptr() 431 sdma_v5_0_ring_insert_nop(ring, (2 - lower_32_bits(ring->wptr)) & 7); in sdma_v5_0_ring_emit_ib() 436 amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0); in sdma_v5_0_ring_emit_ib() 439 amdgpu_ring_write(ring, lower_32_bits(csa_mc_addr)); in sdma_v5_0_ring_emit_ib() 491 amdgpu_ring_write(ring, lower_32_bits(addr)); in sdma_v5_0_ring_emit_fence() 493 amdgpu_ring_write(ring, lower_32_bits(seq)); in sdma_v5_0_ring_emit_fence() [all …]
|
D | cik_sdma.c | 198 (lower_32_bits(ring->wptr) << 2) & 0x3fffc); in cik_sdma_ring_set_wptr() 231 cik_sdma_ring_insert_nop(ring, (4 - lower_32_bits(ring->wptr)) & 7); in cik_sdma_ring_emit_ib() 282 amdgpu_ring_write(ring, lower_32_bits(addr)); in cik_sdma_ring_emit_fence() 284 amdgpu_ring_write(ring, lower_32_bits(seq)); in cik_sdma_ring_emit_fence() 290 amdgpu_ring_write(ring, lower_32_bits(addr)); in cik_sdma_ring_emit_fence() 486 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], lower_32_bits(ring->wptr) << 2); in cik_sdma_gfx_resume() 633 amdgpu_ring_write(ring, lower_32_bits(gpu_addr)); in cik_sdma_ring_test_ring() 687 ib.ptr[1] = lower_32_bits(gpu_addr); in cik_sdma_ring_test_ib() 737 ib->ptr[ib->length_dw++] = lower_32_bits(src); in cik_sdma_vm_copy_pte() 739 ib->ptr[ib->length_dw++] = lower_32_bits(pe); in cik_sdma_vm_copy_pte() [all …]
|
D | vcn_v1_0.c | 317 lower_32_bits(adev->vcn.inst->gpu_addr)); in vcn_v1_0_mc_resume_spg_mode() 329 lower_32_bits(adev->vcn.inst->gpu_addr + offset)); in vcn_v1_0_mc_resume_spg_mode() 337 lower_32_bits(adev->vcn.inst->gpu_addr + offset + AMDGPU_VCN_STACK_SIZE)); in vcn_v1_0_mc_resume_spg_mode() 387 lower_32_bits(adev->vcn.inst->gpu_addr), 0xFFFFFFFF, 0); in vcn_v1_0_mc_resume_dpg_mode() 399 lower_32_bits(adev->vcn.inst->gpu_addr + offset), 0xFFFFFFFF, 0); in vcn_v1_0_mc_resume_dpg_mode() 409 lower_32_bits(adev->vcn.inst->gpu_addr + offset + AMDGPU_VCN_STACK_SIZE), in vcn_v1_0_mc_resume_dpg_mode() 927 lower_32_bits(ring->gpu_addr)); in vcn_v1_0_start_spg_mode() 938 lower_32_bits(ring->wptr)); in vcn_v1_0_start_spg_mode() 944 WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR, lower_32_bits(ring->wptr)); in vcn_v1_0_start_spg_mode() 945 WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR, lower_32_bits(ring->wptr)); in vcn_v1_0_start_spg_mode() [all …]
|
/kernel/linux/linux-5.10/drivers/gpu/drm/nouveau/nvkm/subdev/pmu/ |
D | gm20b.c | 83 hdr.code_dma_base = lower_32_bits((addr + adjust) >> 8); in gm20b_pmu_acr_bld_patch() 86 hdr.data_dma_base = lower_32_bits((addr + adjust) >> 8); in gm20b_pmu_acr_bld_patch() 89 hdr.overlay_dma_base = lower_32_bits((addr + adjust) << 8); in gm20b_pmu_acr_bld_patch() 105 .code_dma_base = lower_32_bits(code), in gm20b_pmu_acr_bld_write() 109 .data_dma_base = lower_32_bits(data), in gm20b_pmu_acr_bld_write() 111 .overlay_dma_base = lower_32_bits(code), in gm20b_pmu_acr_bld_write()
|
/kernel/linux/linux-5.10/drivers/pci/controller/ |
D | pci-xgene.c | 294 val = (val32 & 0x0000ffff) | (lower_32_bits(mask) << 16); in xgene_pcie_set_ib_mask() 298 val = (val32 & 0xffff0000) | (lower_32_bits(mask) >> 16); in xgene_pcie_set_ib_mask() 391 xgene_pcie_writel(port, offset, lower_32_bits(cpu_addr)); in xgene_pcie_setup_ob_reg() 393 xgene_pcie_writel(port, offset + 0x08, lower_32_bits(mask)); in xgene_pcie_setup_ob_reg() 395 xgene_pcie_writel(port, offset + 0x10, lower_32_bits(pci_addr)); in xgene_pcie_setup_ob_reg() 403 xgene_pcie_writel(port, CFGBARL, lower_32_bits(addr)); in xgene_pcie_setup_cfg_reg() 452 xgene_pcie_writel(port, pim_reg, lower_32_bits(pim)); in xgene_pcie_setup_pims() 455 xgene_pcie_writel(port, pim_reg + 0x10, lower_32_bits(size)); in xgene_pcie_setup_pims() 519 xgene_pcie_writel(port, IR2MSK, lower_32_bits(mask)); in xgene_pcie_setup_ib_reg() 525 xgene_pcie_writel(port, IR3MSKL, lower_32_bits(mask)); in xgene_pcie_setup_ib_reg()
|
D | pcie-rcar.c | 91 rcar_pci_write_reg(pcie, lower_32_bits(res_start) & ~0x7F, in rcar_pcie_set_outbound() 110 rcar_pci_write_reg(pcie, lower_32_bits(pci_addr), in rcar_pcie_set_inbound() 112 rcar_pci_write_reg(pcie, lower_32_bits(cpu_addr), PCIELAR(idx)); in rcar_pcie_set_inbound()
|
/kernel/linux/linux-5.10/drivers/gpu/drm/nouveau/nvkm/engine/gr/ |
D | gm20b.c | 41 hdr.code_dma_base = lower_32_bits((addr + adjust) >> 8); in gm20b_gr_acr_bld_patch() 44 hdr.data_dma_base = lower_32_bits((addr + adjust) >> 8); in gm20b_gr_acr_bld_patch() 60 .code_dma_base = lower_32_bits(code), in gm20b_gr_acr_bld_write() 64 .data_dma_base = lower_32_bits(data), in gm20b_gr_acr_bld_write()
|
/kernel/linux/linux-5.10/include/linux/ |
D | goldfish.h | 16 writel(lower_32_bits(addr), portl); in gf_write_ptr() 26 writel(lower_32_bits(addr), portl); in gf_write_dma_addr()
|
/kernel/linux/linux-5.10/arch/x86/include/asm/ |
D | mshyperv.h | 101 u32 input_address_lo = lower_32_bits(input_address); in hv_do_hypercall() 103 u32 output_address_lo = lower_32_bits(output_address); in hv_do_hypercall() 136 u32 input1_lo = lower_32_bits(input1); in hv_do_fast_hypercall8() 169 u32 input1_lo = lower_32_bits(input1); in hv_do_fast_hypercall16() 171 u32 input2_lo = lower_32_bits(input2); in hv_do_fast_hypercall16()
|
/kernel/linux/linux-5.10/drivers/media/pci/pt3/ |
D | pt3_dma.c | 52 iowrite32(lower_32_bits(adap->desc_buf[0].b_addr), in pt3_start_dma() 184 d->next_l = lower_32_bits(desc_addr); in pt3_alloc_dmabuf() 190 d->addr_l = lower_32_bits(data_addr); in pt3_alloc_dmabuf() 195 d->next_l = lower_32_bits(desc_addr); in pt3_alloc_dmabuf() 204 d->next_l = lower_32_bits(desc_addr); in pt3_alloc_dmabuf()
|
/kernel/linux/linux-5.10/drivers/gpu/drm/nouveau/ |
D | nouveau_bo74c1.c | 49 0x030c, lower_32_bits(mem->vma[0].addr), in nv84_bo_move_exec() 51 0x0314, lower_32_bits(mem->vma[1].addr), in nv84_bo_move_exec()
|