Searched refs:Lo2 (Results 1 – 4 of 4) sorted by relevance
/third_party/skia/third_party/externals/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Mips/ |
D | MipsSEISelDAGToDAG.cpp | 753 SDValue Lo2 = Node->getOperand(4); in trySelect() local 755 SDValue ops[] = {cond, Hi1, Lo1, Hi2, Lo2}; in trySelect()
|
/third_party/skia/third_party/externals/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/ |
D | AMDGPUInstructionSelector.cpp | 343 MachineOperand Lo2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub0)); in selectG_ADD_SUB() local 353 .add(Lo2); in selectG_ADD_SUB() 363 .add(Lo2) in selectG_ADD_SUB()
|
D | SIISelLowering.cpp | 4021 SDValue Lo2, Hi2; in splitTernaryVectorOp() local 4022 std::tie(Lo2, Hi2) = DAG.SplitVectorOperand(Op.getNode(), 2); in splitTernaryVectorOp() 4026 SDValue OpLo = DAG.getNode(Opc, SL, Lo0.getValueType(), Lo0, Lo1, Lo2, in splitTernaryVectorOp()
|
/third_party/skia/third_party/externals/swiftshader/third_party/llvm-10.0/llvm/lib/Target/PowerPC/ |
D | PPCInstrInfo.td | 4980 dag Lo2 = (ORI (LIS 0x3333), 0x3333); 5002 dag Bits = (OR (AND Shift2.Right, MaskValues.Lo2), 5045 dag Lo2 = (i64 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), MaskValues.Lo2, sub_32)); 5054 dag Lo2 = (ORI8 (ORIS8 (RLDICR MaskValues64.Lo2, 32, 31), 0x3333), 0x3333); 5063 dag Swap2 = (OR8 (AND8 (RLDICL Swap1, 62, 2), DWMaskValues.Lo2),
|