Home
last modified time | relevance | path

Searched refs:OP_MAD (Results 1 – 18 of 18) sorted by relevance

/third_party/mesa3d/src/gallium/drivers/nouveau/codegen/
Dnv50_ir_target_nvc0.cpp107 { OP_MAD, 0x7, 0x0, 0x0, 0x8, 0x6, 0x2 }, // special c[] constraint
198 OP_ADD, OP_MUL, OP_MAD, OP_FMA, OP_AND, OP_OR, OP_XOR, OP_MAX, OP_MIN, in initOpInfo()
204 OP_ADD, OP_MUL, OP_MAD, OP_FMA, OP_AND, OP_OR, OP_XOR, OP_MAX, OP_MIN in initOpInfo()
547 return (insn->op == OP_ADD) || (insn->op == OP_MAD); in isSatSupported()
623 case OP_MAD: in getThroughput()
655 case OP_MAD: in getThroughput()
Dnv50_ir_target_gm107.cpp173 if ((insn->op == OP_MUL || insn->op == OP_MAD) && in isBarrierRequired()
218 case OP_MAD: in getLatency()
Dnv50_ir_target_nv50.cpp90 { OP_MAD, 0x7, 0x0, 0x0, 0x8, 0x6, 0x1, 0x1, 0x0 }, // special constraint
116 OP_ADD, OP_MUL, OP_MAD, OP_FMA, OP_AND, OP_OR, OP_XOR, OP_MAX, OP_MIN, in initOpInfo()
121 OP_MOV, OP_ADD, OP_SUB, OP_MUL, OP_MAD, OP_SAD, OP_RCP, OP_LINTERP, in initOpInfo()
352 if ((i->op == OP_MUL || i->op == OP_MAD) && !isFloatType(i->dType)) { in insnCanLoad()
Dnv50_ir_target_gv100.cpp35 OP_ADD, OP_MUL, OP_MAD, OP_FMA, OP_MAX, OP_MIN, in initOpInfo()
280 case OP_MAD: in getOpInfo()
417 case OP_MAD: in isSatSupported()
442 if (op == OP_MAD || op == OP_FMA) in isOpSupported()
Dnv50_ir_peephole.cpp577 case OP_MAD: in expr()
754 case OP_MAD: in expr()
823 case OP_MAD: in expr()
974 case OP_MAD: in opnd3()
1159 case OP_MAD: in opnd()
1279 bld.mkOp3(OP_MAD, TYPE_S32, tA, i->getSrc(0), bld.loadImm(NULL, m), in opnd()
1887 if (!add->precise && prog->getTarget()->isOpSupported(OP_MAD, add->dType)) in handleADD()
1888 changed = tryADDToMADOrSAD(add, OP_MAD); in handleADD()
1904 const Modifier modBad = Modifier(~((toOp == OP_MAD) ? NV50_IR_MOD_NEG : 0)); in tryADDToMADOrSAD()
2555 case OP_MAD: in visit()
[all …]
Dnv50_ir_lowering_gv100.cpp85 bld.mkOp3(OP_MAD, isSignedType(i->sType) ? TYPE_S64 : TYPE_U64, def, in handleIMAD_HIGH()
113 bld.mkOp3(OP_MAD, i->dType, i->getDef(0), i->getSrc(0), i->getSrc(1), in handleIMUL()
287 case OP_MAD: in visit()
Dnv50_ir_from_common.cpp94 mkOp3(OP_MAD, TYPE_F32, res[i], clipVtx[c], ucp, res[i]); in handleUserClipPlanes()
Dnv50_ir_lowering_nv50.cpp120 i[3] = bld->mkOp3(OP_MAD, fTy, t[1], a[1], b[0], t[0]); in expandIntegerMUL()
128 i[4] = bld->mkOp3(OP_MAD, fTy, t[3], a[0], b[0], t[2]); in expandIntegerMUL()
144 i[5] = bld->mkOp3(OP_MAD, fTy, r[4], a[1], b[1], r[2]); in expandIntegerMUL()
486 if (mul->op == OP_MAD) { in handleMUL()
623 case OP_MAD: in visit()
1445 Value *sum = bld.mkOp3v(OP_MAD, TYPE_U16, bld.getSSA(), a[0], b[0], in handleLOAD()
Dnv50_ir_lowering_gm107.cpp267 bld.mkOp3(OP_MAD , TYPE_U32, tmp0, tmp0, tmp1, tmp2); in handlePFETCH()
Dnv50_ir.h57 OP_MAD, enumerator
Dnv50_ir_from_nir.cpp2758 …mkOp3(OP_MAD, TYPE_U32, prmt, getSrc(&insn->src[1]), loadImm(NULL, 0x1111), loadImm(NULL, 0x8880)); in visit()
2766 … mkOp3(OP_MAD, TYPE_U32, prmt, getSrc(&insn->src[1]), loadImm(NULL, 0x22), loadImm(NULL, 0x4410)); in visit()
2774 …mkOp3(OP_MAD, TYPE_U32, prmt, getSrc(&insn->src[1]), loadImm(NULL, 0x2222), loadImm(NULL, 0x9910)); in visit()
Dnv50_ir_emit_nvc0.cpp2743 case OP_MAD: in emitInstruction()
2972 if (i->predSrc >= 0 && i->op == OP_MAD) in getMinEncodingSize()
Dnv50_ir_emit_gv100.cpp1835 case OP_MAD: in emitInstruction()
Dnv50_ir_emit_nv50.cpp1991 case OP_MAD: in emitInstruction()
Dnv50_ir_from_tgsi.cpp2209 mkOp3(OP_MAD, TYPE_F32, dotp, src0, src1, dotp) in buildDot()
3364 mkOp3(OP_MAD, TYPE_F32, dst0[c], in handleInstruction()
Dnv50_ir_emit_gk110.cpp2567 case OP_MAD: in emitInstruction()
Dnv50_ir_ra.cpp1541 if (insn->op != OP_MAD && insn->op != OP_FMA && insn->op != OP_SAD) in allocateRegisters()
Dnv50_ir_emit_gm107.cpp3526 case OP_MAD: in emitInstruction()