Searched refs:Rsrc (Results 1 – 4 of 4) sorted by relevance
/third_party/skia/third_party/externals/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/ |
D | SIInstrInfo.cpp | 4330 const DebugLoc &DL, MachineOperand &Rsrc) { in emitLoadSRsrcFromVGPRLoop() argument 4345 Register VRsrc = Rsrc.getReg(); in emitLoadSRsrcFromVGPRLoop() 4346 unsigned VRsrcUndef = getUndefRegState(Rsrc.isUndef()); in emitLoadSRsrcFromVGPRLoop() 4379 Rsrc.setReg(SRsrc); in emitLoadSRsrcFromVGPRLoop() 4380 Rsrc.setIsKill(true); in emitLoadSRsrcFromVGPRLoop() 4412 MachineOperand &Rsrc, MachineDominatorTree *MDT) { in loadSRsrcFromVGPR() argument 4472 emitLoadSRsrcFromVGPRLoop(TII, MRI, MBB, *LoopBB, DL, Rsrc); in loadSRsrcFromVGPR() 4481 extractRsrcPtr(const SIInstrInfo &TII, MachineInstr &MI, MachineOperand &Rsrc) { in extractRsrcPtr() argument 4488 TII.buildExtractSubReg(MI, MRI, Rsrc, &AMDGPU::VReg_128RegClass, in extractRsrcPtr() 4679 MachineOperand *Rsrc = &MI.getOperand(RsrcIdx); in legalizeOperands() local [all …]
|
D | SIISelLowering.h | 62 SDValue lowerSBuffer(EVT VT, SDLoc DL, SDValue Rsrc, SDValue Offset,
|
D | AMDGPUISelDAGToDAG.cpp | 1498 SDValue Addr, SDValue &Rsrc, in SelectMUBUFScratchOffen() argument 1506 Rsrc = CurDAG->getRegister(Info->getScratchRSrcReg(), MVT::v4i32); in SelectMUBUFScratchOffen() 1607 uint64_t Rsrc = TII->getDefaultRsrcDataFormat() | in SelectMUBUFOffset() local 1614 SRsrc = SDValue(Lowering.buildRSRC(*CurDAG, DL, Ptr, 0, Rsrc), 0); in SelectMUBUFOffset()
|
D | SIISelLowering.cpp | 5657 SDValue SITargetLowering::lowerSBuffer(EVT VT, SDLoc DL, SDValue Rsrc, in lowerSBuffer() argument 5674 Rsrc, in lowerSBuffer() 5715 Rsrc, // rsrc in lowerSBuffer()
|