Searched refs:ge_cntl (Results 1 – 4 of 4) sorted by relevance
1202 unsigned ge_cntl; in gfx10_emit_ge_cntl() local1206 ge_cntl = S_03096C_PRIM_GRP_SIZE(num_patches) | in gfx10_emit_ge_cntl()1210 ge_cntl = si_get_vs_inline(sctx, HAS_TESS, HAS_GS)->current->ge_cntl; in gfx10_emit_ge_cntl()1228 ge_cntl = S_03096C_PRIM_GRP_SIZE(primgroup_size) | S_03096C_VERT_GRP_SIZE(vertgroup_size) | in gfx10_emit_ge_cntl()1232 ge_cntl |= S_03096C_PACKET_TO_ONE_PA(si_is_line_stipple_enabled(sctx)); in gfx10_emit_ge_cntl()1234 if (ge_cntl != sctx->last_multi_vgt_param) { in gfx10_emit_ge_cntl()1238 radeon_set_uconfig_reg(R_03096C_GE_CNTL, ge_cntl); in gfx10_emit_ge_cntl()1240 sctx->last_multi_vgt_param = ge_cntl; in gfx10_emit_ge_cntl()
881 unsigned ge_cntl; member
1311 shader->ge_cntl = S_03096C_PRIM_GRP_SIZE(shader->ngg.max_gsprims) | in gfx10_shader_ngg()1330 shader->ge_cntl &= C_03096C_VERT_GRP_SIZE; in gfx10_shader_ngg()1331 shader->ge_cntl |= S_03096C_VERT_GRP_SIZE(shader->ngg.hw_max_esverts - 5); in gfx10_shader_ngg()
4535 unsigned ge_cntl; in radv_pipeline_generate_hw_ngg() local4599 ge_cntl = S_03096C_PRIM_GRP_SIZE(ngg_state->max_gsprims) | in radv_pipeline_generate_hw_ngg()4610 ge_cntl &= C_03096C_VERT_GRP_SIZE; in radv_pipeline_generate_hw_ngg()4613 ge_cntl |= S_03096C_VERT_GRP_SIZE(ngg_state->hw_max_esverts - 5); in radv_pipeline_generate_hw_ngg()4617 radeon_set_uconfig_reg(ctx_cs, R_03096C_GE_CNTL, ge_cntl); in radv_pipeline_generate_hw_ngg()