• Home
  • Raw
  • Download

Lines Matching +full:clock +full:- +full:div

1 // SPDX-License-Identifier: GPL-2.0
5 * Copyright (C) 2016-2019 Xilinx
7 * Adjustable divider clock implementation
11 #include <linux/clk-provider.h>
13 #include "clk-zynqmp.h"
16 * DOC: basic adjustable divider clock that cannot gate
18 * Traits of this clock:
19 * prepare - clk_prepare only ensures that parents are prepared
20 * enable - clk_enable only ensures that parents are enabled
21 * rate - rate is adjustable. clk->rate = ceiling(parent->rate / divisor)
22 * parent - fixed parent. No clk_set_parent support
32 * struct zynqmp_clk_divider - adjustable divider clock
33 * @hw: handle between common and hardware-specific interfaces
36 * @clk_id: Id of clock
64 return (rate - up_rate) <= (down_rate - rate) ? up : down; in zynqmp_divider_get_val()
72 * zynqmp_clk_divider_recalc_rate() - Recalc rate of divider clock
73 * @hw: handle between common and hardware-specific interfaces
74 * @parent_rate: rate of parent clock
83 u32 clk_id = divider->clk_id; in zynqmp_clk_divider_recalc_rate()
84 u32 div_type = divider->div_type; in zynqmp_clk_divider_recalc_rate()
85 u32 div, value; in zynqmp_clk_divider_recalc_rate() local
88 ret = zynqmp_pm_clock_getdivider(clk_id, &div); in zynqmp_clk_divider_recalc_rate()
95 value = div & 0xFFFF; in zynqmp_clk_divider_recalc_rate()
97 value = div >> 16; in zynqmp_clk_divider_recalc_rate()
99 if (divider->flags & CLK_DIVIDER_POWER_OF_TWO) in zynqmp_clk_divider_recalc_rate()
103 WARN(!(divider->flags & CLK_DIVIDER_ALLOW_ZERO), in zynqmp_clk_divider_recalc_rate()
135 for (div1 = 1; div1 <= pdivider->max_div;) { in zynqmp_get_divider2_val()
136 for (div2 = 1; div2 <= divider->max_div;) { in zynqmp_get_divider2_val()
137 long new_error = ((div1_prate / div1) / div2) - rate; in zynqmp_get_divider2_val()
143 if (divider->flags & CLK_DIVIDER_POWER_OF_TWO) in zynqmp_get_divider2_val()
148 if (pdivider->flags & CLK_DIVIDER_POWER_OF_TWO) in zynqmp_get_divider2_val()
156 * zynqmp_clk_divider_round_rate() - Round rate of divider clock
157 * @hw: handle between common and hardware-specific interfaces
158 * @rate: rate of clock to be set
159 * @prate: rate of parent clock
169 u32 clk_id = divider->clk_id; in zynqmp_clk_divider_round_rate()
170 u32 div_type = divider->div_type; in zynqmp_clk_divider_round_rate()
175 if (divider->flags & CLK_DIVIDER_READ_ONLY) { in zynqmp_clk_divider_round_rate()
186 if (divider->flags & CLK_DIVIDER_POWER_OF_TWO) in zynqmp_clk_divider_round_rate()
192 bestdiv = zynqmp_divider_get_val(*prate, rate, divider->flags); in zynqmp_clk_divider_round_rate()
204 if ((clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT) && divider->is_frac) in zynqmp_clk_divider_round_rate()
207 bestdiv = min_t(u32, bestdiv, divider->max_div); in zynqmp_clk_divider_round_rate()
214 * zynqmp_clk_divider_set_rate() - Set rate of divider clock
215 * @hw: handle between common and hardware-specific interfaces
216 * @rate: rate of clock to be set
217 * @parent_rate: rate of parent clock
226 u32 clk_id = divider->clk_id; in zynqmp_clk_divider_set_rate()
227 u32 div_type = divider->div_type; in zynqmp_clk_divider_set_rate()
228 u32 value, div; in zynqmp_clk_divider_set_rate() local
231 value = zynqmp_divider_get_val(parent_rate, rate, divider->flags); in zynqmp_clk_divider_set_rate()
233 div = value & 0xFFFF; in zynqmp_clk_divider_set_rate()
234 div |= 0xffff << 16; in zynqmp_clk_divider_set_rate()
236 div = 0xffff; in zynqmp_clk_divider_set_rate()
237 div |= value << 16; in zynqmp_clk_divider_set_rate()
240 if (divider->flags & CLK_DIVIDER_POWER_OF_TWO) in zynqmp_clk_divider_set_rate()
241 div = __ffs(div); in zynqmp_clk_divider_set_rate()
243 ret = zynqmp_pm_clock_setdivider(clk_id, div); in zynqmp_clk_divider_set_rate()
259 * zynqmp_clk_get_max_divisor() - Get maximum supported divisor from firmware.
260 * @clk_id: Id of clock
263 * Return: Maximum divisor of a clock if query data is successful
287 * zynqmp_clk_register_divider() - Register a divider clock
288 * @name: Name of this clock
289 * @clk_id: Id of clock
290 * @parents: Name of this clock's parents
292 * @nodes: Clock topology node
294 * Return: clock hardware to registered clock divider
302 struct zynqmp_clk_divider *div; in zynqmp_clk_register_divider() local
308 div = kzalloc(sizeof(*div), GFP_KERNEL); in zynqmp_clk_register_divider()
309 if (!div) in zynqmp_clk_register_divider()
310 return ERR_PTR(-ENOMEM); in zynqmp_clk_register_divider()
315 init.flags = nodes->flag & ~CLK_FRAC; in zynqmp_clk_register_divider()
320 div->is_frac = !!((nodes->flag & CLK_FRAC) | in zynqmp_clk_register_divider()
321 (nodes->custom_type_flag & CUSTOM_FLAG_CLK_FRAC)); in zynqmp_clk_register_divider()
322 div->flags = nodes->type_flag; in zynqmp_clk_register_divider()
323 div->hw.init = &init; in zynqmp_clk_register_divider()
324 div->clk_id = clk_id; in zynqmp_clk_register_divider()
325 div->div_type = nodes->type; in zynqmp_clk_register_divider()
331 div->max_div = zynqmp_clk_get_max_divisor(clk_id, nodes->type); in zynqmp_clk_register_divider()
333 hw = &div->hw; in zynqmp_clk_register_divider()
336 kfree(div); in zynqmp_clk_register_divider()