Lines Matching +full:0 +full:x02900000
19 bus@0 {
23 ranges = <0x0 0x0 0x0 0x40000000>;
27 reg = <0x00100000 0xf000>,
28 <0x0010f000 0x1000>;
34 reg = <0x2200000 0x10000>,
35 <0x2210000 0x10000>;
52 reg = <0x02490000 0x10000>;
69 snps,burst-map = <0x7>;
83 ranges = <0x02900000 0x02900000 0x200000>;
89 reg = <0x02930000 0x20000>;
91 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
134 reg = <0x02a41000 0x1000>,
135 <0x02a42000 0x2000>;
147 reg = <0x02900800 0x800>;
154 ranges = <0x02900800 0x02900800 0x11800>;
160 reg = <0x0290f000 0x1000>;
207 reg = <0x2901000 0x100>;
221 reg = <0x2901100 0x100>;
235 reg = <0x2901200 0x100>;
249 reg = <0x2901300 0x100>;
263 reg = <0x2901400 0x100>;
277 reg = <0x2901500 0x100>;
291 reg = <0x2904000 0x100>;
304 reg = <0x2904100 0x100>;
317 reg = <0x2904200 0x100>;
330 reg = <0x2904300 0x100>;
343 reg = <0x2905000 0x100>;
356 reg = <0x2905100 0x100>;
370 reg = <0x2430000 0x17000>,
371 <0xc300000 0x4000>;
402 reg = <0x02c00000 0x100000>,
403 <0x02b80000 0x040000>,
404 <0x01700000 0x100000>;
412 ranges = <0x01700000 0x0 0x01700000 0x0 0x100000>,
413 <0x02b80000 0x0 0x02b80000 0x0 0x040000>,
414 <0x02c00000 0x0 0x02c00000 0x0 0x100000>;
429 * Limit the DMA range for memory clients to [38:0].
431 dma-ranges = <0x0 0x0 0x0 0x80 0x0>;
435 reg = <0x0 0x02c60000 0x0 0x90000>,
436 <0x0 0x01780000 0x0 0x80000>;
440 #interconnect-cells = <0>;
448 reg = <0x03100000 0x40>;
460 reg = <0x03110000 0x40>;
472 reg = <0x03130000 0x40>;
484 reg = <0x03140000 0x40>;
496 reg = <0x03150000 0x40>;
508 reg = <0x03160000 0x10000>;
511 #size-cells = <0>;
521 reg = <0x03170000 0x40>;
533 reg = <0x03180000 0x10000>;
536 #size-cells = <0>;
547 reg = <0x03190000 0x10000>;
550 #size-cells = <0>;
555 pinctrl-0 = <&state_dpaux1_i2c>;
564 reg = <0x031b0000 0x10000>;
567 #size-cells = <0>;
572 pinctrl-0 = <&state_dpaux0_i2c>;
581 reg = <0x031c0000 0x10000>;
584 #size-cells = <0>;
589 pinctrl-0 = <&state_dpaux2_i2c>;
598 reg = <0x031e0000 0x10000>;
601 #size-cells = <0>;
606 pinctrl-0 = <&state_dpaux3_i2c>;
615 reg = <0x3280000 0x10000>;
627 reg = <0x3290000 0x10000>;
639 reg = <0x32a0000 0x10000>;
651 reg = <0x32c0000 0x10000>;
663 reg = <0x32d0000 0x10000>;
675 reg = <0x32e0000 0x10000>;
687 reg = <0x32f0000 0x10000>;
698 reg = <0x03400000 0x10000>;
709 <0x07>;
711 <0x07>;
712 nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x06>;
714 <0x07>;
715 nvidia,pad-autocal-pull-up-offset-sdr104 = <0x00>;
716 nvidia,pad-autocal-pull-down-offset-sdr104 = <0x00>;
717 nvidia,default-tap = <0x9>;
718 nvidia,default-trim = <0x5>;
724 reg = <0x03440000 0x10000>;
734 nvidia,pad-autocal-pull-up-offset-1v8 = <0x00>;
735 nvidia,pad-autocal-pull-down-offset-1v8 = <0x7a>;
736 nvidia,pad-autocal-pull-up-offset-3v3-timeout = <0x07>;
738 <0x07>;
739 nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x06>;
741 <0x07>;
742 nvidia,pad-autocal-pull-up-offset-sdr104 = <0x00>;
743 nvidia,pad-autocal-pull-down-offset-sdr104 = <0x00>;
744 nvidia,default-tap = <0x9>;
745 nvidia,default-trim = <0x5>;
751 reg = <0x03460000 0x10000>;
765 nvidia,pad-autocal-pull-up-offset-hs400 = <0x00>;
766 nvidia,pad-autocal-pull-down-offset-hs400 = <0x00>;
767 nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x0a>;
769 <0x0a>;
770 nvidia,pad-autocal-pull-up-offset-3v3-timeout = <0x0a>;
772 <0x0a>;
773 nvidia,default-tap = <0x8>;
774 nvidia,default-trim = <0x14>;
782 reg = <0x3510000 0x10000>;
800 reg = <0x03520000 0x1000>,
801 <0x03540000 0x1000>;
815 usb2-0 {
818 #phy-cells = <0>;
824 #phy-cells = <0>;
830 #phy-cells = <0>;
836 #phy-cells = <0>;
843 usb3-0 {
846 #phy-cells = <0>;
852 #phy-cells = <0>;
858 #phy-cells = <0>;
864 #phy-cells = <0>;
871 usb2-0 {
887 usb3-0 {
907 reg = <0x03550000 0x8000>,
908 <0x03558000 0x1000>;
925 reg = <0x03610000 0x40000>,
926 <0x03600000 0x10000>;
956 reg = <0x03820000 0x10000>;
965 reg = <0x03881000 0x1000>,
966 <0x03882000 0x2000>,
967 <0x03884000 0x2000>,
968 <0x03886000 0x2000>;
976 reg = <0x03960000 0x10000>;
985 reg = <0x03c00000 0xa0000>;
1003 reg = <0x03e10000 0x10000>;
1006 #phy-cells = <0>;
1011 reg = <0x03e20000 0x10000>;
1014 #phy-cells = <0>;
1019 reg = <0x03e30000 0x10000>;
1022 #phy-cells = <0>;
1027 reg = <0x03e40000 0x10000>;
1030 #phy-cells = <0>;
1035 reg = <0x03e50000 0x10000>;
1038 #phy-cells = <0>;
1043 reg = <0x03e60000 0x10000>;
1046 #phy-cells = <0>;
1051 reg = <0x03e70000 0x10000>;
1054 #phy-cells = <0>;
1059 reg = <0x03e80000 0x10000>;
1062 #phy-cells = <0>;
1067 reg = <0x03e90000 0x10000>;
1070 #phy-cells = <0>;
1075 reg = <0x03ea0000 0x10000>;
1078 #phy-cells = <0>;
1083 reg = <0x03eb0000 0x10000>;
1086 #phy-cells = <0>;
1091 reg = <0x03ec0000 0x10000>;
1094 #phy-cells = <0>;
1099 reg = <0x03ed0000 0x10000>;
1102 #phy-cells = <0>;
1107 reg = <0x03ee0000 0x10000>;
1110 #phy-cells = <0>;
1115 reg = <0x03ef0000 0x10000>;
1118 #phy-cells = <0>;
1123 reg = <0x03f00000 0x10000>;
1126 #phy-cells = <0>;
1131 reg = <0x03f10000 0x10000>;
1134 #phy-cells = <0>;
1139 reg = <0x03f20000 0x10000>;
1142 #phy-cells = <0>;
1147 reg = <0x03f30000 0x10000>;
1150 #phy-cells = <0>;
1155 reg = <0x03f40000 0x10000>;
1158 #phy-cells = <0>;
1163 reg = <0x0c150000 0x90000>;
1169 * Shared interrupt 0 is routed only to AON/SPE, so
1178 reg = <0x0c240000 0x10000>;
1181 #size-cells = <0>;
1191 reg = <0x0c250000 0x10000>;
1194 #size-cells = <0>;
1204 reg = <0x0c280000 0x40>;
1216 reg = <0x0c290000 0x40>;
1228 reg = <0x0c2a0000 0x10000>;
1239 reg = <0xc2f0000 0x1000>,
1240 <0xc2f1000 0x1000>;
1251 reg = <0xc340000 0x10000>;
1262 reg = <0x0c360000 0x10000>,
1263 <0x0c370000 0x10000>,
1264 <0x0c380000 0x10000>,
1265 <0x0c390000 0x10000>,
1266 <0x0c3a0000 0x10000>;
1275 reg = <0x13e00000 0x10000>,
1276 <0x13e10000 0x10000>;
1289 ranges = <0x15000000 0x15000000 0x01000000>;
1295 reg = <0x15200000 0x00040000>;
1315 ranges = <0x15200000 0x15200000 0x40000>;
1319 reg = <0x15200000 0x10000>;
1332 nvidia,head = <0>;
1337 reg = <0x15210000 0x10000>;
1355 reg = <0x15220000 0x10000>;
1373 reg = <0x15230000 0x10000>;
1392 reg = <0x15340000 0x00040000>;
1407 reg = <0x155c0000 0x10000>;
1435 #size-cells = <0>;
1441 reg = <0x155d0000 0x10000>;
1469 #size-cells = <0>;
1475 reg = <0x155e0000 0x10000>;
1503 #size-cells = <0>;
1509 reg = <0x155f0000 0x10000>;
1537 #size-cells = <0>;
1543 reg = <0x15b00000 0x40000>;
1555 pinctrl-0 = <&state_dpaux0_aux>;
1562 nvidia,interface = <0>;
1567 reg = <0x15b40000 0x40000>;
1579 pinctrl-0 = <&state_dpaux1_aux>;
1591 reg = <0x15b80000 0x40000>;
1603 pinctrl-0 = <&state_dpaux2_aux>;
1615 reg = <0x15bc0000 0x40000>;
1627 pinctrl-0 = <&state_dpaux3_aux>;
1640 reg = <0x17000000 0x1000000>,
1641 <0x18000000 0x1000000>;
1666 interconnect-names = "dma-mem", "read-0-hp", "write-0",
1676 reg = <0x00 0x14100000 0x0 0x00020000>, /* appl registers (128K) */
1677 <0x00 0x30000000 0x0 0x00040000>, /* configuration space (256K) */
1678 <0x00 0x30040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
1679 <0x00 0x30080000 0x0 0x00040000>; /* DBI reg space (256K) */
1703 interrupt-map-mask = <0 0 0 0>;
1704 interrupt-map = <0 0 0 0 &gic GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
1712 bus-range = <0x0 0xff>;
1714 …ranges = <0x43000000 0x12 0x00000000 0x12 0x00000000 0x0 0x30000000>, /* prefetchable memory (768 …
1715 …<0x02000000 0x0 0x40000000 0x12 0x30000000 0x0 0x0fff0000>, /* non-prefetchable memory (256 MiB -…
1716 <0x01000000 0x0 0x00000000 0x12 0x3fff0000 0x0 0x00010000>; /* downstream I/O (64 KiB) */
1726 reg = <0x00 0x14120000 0x0 0x00020000>, /* appl registers (128K) */
1727 <0x00 0x32000000 0x0 0x00040000>, /* configuration space (256K) */
1728 <0x00 0x32040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
1729 <0x00 0x32080000 0x0 0x00040000>; /* DBI reg space (256K) */
1753 interrupt-map-mask = <0 0 0 0>;
1754 interrupt-map = <0 0 0 0 &gic GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
1762 bus-range = <0x0 0xff>;
1764 …ranges = <0x43000000 0x12 0x40000000 0x12 0x40000000 0x0 0x30000000>, /* prefetchable memory (768 …
1765 …<0x02000000 0x0 0x40000000 0x12 0x70000000 0x0 0x0fff0000>, /* non-prefetchable memory (256 MiB -…
1766 <0x01000000 0x0 0x00000000 0x12 0x7fff0000 0x0 0x00010000>; /* downstream I/O (64 KiB) */
1776 reg = <0x00 0x14140000 0x0 0x00020000>, /* appl registers (128K) */
1777 <0x00 0x34000000 0x0 0x00040000>, /* configuration space (256K) */
1778 <0x00 0x34040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
1779 <0x00 0x34080000 0x0 0x00040000>; /* DBI reg space (256K) */
1803 interrupt-map-mask = <0 0 0 0>;
1804 interrupt-map = <0 0 0 0 &gic GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
1812 bus-range = <0x0 0xff>;
1814 …ranges = <0x43000000 0x12 0x80000000 0x12 0x80000000 0x0 0x30000000>, /* prefetchable memory (768 …
1815 …<0x02000000 0x0 0x40000000 0x12 0xb0000000 0x0 0x0fff0000>, /* non-prefetchable memory (256 MiB +…
1816 <0x01000000 0x0 0x00000000 0x12 0xbfff0000 0x0 0x00010000>; /* downstream I/O (64 KiB) */
1826 reg = <0x00 0x14160000 0x0 0x00020000>, /* appl registers (128K) */
1827 <0x00 0x36000000 0x0 0x00040000>, /* configuration space (256K) */
1828 <0x00 0x36040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
1829 <0x00 0x36080000 0x0 0x00040000>; /* DBI reg space (256K) */
1853 interrupt-map-mask = <0 0 0 0>;
1854 interrupt-map = <0 0 0 0 &gic GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
1862 bus-range = <0x0 0xff>;
1864 …ranges = <0x43000000 0x14 0x00000000 0x14 0x00000000 0x3 0x40000000>, /* prefetchable memory (13 G…
1865 …<0x02000000 0x0 0x40000000 0x17 0x40000000 0x0 0xbfff0000>, /* non-prefetchable memory (3 GiB - 6…
1866 <0x01000000 0x0 0x00000000 0x17 0xffff0000 0x0 0x00010000>; /* downstream I/O (64 KiB) */
1876 reg = <0x00 0x14180000 0x0 0x00020000>, /* appl registers (128K) */
1877 <0x00 0x38000000 0x0 0x00040000>, /* configuration space (256K) */
1878 <0x00 0x38040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
1879 <0x00 0x38080000 0x0 0x00040000>; /* DBI reg space (256K) */
1889 linux,pci-domain = <0>;
1903 interrupt-map-mask = <0 0 0 0>;
1904 interrupt-map = <0 0 0 0 &gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
1906 nvidia,bpmp = <&bpmp 0>;
1912 bus-range = <0x0 0xff>;
1914 …ranges = <0x43000000 0x18 0x00000000 0x18 0x00000000 0x3 0x40000000>, /* prefetchable memory (13 G…
1915 …<0x02000000 0x0 0x40000000 0x1b 0x40000000 0x0 0xbfff0000>, /* non-prefetchable memory (3 GiB - 6…
1916 <0x01000000 0x0 0x00000000 0x1b 0xffff0000 0x0 0x00010000>; /* downstream I/O (64 KiB) */
1926 reg = <0x00 0x141a0000 0x0 0x00020000>, /* appl registers (128K) */
1927 <0x00 0x3a000000 0x0 0x00040000>, /* configuration space (256K) */
1928 <0x00 0x3a040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
1929 <0x00 0x3a080000 0x0 0x00040000>; /* DBI reg space (256K) */
1942 pinctrl-0 = <&pex_rst_c5_out_state>, <&clkreq_c5_bi_dir_state>;
1959 interrupt-map-mask = <0 0 0 0>;
1960 interrupt-map = <0 0 0 0 &gic GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
1966 bus-range = <0x0 0xff>;
1968 …ranges = <0x43000000 0x1c 0x00000000 0x1c 0x00000000 0x3 0x40000000>, /* prefetchable memory (13 G…
1969 …<0x02000000 0x0 0x40000000 0x1f 0x40000000 0x0 0xbfff0000>, /* non-prefetchable memory (3 GiB - 6…
1970 <0x01000000 0x0 0x00000000 0x1f 0xffff0000 0x0 0x00010000>; /* downstream I/O (64 KiB) */
1980 reg = <0x00 0x14160000 0x0 0x00020000>, /* appl registers (128K) */
1981 <0x00 0x36040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
1982 <0x00 0x36080000 0x0 0x00040000>, /* DBI reg space (256K) */
1983 <0x14 0x00000000 0x4 0x00000000>; /* Address Space (16G) */
2012 reg = <0x00 0x14180000 0x0 0x00020000>, /* appl registers (128K) */
2013 <0x00 0x38040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
2014 <0x00 0x38080000 0x0 0x00040000>, /* DBI reg space (256K) */
2015 <0x18 0x00000000 0x4 0x00000000>; /* Address Space (16G) */
2034 nvidia,bpmp = <&bpmp 0>;
2044 reg = <0x00 0x141a0000 0x0 0x00020000>, /* appl registers (128K) */
2045 <0x00 0x3a040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */
2046 <0x00 0x3a080000 0x0 0x00040000>, /* DBI reg space (256K) */
2047 <0x1c 0x00000000 0x4 0x00000000>; /* Address Space (16G) */
2057 pinctrl-0 = <&clkreq_c5_bi_dir_state>;
2078 reg = <0x0 0x40000000 0x0 0x50000>;
2081 ranges = <0x0 0x0 0x40000000 0x50000>;
2084 reg = <0x4e000 0x1000>;
2090 reg = <0x4f000 0x1000>;
2114 #size-cells = <0>;
2127 #size-cells = <0>;
2129 cpu0_0: cpu@0 {
2132 reg = <0x000>;
2146 reg = <0x001>;
2160 reg = <0x100>;
2174 reg = <0x101>;
2188 reg = <0x200>;
2202 reg = <0x201>;
2216 reg = <0x300>;
2230 reg = <0x301>;
2326 mboxes = <&hsp_top0 TEGRA_HSP_MBOX_TYPE_SM TEGRA_HSP_SM_RX(0)>,