• Home
  • Raw
  • Download

Lines Matching +full:0 +full:x4104000

11 		reg = <0x00 0x70000000 0x00 0x100000>;
14 ranges = <0x00 0x00 0x70000000 0x100000>;
16 atf-sram@0 {
17 reg = <0x00 0x20000>;
23 reg = <0x00 0x00100000 0x00 0x1c000>;
26 ranges = <0x00 0x00 0x00100000 0x1c000>;
31 mux-reg-masks = <0x4080 0x3>, <0x4084 0x3>, /* SERDES0 lane0/1 select */
32 <0x4088 0x3>, <0x408c 0x3>; /* SERDES0 lane2/3 select */
38 mux-reg-masks = <0x4000 0x8000000>; /* USB0 to SERDES0 lane 1/3 mux */
49 reg = <0x00 0x01800000 0x00 0x10000>, /* GICD */
50 <0x00 0x01900000 0x00 0x100000>; /* GICR */
57 reg = <0x00 0x01820000 0x00 0x10000>;
58 socionext,synquacer-pre-its = <0x1000000 0x400000>;
79 ranges = <0x00 0x30000000 0x00 0x30000000 0x00 0x0c400000>;
92 ti,interrupt-ranges = <0 64 64>,
99 reg = <0x00 0x33d00000 0x00 0x100000>;
101 #interrupt-cells = <0>;
106 ti,interrupt-ranges = <0 0 256>;
113 reg = <0x00 0x32c00000 0x00 0x100000>,
114 <0x00 0x32400000 0x00 0x100000>,
115 <0x00 0x32800000 0x00 0x100000>;
122 reg = <0x00 0x3c000000 0x00 0x400000>,
123 <0x00 0x38000000 0x00 0x400000>,
124 <0x00 0x31120000 0x00 0x100>,
125 <0x00 0x33000000 0x00 0x40000>;
128 ti,sci-rm-range-gp-rings = <0x1>; /* GP ring range */
136 reg = <0x00 0x31150000 0x00 0x100>,
137 <0x00 0x34000000 0x00 0x100000>,
138 <0x00 0x35000000 0x00 0x100000>;
147 ti,sci-rm-range-tchan = <0x0d>, /* TX_CHAN */
148 <0x0f>, /* TX_HCHAN */
149 <0x10>; /* TX_UHCHAN */
150 ti,sci-rm-range-rchan = <0x0a>, /* RX_CHAN */
151 <0x0b>, /* RX_HCHAN */
152 <0x0c>; /* RX_UHCHAN */
153 ti,sci-rm-range-rflow = <0x00>; /* GP RFLOW */
158 reg = <0x00 0x310d0000 0x00 0x400>;
171 /* Proxy 0 addressing */
172 reg = <0x00 0x11c000 0x00 0x2b4>;
175 pinctrl-single,function-mask = <0xffffffff>;
180 reg = <0x00 0x02800000 0x00 0x100>;
193 reg = <0x00 0x02810000 0x00 0x100>;
206 reg = <0x00 0x02820000 0x00 0x100>;
219 reg = <0x00 0x02830000 0x00 0x100>;
232 reg = <0x00 0x02840000 0x00 0x100>;
245 reg = <0x00 0x02850000 0x00 0x100>;
258 reg = <0x00 0x02860000 0x00 0x100>;
271 reg = <0x00 0x02870000 0x00 0x100>;
284 reg = <0x00 0x02880000 0x00 0x100>;
297 reg = <0x00 0x02890000 0x00 0x100>;
310 reg = <0x00 0x2000000 0x00 0x100>;
313 #size-cells = <0>;
321 reg = <0x00 0x2010000 0x00 0x100>;
324 #size-cells = <0>;
332 reg = <0x00 0x2020000 0x00 0x100>;
335 #size-cells = <0>;
343 reg = <0x00 0x2030000 0x00 0x100>;
346 #size-cells = <0>;
354 reg = <0x00 0x2040000 0x00 0x100>;
357 #size-cells = <0>;
365 reg = <0x00 0x2050000 0x00 0x100>;
368 #size-cells = <0>;
376 reg = <0x00 0x2060000 0x00 0x100>;
379 #size-cells = <0>;
387 reg = <0x00 0x04f80000 0x00 0x260>, <0x00 0x4f88000 0x00 0x134>;
391 clocks = <&k3_clks 91 3>, <&k3_clks 91 0>;
392 ti,otap-del-sel-legacy = <0x0>;
393 ti,otap-del-sel-mmc-hs = <0x0>;
394 ti,otap-del-sel-ddr52 = <0x6>;
395 ti,otap-del-sel-hs200 = <0x8>;
396 ti,otap-del-sel-hs400 = <0x0>;
397 ti,strobe-sel = <0x77>;
398 ti,trm-icp = <0x8>;
406 reg = <0x00 0x04fb0000 0x00 0x260>, <0x00 0x4fb8000 0x00 0x134>;
411 ti,otap-del-sel-legacy = <0x0>;
412 ti,otap-del-sel-sd-hs = <0x0>;
413 ti,otap-del-sel-sdr12 = <0xf>;
414 ti,otap-del-sel-sdr25 = <0xf>;
415 ti,otap-del-sel-sdr50 = <0xc>;
416 ti,otap-del-sel-sdr104 = <0x5>;
417 ti,otap-del-sel-ddr50 = <0xc>;
424 reg = <0x00 0x4104000 0x00 0x100>;
437 reg = <0x00 0x6000000 0x00 0x10000>,
438 <0x00 0x6010000 0x00 0x10000>,
439 <0x00 0x6020000 0x00 0x10000>;
441 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>, /* irq.0 */
443 <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; /* otgirq.0 */