• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1# SPDX-License-Identifier: GPL-2.0-only
2menu "IRQ chip support"
3
4config IRQCHIP
5	def_bool y
6	depends on OF_IRQ
7
8config ARM_GIC
9	bool
10	select IRQ_DOMAIN_HIERARCHY
11	select GENERIC_IRQ_MULTI_HANDLER
12	select GENERIC_IRQ_EFFECTIVE_AFF_MASK
13
14config ARM_GIC_PM
15	bool
16	depends on PM
17	select ARM_GIC
18
19config ARM_GIC_MAX_NR
20	int
21	depends on ARM_GIC
22	default 2 if ARCH_REALVIEW
23	default 1
24
25config ARM_GIC_V2M
26	bool
27	depends on PCI
28	select ARM_GIC
29	select PCI_MSI
30
31config GIC_NON_BANKED
32	bool
33
34config ARM_GIC_V3
35	bool
36	select GENERIC_IRQ_MULTI_HANDLER
37	select IRQ_DOMAIN_HIERARCHY
38	select PARTITION_PERCPU
39	select GENERIC_IRQ_EFFECTIVE_AFF_MASK
40
41config ARM_GIC_V3_ITS
42	bool
43	select GENERIC_MSI_IRQ_DOMAIN
44	default ARM_GIC_V3
45
46config ARM_GIC_V3_ITS_PCI
47	bool
48	depends on ARM_GIC_V3_ITS
49	depends on PCI
50	depends on PCI_MSI
51	default ARM_GIC_V3_ITS
52
53config ARM_GIC_V3_ITS_FSL_MC
54	bool
55	depends on ARM_GIC_V3_ITS
56	depends on FSL_MC_BUS
57	default ARM_GIC_V3_ITS
58
59config ARM_NVIC
60	bool
61	select IRQ_DOMAIN_HIERARCHY
62	select GENERIC_IRQ_CHIP
63
64config ARM_VIC
65	bool
66	select IRQ_DOMAIN
67	select GENERIC_IRQ_MULTI_HANDLER
68
69config ARM_VIC_NR
70	int
71	default 4 if ARCH_S5PV210
72	default 2
73	depends on ARM_VIC
74	help
75	  The maximum number of VICs available in the system, for
76	  power management.
77
78config ARMADA_370_XP_IRQ
79	bool
80	select GENERIC_IRQ_CHIP
81	select PCI_MSI if PCI
82	select GENERIC_IRQ_EFFECTIVE_AFF_MASK
83
84config ALPINE_MSI
85	bool
86	depends on PCI
87	select PCI_MSI
88	select GENERIC_IRQ_CHIP
89
90config AL_FIC
91	bool "Amazon's Annapurna Labs Fabric Interrupt Controller"
92	depends on OF || COMPILE_TEST
93	select GENERIC_IRQ_CHIP
94	select IRQ_DOMAIN
95	help
96	  Support Amazon's Annapurna Labs Fabric Interrupt Controller.
97
98config ATMEL_AIC_IRQ
99	bool
100	select GENERIC_IRQ_CHIP
101	select IRQ_DOMAIN
102	select GENERIC_IRQ_MULTI_HANDLER
103	select SPARSE_IRQ
104
105config ATMEL_AIC5_IRQ
106	bool
107	select GENERIC_IRQ_CHIP
108	select IRQ_DOMAIN
109	select GENERIC_IRQ_MULTI_HANDLER
110	select SPARSE_IRQ
111
112config I8259
113	bool
114	select IRQ_DOMAIN
115
116config BCM6345_L1_IRQ
117	bool
118	select GENERIC_IRQ_CHIP
119	select IRQ_DOMAIN
120	select GENERIC_IRQ_EFFECTIVE_AFF_MASK
121
122config BCM7038_L1_IRQ
123	bool
124	select GENERIC_IRQ_CHIP
125	select IRQ_DOMAIN
126	select GENERIC_IRQ_EFFECTIVE_AFF_MASK
127
128config BCM7120_L2_IRQ
129	bool
130	select GENERIC_IRQ_CHIP
131	select IRQ_DOMAIN
132
133config BRCMSTB_L2_IRQ
134	bool
135	select GENERIC_IRQ_CHIP
136	select IRQ_DOMAIN
137
138config DAVINCI_AINTC
139	bool
140	select GENERIC_IRQ_CHIP
141	select IRQ_DOMAIN
142
143config DAVINCI_CP_INTC
144	bool
145	select GENERIC_IRQ_CHIP
146	select IRQ_DOMAIN
147
148config DW_APB_ICTL
149	bool
150	select GENERIC_IRQ_CHIP
151	select IRQ_DOMAIN_HIERARCHY
152
153config FARADAY_FTINTC010
154	bool
155	select IRQ_DOMAIN
156	select GENERIC_IRQ_MULTI_HANDLER
157	select SPARSE_IRQ
158
159config HISILICON_IRQ_MBIGEN
160	bool
161	select ARM_GIC_V3
162	select ARM_GIC_V3_ITS
163
164config IMGPDC_IRQ
165	bool
166	select GENERIC_IRQ_CHIP
167	select IRQ_DOMAIN
168
169config IXP4XX_IRQ
170	bool
171	select IRQ_DOMAIN
172	select GENERIC_IRQ_MULTI_HANDLER
173	select SPARSE_IRQ
174
175config MADERA_IRQ
176	tristate
177
178config IRQ_MIPS_CPU
179	bool
180	select GENERIC_IRQ_CHIP
181	select GENERIC_IRQ_IPI if SYS_SUPPORTS_MULTITHREADING
182	select IRQ_DOMAIN
183	select GENERIC_IRQ_EFFECTIVE_AFF_MASK
184
185config CLPS711X_IRQCHIP
186	bool
187	depends on ARCH_CLPS711X
188	select IRQ_DOMAIN
189	select GENERIC_IRQ_MULTI_HANDLER
190	select SPARSE_IRQ
191	default y
192
193config OMPIC
194	bool
195
196config OR1K_PIC
197	bool
198	select IRQ_DOMAIN
199
200config OMAP_IRQCHIP
201	bool
202	select GENERIC_IRQ_CHIP
203	select IRQ_DOMAIN
204
205config ORION_IRQCHIP
206	bool
207	select IRQ_DOMAIN
208	select GENERIC_IRQ_MULTI_HANDLER
209
210config PIC32_EVIC
211	bool
212	select GENERIC_IRQ_CHIP
213	select IRQ_DOMAIN
214
215config JCORE_AIC
216	bool "J-Core integrated AIC" if COMPILE_TEST
217	depends on OF
218	select IRQ_DOMAIN
219	help
220	  Support for the J-Core integrated AIC.
221
222config RDA_INTC
223	bool
224	select IRQ_DOMAIN
225
226config RENESAS_INTC_IRQPIN
227	bool "Renesas INTC External IRQ Pin Support" if COMPILE_TEST
228	select IRQ_DOMAIN
229	help
230	  Enable support for the Renesas Interrupt Controller for external
231	  interrupt pins, as found on SH/R-Mobile and R-Car Gen1 SoCs.
232
233config RENESAS_IRQC
234	bool "Renesas R-Mobile APE6, R-Car Gen{2,3} and RZ/G{1,2} IRQC support" if COMPILE_TEST
235	select GENERIC_IRQ_CHIP
236	select IRQ_DOMAIN
237	help
238	  Enable support for the Renesas Interrupt Controller for external
239	  devices, as found on R-Mobile APE6, R-Car Gen{2,3} and RZ/G{1,2} SoCs.
240
241config RENESAS_RZA1_IRQC
242	bool "Renesas RZ/A1 IRQC support" if COMPILE_TEST
243	select IRQ_DOMAIN_HIERARCHY
244	help
245	  Enable support for the Renesas RZ/A1 Interrupt Controller, to use up
246	  to 8 external interrupts with configurable sense select.
247
248config SL28CPLD_INTC
249	bool "Kontron sl28cpld IRQ controller"
250	depends on MFD_SL28CPLD=y || COMPILE_TEST
251	select REGMAP_IRQ
252	help
253	  Interrupt controller driver for the board management controller
254	  found on the Kontron sl28 CPLD.
255
256config ST_IRQCHIP
257	bool
258	select REGMAP
259	select MFD_SYSCON
260	help
261	  Enables SysCfg Controlled IRQs on STi based platforms.
262
263config TANGO_IRQ
264	bool
265	select IRQ_DOMAIN
266	select GENERIC_IRQ_CHIP
267
268config TB10X_IRQC
269	bool
270	select IRQ_DOMAIN
271	select GENERIC_IRQ_CHIP
272
273config TS4800_IRQ
274	tristate "TS-4800 IRQ controller"
275	select IRQ_DOMAIN
276	depends on HAS_IOMEM
277	depends on SOC_IMX51 || COMPILE_TEST
278	help
279	  Support for the TS-4800 FPGA IRQ controller
280
281config VERSATILE_FPGA_IRQ
282	bool
283	select IRQ_DOMAIN
284
285config VERSATILE_FPGA_IRQ_NR
286       int
287       default 4
288       depends on VERSATILE_FPGA_IRQ
289
290config XTENSA_MX
291	bool
292	select IRQ_DOMAIN
293	select GENERIC_IRQ_EFFECTIVE_AFF_MASK
294
295config XILINX_INTC
296	bool
297	select IRQ_DOMAIN
298
299config IRQ_CROSSBAR
300	bool
301	help
302	  Support for a CROSSBAR ip that precedes the main interrupt controller.
303	  The primary irqchip invokes the crossbar's callback which inturn allocates
304	  a free irq and configures the IP. Thus the peripheral interrupts are
305	  routed to one of the free irqchip interrupt lines.
306
307config KEYSTONE_IRQ
308	tristate "Keystone 2 IRQ controller IP"
309	depends on ARCH_KEYSTONE
310	help
311		Support for Texas Instruments Keystone 2 IRQ controller IP which
312		is part of the Keystone 2 IPC mechanism
313
314config MIPS_GIC
315	bool
316	select GENERIC_IRQ_IPI
317	select MIPS_CM
318
319config INGENIC_IRQ
320	bool
321	depends on MACH_INGENIC
322	default y
323
324config INGENIC_TCU_IRQ
325	bool "Ingenic JZ47xx TCU interrupt controller"
326	default MACH_INGENIC
327	depends on MIPS || COMPILE_TEST
328	select MFD_SYSCON
329	select GENERIC_IRQ_CHIP
330	help
331	  Support for interrupts in the Timer/Counter Unit (TCU) of the Ingenic
332	  JZ47xx SoCs.
333
334	  If unsure, say N.
335
336config RENESAS_H8300H_INTC
337        bool
338	select IRQ_DOMAIN
339
340config RENESAS_H8S_INTC
341	bool "Renesas H8S Interrupt Controller Support" if COMPILE_TEST
342	select IRQ_DOMAIN
343	help
344	  Enable support for the Renesas H8/300 Interrupt Controller, as found
345	  on Renesas H8S SoCs.
346
347config IMX_GPCV2
348	bool
349	select IRQ_DOMAIN
350	help
351	  Enables the wakeup IRQs for IMX platforms with GPCv2 block
352
353config IRQ_MXS
354	def_bool y if MACH_ASM9260 || ARCH_MXS
355	select IRQ_DOMAIN
356	select STMP_DEVICE
357
358config MSCC_OCELOT_IRQ
359	bool
360	select IRQ_DOMAIN
361	select GENERIC_IRQ_CHIP
362
363config MVEBU_GICP
364	bool
365
366config MVEBU_ICU
367	bool
368
369config MVEBU_ODMI
370	bool
371	select GENERIC_MSI_IRQ_DOMAIN
372
373config MVEBU_PIC
374	bool
375
376config MVEBU_SEI
377        bool
378
379config LS_EXTIRQ
380	def_bool y if SOC_LS1021A || ARCH_LAYERSCAPE
381	select MFD_SYSCON
382
383config LS_SCFG_MSI
384	def_bool y if SOC_LS1021A || ARCH_LAYERSCAPE
385	depends on PCI && PCI_MSI
386
387config PARTITION_PERCPU
388	bool
389
390config EZNPS_GIC
391	bool "NPS400 Global Interrupt Manager (GIM)"
392	depends on ARC || (COMPILE_TEST && !64BIT)
393	select IRQ_DOMAIN
394	help
395	  Support the EZchip NPS400 global interrupt controller
396
397config STM32_EXTI
398	bool
399	select IRQ_DOMAIN
400	select GENERIC_IRQ_CHIP
401
402config QCOM_IRQ_COMBINER
403	bool "QCOM IRQ combiner support"
404	depends on ARCH_QCOM && ACPI
405	select IRQ_DOMAIN_HIERARCHY
406	help
407	  Say yes here to add support for the IRQ combiner devices embedded
408	  in Qualcomm Technologies chips.
409
410config IRQ_UNIPHIER_AIDET
411	bool "UniPhier AIDET support" if COMPILE_TEST
412	depends on ARCH_UNIPHIER || COMPILE_TEST
413	default ARCH_UNIPHIER
414	select IRQ_DOMAIN_HIERARCHY
415	help
416	  Support for the UniPhier AIDET (ARM Interrupt Detector).
417
418config MESON_IRQ_GPIO
419       bool "Meson GPIO Interrupt Multiplexer"
420       depends on ARCH_MESON
421       select IRQ_DOMAIN_HIERARCHY
422       help
423         Support Meson SoC Family GPIO Interrupt Multiplexer
424
425config GOLDFISH_PIC
426       bool "Goldfish programmable interrupt controller"
427       depends on MIPS && (GOLDFISH || COMPILE_TEST)
428       select GENERIC_IRQ_CHIP
429       select IRQ_DOMAIN
430       help
431         Say yes here to enable Goldfish interrupt controller driver used
432         for Goldfish based virtual platforms.
433
434config QCOM_PDC
435	bool "QCOM PDC"
436	depends on ARCH_QCOM
437	select IRQ_DOMAIN_HIERARCHY
438	help
439	  Power Domain Controller driver to manage and configure wakeup
440	  IRQs for Qualcomm Technologies Inc (QTI) mobile chips.
441
442config CSKY_MPINTC
443	bool "C-SKY Multi Processor Interrupt Controller"
444	depends on CSKY
445	help
446	  Say yes here to enable C-SKY SMP interrupt controller driver used
447	  for C-SKY SMP system.
448	  In fact it's not mmio map in hardware and it uses ld/st to visit the
449	  controller's register inside CPU.
450
451config CSKY_APB_INTC
452	bool "C-SKY APB Interrupt Controller"
453	depends on CSKY
454	help
455	  Say yes here to enable C-SKY APB interrupt controller driver used
456	  by C-SKY single core SOC system. It uses mmio map apb-bus to visit
457	  the controller's register.
458
459config IMX_IRQSTEER
460	bool "i.MX IRQSTEER support"
461	depends on ARCH_MXC || COMPILE_TEST
462	default ARCH_MXC
463	select IRQ_DOMAIN
464	help
465	  Support for the i.MX IRQSTEER interrupt multiplexer/remapper.
466
467config IMX_INTMUX
468	bool "i.MX INTMUX support" if COMPILE_TEST
469	default y if ARCH_MXC
470	select IRQ_DOMAIN
471	help
472	  Support for the i.MX INTMUX interrupt multiplexer.
473
474config LS1X_IRQ
475	bool "Loongson-1 Interrupt Controller"
476	depends on MACH_LOONGSON32
477	default y
478	select IRQ_DOMAIN
479	select GENERIC_IRQ_CHIP
480	help
481	  Support for the Loongson-1 platform Interrupt Controller.
482
483config TI_SCI_INTR_IRQCHIP
484	bool
485	depends on TI_SCI_PROTOCOL
486	select IRQ_DOMAIN_HIERARCHY
487	help
488	  This enables the irqchip driver support for K3 Interrupt router
489	  over TI System Control Interface available on some new TI's SoCs.
490	  If you wish to use interrupt router irq resources managed by the
491	  TI System Controller, say Y here. Otherwise, say N.
492
493config TI_SCI_INTA_IRQCHIP
494	bool
495	depends on TI_SCI_PROTOCOL
496	select IRQ_DOMAIN_HIERARCHY
497	select TI_SCI_INTA_MSI_DOMAIN
498	help
499	  This enables the irqchip driver support for K3 Interrupt aggregator
500	  over TI System Control Interface available on some new TI's SoCs.
501	  If you wish to use interrupt aggregator irq resources managed by the
502	  TI System Controller, say Y here. Otherwise, say N.
503
504config TI_PRUSS_INTC
505	tristate "TI PRU-ICSS Interrupt Controller"
506	depends on ARCH_DAVINCI || SOC_AM33XX || SOC_AM43XX || SOC_DRA7XX || ARCH_KEYSTONE || ARCH_K3
507	select IRQ_DOMAIN
508	help
509	  This enables support for the PRU-ICSS Local Interrupt Controller
510	  present within a PRU-ICSS subsystem present on various TI SoCs.
511	  The PRUSS INTC enables various interrupts to be routed to multiple
512	  different processors within the SoC.
513
514config RISCV_INTC
515	bool "RISC-V Local Interrupt Controller"
516	depends on RISCV
517	default y
518	help
519	   This enables support for the per-HART local interrupt controller
520	   found in standard RISC-V systems.  The per-HART local interrupt
521	   controller handles timer interrupts, software interrupts, and
522	   hardware interrupts. Without a per-HART local interrupt controller,
523	   a RISC-V system will be unable to handle any interrupts.
524
525	   If you don't know what to do here, say Y.
526
527config SIFIVE_PLIC
528	bool "SiFive Platform-Level Interrupt Controller"
529	depends on RISCV
530	select IRQ_DOMAIN_HIERARCHY
531	help
532	   This enables support for the PLIC chip found in SiFive (and
533	   potentially other) RISC-V systems.  The PLIC controls devices
534	   interrupts and connects them to each core's local interrupt
535	   controller.  Aside from timer and software interrupts, all other
536	   interrupt sources are subordinate to the PLIC.
537
538	   If you don't know what to do here, say Y.
539
540config EXYNOS_IRQ_COMBINER
541	bool "Samsung Exynos IRQ combiner support" if COMPILE_TEST
542	depends on (ARCH_EXYNOS && ARM) || COMPILE_TEST
543	help
544	  Say yes here to add support for the IRQ combiner devices embedded
545	  in Samsung Exynos chips.
546
547config LOONGSON_LIOINTC
548	bool "Loongson Local I/O Interrupt Controller"
549	depends on MACH_LOONGSON64
550	default y
551	select IRQ_DOMAIN
552	select GENERIC_IRQ_CHIP
553	help
554	  Support for the Loongson Local I/O Interrupt Controller.
555
556config LOONGSON_HTPIC
557	bool "Loongson3 HyperTransport PIC Controller"
558	depends on MACH_LOONGSON64
559	default y
560	select IRQ_DOMAIN
561	select GENERIC_IRQ_CHIP
562	help
563	  Support for the Loongson-3 HyperTransport PIC Controller.
564
565config LOONGSON_HTVEC
566	bool "Loongson3 HyperTransport Interrupt Vector Controller"
567	depends on MACH_LOONGSON64
568	default MACH_LOONGSON64
569	select IRQ_DOMAIN_HIERARCHY
570	help
571	  Support for the Loongson3 HyperTransport Interrupt Vector Controller.
572
573config LOONGSON_PCH_PIC
574	bool "Loongson PCH PIC Controller"
575	depends on MACH_LOONGSON64 || COMPILE_TEST
576	default MACH_LOONGSON64
577	select IRQ_DOMAIN_HIERARCHY
578	select IRQ_FASTEOI_HIERARCHY_HANDLERS
579	help
580	  Support for the Loongson PCH PIC Controller.
581
582config LOONGSON_PCH_MSI
583	bool "Loongson PCH MSI Controller"
584	depends on MACH_LOONGSON64 || COMPILE_TEST
585	depends on PCI
586	default MACH_LOONGSON64
587	select IRQ_DOMAIN_HIERARCHY
588	select PCI_MSI
589	help
590	  Support for the Loongson PCH MSI Controller.
591
592config MST_IRQ
593	bool "MStar Interrupt Controller"
594	depends on ARCH_MEDIATEK || ARCH_MSTARV7 || COMPILE_TEST
595	default ARCH_MEDIATEK
596	select IRQ_DOMAIN
597	select IRQ_DOMAIN_HIERARCHY
598	help
599	  Support MStar Interrupt Controller.
600
601endmenu
602