• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3  * Macros for accessing system registers with older binutils.
4  *
5  * Copyright (C) 2014 ARM Ltd.
6  * Author: Catalin Marinas <catalin.marinas@arm.com>
7  */
8 
9 #ifndef __ASM_SYSREG_H
10 #define __ASM_SYSREG_H
11 
12 #include <linux/bits.h>
13 #include <linux/stringify.h>
14 
15 /*
16  * ARMv8 ARM reserves the following encoding for system registers:
17  * (Ref: ARMv8 ARM, Section: "System instruction class encoding overview",
18  *  C5.2, version:ARM DDI 0487A.f)
19  *	[20-19] : Op0
20  *	[18-16] : Op1
21  *	[15-12] : CRn
22  *	[11-8]  : CRm
23  *	[7-5]   : Op2
24  */
25 #define Op0_shift	19
26 #define Op0_mask	0x3
27 #define Op1_shift	16
28 #define Op1_mask	0x7
29 #define CRn_shift	12
30 #define CRn_mask	0xf
31 #define CRm_shift	8
32 #define CRm_mask	0xf
33 #define Op2_shift	5
34 #define Op2_mask	0x7
35 
36 #define sys_reg(op0, op1, crn, crm, op2) \
37 	(((op0) << Op0_shift) | ((op1) << Op1_shift) | \
38 	 ((crn) << CRn_shift) | ((crm) << CRm_shift) | \
39 	 ((op2) << Op2_shift))
40 
41 #define sys_insn	sys_reg
42 
43 #define sys_reg_Op0(id)	(((id) >> Op0_shift) & Op0_mask)
44 #define sys_reg_Op1(id)	(((id) >> Op1_shift) & Op1_mask)
45 #define sys_reg_CRn(id)	(((id) >> CRn_shift) & CRn_mask)
46 #define sys_reg_CRm(id)	(((id) >> CRm_shift) & CRm_mask)
47 #define sys_reg_Op2(id)	(((id) >> Op2_shift) & Op2_mask)
48 
49 #ifndef CONFIG_BROKEN_GAS_INST
50 
51 #ifdef __ASSEMBLY__
52 // The space separator is omitted so that __emit_inst(x) can be parsed as
53 // either an assembler directive or an assembler macro argument.
54 #define __emit_inst(x)			.inst(x)
55 #else
56 #define __emit_inst(x)			".inst " __stringify((x)) "\n\t"
57 #endif
58 
59 #else  /* CONFIG_BROKEN_GAS_INST */
60 
61 #ifndef CONFIG_CPU_BIG_ENDIAN
62 #define __INSTR_BSWAP(x)		(x)
63 #else  /* CONFIG_CPU_BIG_ENDIAN */
64 #define __INSTR_BSWAP(x)		((((x) << 24) & 0xff000000)	| \
65 					 (((x) <<  8) & 0x00ff0000)	| \
66 					 (((x) >>  8) & 0x0000ff00)	| \
67 					 (((x) >> 24) & 0x000000ff))
68 #endif	/* CONFIG_CPU_BIG_ENDIAN */
69 
70 #ifdef __ASSEMBLY__
71 #define __emit_inst(x)			.long __INSTR_BSWAP(x)
72 #else  /* __ASSEMBLY__ */
73 #define __emit_inst(x)			".long " __stringify(__INSTR_BSWAP(x)) "\n\t"
74 #endif	/* __ASSEMBLY__ */
75 
76 #endif	/* CONFIG_BROKEN_GAS_INST */
77 
78 /*
79  * Instructions for modifying PSTATE fields.
80  * As per Arm ARM for v8-A, Section "C.5.1.3 op0 == 0b00, architectural hints,
81  * barriers and CLREX, and PSTATE access", ARM DDI 0487 C.a, system instructions
82  * for accessing PSTATE fields have the following encoding:
83  *	Op0 = 0, CRn = 4
84  *	Op1, Op2 encodes the PSTATE field modified and defines the constraints.
85  *	CRm = Imm4 for the instruction.
86  *	Rt = 0x1f
87  */
88 #define pstate_field(op1, op2)		((op1) << Op1_shift | (op2) << Op2_shift)
89 #define PSTATE_Imm_shift		CRm_shift
90 
91 #define PSTATE_PAN			pstate_field(0, 4)
92 #define PSTATE_UAO			pstate_field(0, 3)
93 #define PSTATE_SSBS			pstate_field(3, 1)
94 #define PSTATE_TCO			pstate_field(3, 4)
95 
96 #define SET_PSTATE_PAN(x)		__emit_inst(0xd500401f | PSTATE_PAN | ((!!x) << PSTATE_Imm_shift))
97 #define SET_PSTATE_UAO(x)		__emit_inst(0xd500401f | PSTATE_UAO | ((!!x) << PSTATE_Imm_shift))
98 #define SET_PSTATE_SSBS(x)		__emit_inst(0xd500401f | PSTATE_SSBS | ((!!x) << PSTATE_Imm_shift))
99 #define SET_PSTATE_TCO(x)		__emit_inst(0xd500401f | PSTATE_TCO | ((!!x) << PSTATE_Imm_shift))
100 
101 #define __SYS_BARRIER_INSN(CRm, op2, Rt) \
102 	__emit_inst(0xd5000000 | sys_insn(0, 3, 3, (CRm), (op2)) | ((Rt) & 0x1f))
103 
104 #define SB_BARRIER_INSN			__SYS_BARRIER_INSN(0, 7, 31)
105 
106 #define SYS_DC_ISW			sys_insn(1, 0, 7, 6, 2)
107 #define SYS_DC_CSW			sys_insn(1, 0, 7, 10, 2)
108 #define SYS_DC_CISW			sys_insn(1, 0, 7, 14, 2)
109 
110 /*
111  * System registers, organised loosely by encoding but grouped together
112  * where the architected name contains an index. e.g. ID_MMFR<n>_EL1.
113  */
114 #define SYS_OSDTRRX_EL1			sys_reg(2, 0, 0, 0, 2)
115 #define SYS_MDCCINT_EL1			sys_reg(2, 0, 0, 2, 0)
116 #define SYS_MDSCR_EL1			sys_reg(2, 0, 0, 2, 2)
117 #define SYS_OSDTRTX_EL1			sys_reg(2, 0, 0, 3, 2)
118 #define SYS_OSECCR_EL1			sys_reg(2, 0, 0, 6, 2)
119 #define SYS_DBGBVRn_EL1(n)		sys_reg(2, 0, 0, n, 4)
120 #define SYS_DBGBCRn_EL1(n)		sys_reg(2, 0, 0, n, 5)
121 #define SYS_DBGWVRn_EL1(n)		sys_reg(2, 0, 0, n, 6)
122 #define SYS_DBGWCRn_EL1(n)		sys_reg(2, 0, 0, n, 7)
123 #define SYS_MDRAR_EL1			sys_reg(2, 0, 1, 0, 0)
124 #define SYS_OSLAR_EL1			sys_reg(2, 0, 1, 0, 4)
125 #define SYS_OSLSR_EL1			sys_reg(2, 0, 1, 1, 4)
126 #define SYS_OSDLR_EL1			sys_reg(2, 0, 1, 3, 4)
127 #define SYS_DBGPRCR_EL1			sys_reg(2, 0, 1, 4, 4)
128 #define SYS_DBGCLAIMSET_EL1		sys_reg(2, 0, 7, 8, 6)
129 #define SYS_DBGCLAIMCLR_EL1		sys_reg(2, 0, 7, 9, 6)
130 #define SYS_DBGAUTHSTATUS_EL1		sys_reg(2, 0, 7, 14, 6)
131 #define SYS_MDCCSR_EL0			sys_reg(2, 3, 0, 1, 0)
132 #define SYS_DBGDTR_EL0			sys_reg(2, 3, 0, 4, 0)
133 #define SYS_DBGDTRRX_EL0		sys_reg(2, 3, 0, 5, 0)
134 #define SYS_DBGDTRTX_EL0		sys_reg(2, 3, 0, 5, 0)
135 #define SYS_DBGVCR32_EL2		sys_reg(2, 4, 0, 7, 0)
136 
137 #define SYS_MIDR_EL1			sys_reg(3, 0, 0, 0, 0)
138 #define SYS_MPIDR_EL1			sys_reg(3, 0, 0, 0, 5)
139 #define SYS_REVIDR_EL1			sys_reg(3, 0, 0, 0, 6)
140 
141 #define SYS_ID_PFR0_EL1			sys_reg(3, 0, 0, 1, 0)
142 #define SYS_ID_PFR1_EL1			sys_reg(3, 0, 0, 1, 1)
143 #define SYS_ID_PFR2_EL1			sys_reg(3, 0, 0, 3, 4)
144 #define SYS_ID_DFR0_EL1			sys_reg(3, 0, 0, 1, 2)
145 #define SYS_ID_DFR1_EL1			sys_reg(3, 0, 0, 3, 5)
146 #define SYS_ID_AFR0_EL1			sys_reg(3, 0, 0, 1, 3)
147 #define SYS_ID_MMFR0_EL1		sys_reg(3, 0, 0, 1, 4)
148 #define SYS_ID_MMFR1_EL1		sys_reg(3, 0, 0, 1, 5)
149 #define SYS_ID_MMFR2_EL1		sys_reg(3, 0, 0, 1, 6)
150 #define SYS_ID_MMFR3_EL1		sys_reg(3, 0, 0, 1, 7)
151 #define SYS_ID_MMFR4_EL1		sys_reg(3, 0, 0, 2, 6)
152 #define SYS_ID_MMFR5_EL1		sys_reg(3, 0, 0, 3, 6)
153 
154 #define SYS_ID_ISAR0_EL1		sys_reg(3, 0, 0, 2, 0)
155 #define SYS_ID_ISAR1_EL1		sys_reg(3, 0, 0, 2, 1)
156 #define SYS_ID_ISAR2_EL1		sys_reg(3, 0, 0, 2, 2)
157 #define SYS_ID_ISAR3_EL1		sys_reg(3, 0, 0, 2, 3)
158 #define SYS_ID_ISAR4_EL1		sys_reg(3, 0, 0, 2, 4)
159 #define SYS_ID_ISAR5_EL1		sys_reg(3, 0, 0, 2, 5)
160 #define SYS_ID_ISAR6_EL1		sys_reg(3, 0, 0, 2, 7)
161 
162 #define SYS_MVFR0_EL1			sys_reg(3, 0, 0, 3, 0)
163 #define SYS_MVFR1_EL1			sys_reg(3, 0, 0, 3, 1)
164 #define SYS_MVFR2_EL1			sys_reg(3, 0, 0, 3, 2)
165 
166 #define SYS_ID_AA64PFR0_EL1		sys_reg(3, 0, 0, 4, 0)
167 #define SYS_ID_AA64PFR1_EL1		sys_reg(3, 0, 0, 4, 1)
168 #define SYS_ID_AA64ZFR0_EL1		sys_reg(3, 0, 0, 4, 4)
169 
170 #define SYS_ID_AA64DFR0_EL1		sys_reg(3, 0, 0, 5, 0)
171 #define SYS_ID_AA64DFR1_EL1		sys_reg(3, 0, 0, 5, 1)
172 
173 #define SYS_ID_AA64AFR0_EL1		sys_reg(3, 0, 0, 5, 4)
174 #define SYS_ID_AA64AFR1_EL1		sys_reg(3, 0, 0, 5, 5)
175 
176 #define SYS_ID_AA64ISAR0_EL1		sys_reg(3, 0, 0, 6, 0)
177 #define SYS_ID_AA64ISAR1_EL1		sys_reg(3, 0, 0, 6, 1)
178 #define SYS_ID_AA64ISAR2_EL1		sys_reg(3, 0, 0, 6, 2)
179 
180 #define SYS_ID_AA64MMFR0_EL1		sys_reg(3, 0, 0, 7, 0)
181 #define SYS_ID_AA64MMFR1_EL1		sys_reg(3, 0, 0, 7, 1)
182 #define SYS_ID_AA64MMFR2_EL1		sys_reg(3, 0, 0, 7, 2)
183 
184 #define SYS_SCTLR_EL1			sys_reg(3, 0, 1, 0, 0)
185 #define SYS_ACTLR_EL1			sys_reg(3, 0, 1, 0, 1)
186 #define SYS_CPACR_EL1			sys_reg(3, 0, 1, 0, 2)
187 #define SYS_RGSR_EL1			sys_reg(3, 0, 1, 0, 5)
188 #define SYS_GCR_EL1			sys_reg(3, 0, 1, 0, 6)
189 
190 #define SYS_ZCR_EL1			sys_reg(3, 0, 1, 2, 0)
191 
192 #define SYS_TTBR0_EL1			sys_reg(3, 0, 2, 0, 0)
193 #define SYS_TTBR1_EL1			sys_reg(3, 0, 2, 0, 1)
194 #define SYS_TCR_EL1			sys_reg(3, 0, 2, 0, 2)
195 
196 #define SYS_APIAKEYLO_EL1		sys_reg(3, 0, 2, 1, 0)
197 #define SYS_APIAKEYHI_EL1		sys_reg(3, 0, 2, 1, 1)
198 #define SYS_APIBKEYLO_EL1		sys_reg(3, 0, 2, 1, 2)
199 #define SYS_APIBKEYHI_EL1		sys_reg(3, 0, 2, 1, 3)
200 
201 #define SYS_APDAKEYLO_EL1		sys_reg(3, 0, 2, 2, 0)
202 #define SYS_APDAKEYHI_EL1		sys_reg(3, 0, 2, 2, 1)
203 #define SYS_APDBKEYLO_EL1		sys_reg(3, 0, 2, 2, 2)
204 #define SYS_APDBKEYHI_EL1		sys_reg(3, 0, 2, 2, 3)
205 
206 #define SYS_APGAKEYLO_EL1		sys_reg(3, 0, 2, 3, 0)
207 #define SYS_APGAKEYHI_EL1		sys_reg(3, 0, 2, 3, 1)
208 
209 #define SYS_SPSR_EL1			sys_reg(3, 0, 4, 0, 0)
210 #define SYS_ELR_EL1			sys_reg(3, 0, 4, 0, 1)
211 
212 #define SYS_ICC_PMR_EL1			sys_reg(3, 0, 4, 6, 0)
213 
214 #define SYS_AFSR0_EL1			sys_reg(3, 0, 5, 1, 0)
215 #define SYS_AFSR1_EL1			sys_reg(3, 0, 5, 1, 1)
216 #define SYS_ESR_EL1			sys_reg(3, 0, 5, 2, 0)
217 
218 #define SYS_ERRIDR_EL1			sys_reg(3, 0, 5, 3, 0)
219 #define SYS_ERRSELR_EL1			sys_reg(3, 0, 5, 3, 1)
220 #define SYS_ERXFR_EL1			sys_reg(3, 0, 5, 4, 0)
221 #define SYS_ERXCTLR_EL1			sys_reg(3, 0, 5, 4, 1)
222 #define SYS_ERXSTATUS_EL1		sys_reg(3, 0, 5, 4, 2)
223 #define SYS_ERXADDR_EL1			sys_reg(3, 0, 5, 4, 3)
224 #define SYS_ERXMISC0_EL1		sys_reg(3, 0, 5, 5, 0)
225 #define SYS_ERXMISC1_EL1		sys_reg(3, 0, 5, 5, 1)
226 #define SYS_TFSR_EL1			sys_reg(3, 0, 5, 6, 0)
227 #define SYS_TFSRE0_EL1			sys_reg(3, 0, 5, 6, 1)
228 
229 #define SYS_FAR_EL1			sys_reg(3, 0, 6, 0, 0)
230 #define SYS_PAR_EL1			sys_reg(3, 0, 7, 4, 0)
231 
232 #define SYS_PAR_EL1_F			BIT(0)
233 #define SYS_PAR_EL1_FST			GENMASK(6, 1)
234 
235 /*** Statistical Profiling Extension ***/
236 /* ID registers */
237 #define SYS_PMSIDR_EL1			sys_reg(3, 0, 9, 9, 7)
238 #define SYS_PMSIDR_EL1_FE_SHIFT		0
239 #define SYS_PMSIDR_EL1_FT_SHIFT		1
240 #define SYS_PMSIDR_EL1_FL_SHIFT		2
241 #define SYS_PMSIDR_EL1_ARCHINST_SHIFT	3
242 #define SYS_PMSIDR_EL1_LDS_SHIFT	4
243 #define SYS_PMSIDR_EL1_ERND_SHIFT	5
244 #define SYS_PMSIDR_EL1_INTERVAL_SHIFT	8
245 #define SYS_PMSIDR_EL1_INTERVAL_MASK	0xfUL
246 #define SYS_PMSIDR_EL1_MAXSIZE_SHIFT	12
247 #define SYS_PMSIDR_EL1_MAXSIZE_MASK	0xfUL
248 #define SYS_PMSIDR_EL1_COUNTSIZE_SHIFT	16
249 #define SYS_PMSIDR_EL1_COUNTSIZE_MASK	0xfUL
250 
251 #define SYS_PMBIDR_EL1			sys_reg(3, 0, 9, 10, 7)
252 #define SYS_PMBIDR_EL1_ALIGN_SHIFT	0
253 #define SYS_PMBIDR_EL1_ALIGN_MASK	0xfU
254 #define SYS_PMBIDR_EL1_P_SHIFT		4
255 #define SYS_PMBIDR_EL1_F_SHIFT		5
256 
257 /* Sampling controls */
258 #define SYS_PMSCR_EL1			sys_reg(3, 0, 9, 9, 0)
259 #define SYS_PMSCR_EL1_E0SPE_SHIFT	0
260 #define SYS_PMSCR_EL1_E1SPE_SHIFT	1
261 #define SYS_PMSCR_EL1_CX_SHIFT		3
262 #define SYS_PMSCR_EL1_PA_SHIFT		4
263 #define SYS_PMSCR_EL1_TS_SHIFT		5
264 #define SYS_PMSCR_EL1_PCT_SHIFT		6
265 
266 #define SYS_PMSCR_EL2			sys_reg(3, 4, 9, 9, 0)
267 #define SYS_PMSCR_EL2_E0HSPE_SHIFT	0
268 #define SYS_PMSCR_EL2_E2SPE_SHIFT	1
269 #define SYS_PMSCR_EL2_CX_SHIFT		3
270 #define SYS_PMSCR_EL2_PA_SHIFT		4
271 #define SYS_PMSCR_EL2_TS_SHIFT		5
272 #define SYS_PMSCR_EL2_PCT_SHIFT		6
273 
274 #define SYS_PMSICR_EL1			sys_reg(3, 0, 9, 9, 2)
275 
276 #define SYS_PMSIRR_EL1			sys_reg(3, 0, 9, 9, 3)
277 #define SYS_PMSIRR_EL1_RND_SHIFT	0
278 #define SYS_PMSIRR_EL1_INTERVAL_SHIFT	8
279 #define SYS_PMSIRR_EL1_INTERVAL_MASK	0xffffffUL
280 
281 /* Filtering controls */
282 #define SYS_PMSFCR_EL1			sys_reg(3, 0, 9, 9, 4)
283 #define SYS_PMSFCR_EL1_FE_SHIFT		0
284 #define SYS_PMSFCR_EL1_FT_SHIFT		1
285 #define SYS_PMSFCR_EL1_FL_SHIFT		2
286 #define SYS_PMSFCR_EL1_B_SHIFT		16
287 #define SYS_PMSFCR_EL1_LD_SHIFT		17
288 #define SYS_PMSFCR_EL1_ST_SHIFT		18
289 
290 #define SYS_PMSEVFR_EL1			sys_reg(3, 0, 9, 9, 5)
291 #define SYS_PMSEVFR_EL1_RES0		0x0000ffff00ff0f55UL
292 
293 #define SYS_PMSLATFR_EL1		sys_reg(3, 0, 9, 9, 6)
294 #define SYS_PMSLATFR_EL1_MINLAT_SHIFT	0
295 
296 /* Buffer controls */
297 #define SYS_PMBLIMITR_EL1		sys_reg(3, 0, 9, 10, 0)
298 #define SYS_PMBLIMITR_EL1_E_SHIFT	0
299 #define SYS_PMBLIMITR_EL1_FM_SHIFT	1
300 #define SYS_PMBLIMITR_EL1_FM_MASK	0x3UL
301 #define SYS_PMBLIMITR_EL1_FM_STOP_IRQ	(0 << SYS_PMBLIMITR_EL1_FM_SHIFT)
302 
303 #define SYS_PMBPTR_EL1			sys_reg(3, 0, 9, 10, 1)
304 
305 /* Buffer error reporting */
306 #define SYS_PMBSR_EL1			sys_reg(3, 0, 9, 10, 3)
307 #define SYS_PMBSR_EL1_COLL_SHIFT	16
308 #define SYS_PMBSR_EL1_S_SHIFT		17
309 #define SYS_PMBSR_EL1_EA_SHIFT		18
310 #define SYS_PMBSR_EL1_DL_SHIFT		19
311 #define SYS_PMBSR_EL1_EC_SHIFT		26
312 #define SYS_PMBSR_EL1_EC_MASK		0x3fUL
313 
314 #define SYS_PMBSR_EL1_EC_BUF		(0x0UL << SYS_PMBSR_EL1_EC_SHIFT)
315 #define SYS_PMBSR_EL1_EC_FAULT_S1	(0x24UL << SYS_PMBSR_EL1_EC_SHIFT)
316 #define SYS_PMBSR_EL1_EC_FAULT_S2	(0x25UL << SYS_PMBSR_EL1_EC_SHIFT)
317 
318 #define SYS_PMBSR_EL1_FAULT_FSC_SHIFT	0
319 #define SYS_PMBSR_EL1_FAULT_FSC_MASK	0x3fUL
320 
321 #define SYS_PMBSR_EL1_BUF_BSC_SHIFT	0
322 #define SYS_PMBSR_EL1_BUF_BSC_MASK	0x3fUL
323 
324 #define SYS_PMBSR_EL1_BUF_BSC_FULL	(0x1UL << SYS_PMBSR_EL1_BUF_BSC_SHIFT)
325 
326 /*** End of Statistical Profiling Extension ***/
327 
328 #define SYS_PMINTENSET_EL1		sys_reg(3, 0, 9, 14, 1)
329 #define SYS_PMINTENCLR_EL1		sys_reg(3, 0, 9, 14, 2)
330 
331 #define SYS_PMMIR_EL1			sys_reg(3, 0, 9, 14, 6)
332 
333 #define SYS_MAIR_EL1			sys_reg(3, 0, 10, 2, 0)
334 #define SYS_AMAIR_EL1			sys_reg(3, 0, 10, 3, 0)
335 
336 #define SYS_LORSA_EL1			sys_reg(3, 0, 10, 4, 0)
337 #define SYS_LOREA_EL1			sys_reg(3, 0, 10, 4, 1)
338 #define SYS_LORN_EL1			sys_reg(3, 0, 10, 4, 2)
339 #define SYS_LORC_EL1			sys_reg(3, 0, 10, 4, 3)
340 #define SYS_LORID_EL1			sys_reg(3, 0, 10, 4, 7)
341 
342 #define SYS_VBAR_EL1			sys_reg(3, 0, 12, 0, 0)
343 #define SYS_DISR_EL1			sys_reg(3, 0, 12, 1, 1)
344 
345 #define SYS_ICC_IAR0_EL1		sys_reg(3, 0, 12, 8, 0)
346 #define SYS_ICC_EOIR0_EL1		sys_reg(3, 0, 12, 8, 1)
347 #define SYS_ICC_HPPIR0_EL1		sys_reg(3, 0, 12, 8, 2)
348 #define SYS_ICC_BPR0_EL1		sys_reg(3, 0, 12, 8, 3)
349 #define SYS_ICC_AP0Rn_EL1(n)		sys_reg(3, 0, 12, 8, 4 | n)
350 #define SYS_ICC_AP0R0_EL1		SYS_ICC_AP0Rn_EL1(0)
351 #define SYS_ICC_AP0R1_EL1		SYS_ICC_AP0Rn_EL1(1)
352 #define SYS_ICC_AP0R2_EL1		SYS_ICC_AP0Rn_EL1(2)
353 #define SYS_ICC_AP0R3_EL1		SYS_ICC_AP0Rn_EL1(3)
354 #define SYS_ICC_AP1Rn_EL1(n)		sys_reg(3, 0, 12, 9, n)
355 #define SYS_ICC_AP1R0_EL1		SYS_ICC_AP1Rn_EL1(0)
356 #define SYS_ICC_AP1R1_EL1		SYS_ICC_AP1Rn_EL1(1)
357 #define SYS_ICC_AP1R2_EL1		SYS_ICC_AP1Rn_EL1(2)
358 #define SYS_ICC_AP1R3_EL1		SYS_ICC_AP1Rn_EL1(3)
359 #define SYS_ICC_DIR_EL1			sys_reg(3, 0, 12, 11, 1)
360 #define SYS_ICC_RPR_EL1			sys_reg(3, 0, 12, 11, 3)
361 #define SYS_ICC_SGI1R_EL1		sys_reg(3, 0, 12, 11, 5)
362 #define SYS_ICC_ASGI1R_EL1		sys_reg(3, 0, 12, 11, 6)
363 #define SYS_ICC_SGI0R_EL1		sys_reg(3, 0, 12, 11, 7)
364 #define SYS_ICC_IAR1_EL1		sys_reg(3, 0, 12, 12, 0)
365 #define SYS_ICC_EOIR1_EL1		sys_reg(3, 0, 12, 12, 1)
366 #define SYS_ICC_HPPIR1_EL1		sys_reg(3, 0, 12, 12, 2)
367 #define SYS_ICC_BPR1_EL1		sys_reg(3, 0, 12, 12, 3)
368 #define SYS_ICC_CTLR_EL1		sys_reg(3, 0, 12, 12, 4)
369 #define SYS_ICC_SRE_EL1			sys_reg(3, 0, 12, 12, 5)
370 #define SYS_ICC_IGRPEN0_EL1		sys_reg(3, 0, 12, 12, 6)
371 #define SYS_ICC_IGRPEN1_EL1		sys_reg(3, 0, 12, 12, 7)
372 
373 #define SYS_CONTEXTIDR_EL1		sys_reg(3, 0, 13, 0, 1)
374 #define SYS_TPIDR_EL1			sys_reg(3, 0, 13, 0, 4)
375 
376 #define SYS_SCXTNUM_EL1			sys_reg(3, 0, 13, 0, 7)
377 
378 #define SYS_CNTKCTL_EL1			sys_reg(3, 0, 14, 1, 0)
379 
380 #define SYS_CCSIDR_EL1			sys_reg(3, 1, 0, 0, 0)
381 #define SYS_CLIDR_EL1			sys_reg(3, 1, 0, 0, 1)
382 #define SYS_GMID_EL1			sys_reg(3, 1, 0, 0, 4)
383 #define SYS_AIDR_EL1			sys_reg(3, 1, 0, 0, 7)
384 
385 #define SYS_CSSELR_EL1			sys_reg(3, 2, 0, 0, 0)
386 
387 #define SYS_CTR_EL0			sys_reg(3, 3, 0, 0, 1)
388 #define SYS_DCZID_EL0			sys_reg(3, 3, 0, 0, 7)
389 
390 #define SYS_RNDR_EL0			sys_reg(3, 3, 2, 4, 0)
391 #define SYS_RNDRRS_EL0			sys_reg(3, 3, 2, 4, 1)
392 
393 #define SYS_PMCR_EL0			sys_reg(3, 3, 9, 12, 0)
394 #define SYS_PMCNTENSET_EL0		sys_reg(3, 3, 9, 12, 1)
395 #define SYS_PMCNTENCLR_EL0		sys_reg(3, 3, 9, 12, 2)
396 #define SYS_PMOVSCLR_EL0		sys_reg(3, 3, 9, 12, 3)
397 #define SYS_PMSWINC_EL0			sys_reg(3, 3, 9, 12, 4)
398 #define SYS_PMSELR_EL0			sys_reg(3, 3, 9, 12, 5)
399 #define SYS_PMCEID0_EL0			sys_reg(3, 3, 9, 12, 6)
400 #define SYS_PMCEID1_EL0			sys_reg(3, 3, 9, 12, 7)
401 #define SYS_PMCCNTR_EL0			sys_reg(3, 3, 9, 13, 0)
402 #define SYS_PMXEVTYPER_EL0		sys_reg(3, 3, 9, 13, 1)
403 #define SYS_PMXEVCNTR_EL0		sys_reg(3, 3, 9, 13, 2)
404 #define SYS_PMUSERENR_EL0		sys_reg(3, 3, 9, 14, 0)
405 #define SYS_PMOVSSET_EL0		sys_reg(3, 3, 9, 14, 3)
406 
407 #define SYS_TPIDR_EL0			sys_reg(3, 3, 13, 0, 2)
408 #define SYS_TPIDRRO_EL0			sys_reg(3, 3, 13, 0, 3)
409 
410 #define SYS_SCXTNUM_EL0			sys_reg(3, 3, 13, 0, 7)
411 
412 /* Definitions for system register interface to AMU for ARMv8.4 onwards */
413 #define SYS_AM_EL0(crm, op2)		sys_reg(3, 3, 13, (crm), (op2))
414 #define SYS_AMCR_EL0			SYS_AM_EL0(2, 0)
415 #define SYS_AMCFGR_EL0			SYS_AM_EL0(2, 1)
416 #define SYS_AMCGCR_EL0			SYS_AM_EL0(2, 2)
417 #define SYS_AMUSERENR_EL0		SYS_AM_EL0(2, 3)
418 #define SYS_AMCNTENCLR0_EL0		SYS_AM_EL0(2, 4)
419 #define SYS_AMCNTENSET0_EL0		SYS_AM_EL0(2, 5)
420 #define SYS_AMCNTENCLR1_EL0		SYS_AM_EL0(3, 0)
421 #define SYS_AMCNTENSET1_EL0		SYS_AM_EL0(3, 1)
422 
423 /*
424  * Group 0 of activity monitors (architected):
425  *                op0  op1  CRn   CRm       op2
426  * Counter:       11   011  1101  010:n<3>  n<2:0>
427  * Type:          11   011  1101  011:n<3>  n<2:0>
428  * n: 0-15
429  *
430  * Group 1 of activity monitors (auxiliary):
431  *                op0  op1  CRn   CRm       op2
432  * Counter:       11   011  1101  110:n<3>  n<2:0>
433  * Type:          11   011  1101  111:n<3>  n<2:0>
434  * n: 0-15
435  */
436 
437 #define SYS_AMEVCNTR0_EL0(n)		SYS_AM_EL0(4 + ((n) >> 3), (n) & 7)
438 #define SYS_AMEVTYPER0_EL0(n)		SYS_AM_EL0(6 + ((n) >> 3), (n) & 7)
439 #define SYS_AMEVCNTR1_EL0(n)		SYS_AM_EL0(12 + ((n) >> 3), (n) & 7)
440 #define SYS_AMEVTYPER1_EL0(n)		SYS_AM_EL0(14 + ((n) >> 3), (n) & 7)
441 
442 /* AMU v1: Fixed (architecturally defined) activity monitors */
443 #define SYS_AMEVCNTR0_CORE_EL0		SYS_AMEVCNTR0_EL0(0)
444 #define SYS_AMEVCNTR0_CONST_EL0		SYS_AMEVCNTR0_EL0(1)
445 #define SYS_AMEVCNTR0_INST_RET_EL0	SYS_AMEVCNTR0_EL0(2)
446 #define SYS_AMEVCNTR0_MEM_STALL		SYS_AMEVCNTR0_EL0(3)
447 
448 #define SYS_CNTFRQ_EL0			sys_reg(3, 3, 14, 0, 0)
449 
450 #define SYS_CNTP_TVAL_EL0		sys_reg(3, 3, 14, 2, 0)
451 #define SYS_CNTP_CTL_EL0		sys_reg(3, 3, 14, 2, 1)
452 #define SYS_CNTP_CVAL_EL0		sys_reg(3, 3, 14, 2, 2)
453 
454 #define SYS_CNTV_CTL_EL0		sys_reg(3, 3, 14, 3, 1)
455 #define SYS_CNTV_CVAL_EL0		sys_reg(3, 3, 14, 3, 2)
456 
457 #define SYS_AARCH32_CNTP_TVAL		sys_reg(0, 0, 14, 2, 0)
458 #define SYS_AARCH32_CNTP_CTL		sys_reg(0, 0, 14, 2, 1)
459 #define SYS_AARCH32_CNTP_CVAL		sys_reg(0, 2, 0, 14, 0)
460 
461 #define __PMEV_op2(n)			((n) & 0x7)
462 #define __CNTR_CRm(n)			(0x8 | (((n) >> 3) & 0x3))
463 #define SYS_PMEVCNTRn_EL0(n)		sys_reg(3, 3, 14, __CNTR_CRm(n), __PMEV_op2(n))
464 #define __TYPER_CRm(n)			(0xc | (((n) >> 3) & 0x3))
465 #define SYS_PMEVTYPERn_EL0(n)		sys_reg(3, 3, 14, __TYPER_CRm(n), __PMEV_op2(n))
466 
467 #define SYS_PMCCFILTR_EL0		sys_reg(3, 3, 14, 15, 7)
468 
469 #define SYS_ZCR_EL2			sys_reg(3, 4, 1, 2, 0)
470 #define SYS_DACR32_EL2			sys_reg(3, 4, 3, 0, 0)
471 #define SYS_SPSR_EL2			sys_reg(3, 4, 4, 0, 0)
472 #define SYS_ELR_EL2			sys_reg(3, 4, 4, 0, 1)
473 #define SYS_IFSR32_EL2			sys_reg(3, 4, 5, 0, 1)
474 #define SYS_ESR_EL2			sys_reg(3, 4, 5, 2, 0)
475 #define SYS_VSESR_EL2			sys_reg(3, 4, 5, 2, 3)
476 #define SYS_FPEXC32_EL2			sys_reg(3, 4, 5, 3, 0)
477 #define SYS_TFSR_EL2			sys_reg(3, 4, 5, 6, 0)
478 #define SYS_FAR_EL2			sys_reg(3, 4, 6, 0, 0)
479 
480 #define SYS_VDISR_EL2			sys_reg(3, 4, 12, 1,  1)
481 #define __SYS__AP0Rx_EL2(x)		sys_reg(3, 4, 12, 8, x)
482 #define SYS_ICH_AP0R0_EL2		__SYS__AP0Rx_EL2(0)
483 #define SYS_ICH_AP0R1_EL2		__SYS__AP0Rx_EL2(1)
484 #define SYS_ICH_AP0R2_EL2		__SYS__AP0Rx_EL2(2)
485 #define SYS_ICH_AP0R3_EL2		__SYS__AP0Rx_EL2(3)
486 
487 #define __SYS__AP1Rx_EL2(x)		sys_reg(3, 4, 12, 9, x)
488 #define SYS_ICH_AP1R0_EL2		__SYS__AP1Rx_EL2(0)
489 #define SYS_ICH_AP1R1_EL2		__SYS__AP1Rx_EL2(1)
490 #define SYS_ICH_AP1R2_EL2		__SYS__AP1Rx_EL2(2)
491 #define SYS_ICH_AP1R3_EL2		__SYS__AP1Rx_EL2(3)
492 
493 #define SYS_ICH_VSEIR_EL2		sys_reg(3, 4, 12, 9, 4)
494 #define SYS_ICC_SRE_EL2			sys_reg(3, 4, 12, 9, 5)
495 #define SYS_ICH_HCR_EL2			sys_reg(3, 4, 12, 11, 0)
496 #define SYS_ICH_VTR_EL2			sys_reg(3, 4, 12, 11, 1)
497 #define SYS_ICH_MISR_EL2		sys_reg(3, 4, 12, 11, 2)
498 #define SYS_ICH_EISR_EL2		sys_reg(3, 4, 12, 11, 3)
499 #define SYS_ICH_ELRSR_EL2		sys_reg(3, 4, 12, 11, 5)
500 #define SYS_ICH_VMCR_EL2		sys_reg(3, 4, 12, 11, 7)
501 
502 #define __SYS__LR0_EL2(x)		sys_reg(3, 4, 12, 12, x)
503 #define SYS_ICH_LR0_EL2			__SYS__LR0_EL2(0)
504 #define SYS_ICH_LR1_EL2			__SYS__LR0_EL2(1)
505 #define SYS_ICH_LR2_EL2			__SYS__LR0_EL2(2)
506 #define SYS_ICH_LR3_EL2			__SYS__LR0_EL2(3)
507 #define SYS_ICH_LR4_EL2			__SYS__LR0_EL2(4)
508 #define SYS_ICH_LR5_EL2			__SYS__LR0_EL2(5)
509 #define SYS_ICH_LR6_EL2			__SYS__LR0_EL2(6)
510 #define SYS_ICH_LR7_EL2			__SYS__LR0_EL2(7)
511 
512 #define __SYS__LR8_EL2(x)		sys_reg(3, 4, 12, 13, x)
513 #define SYS_ICH_LR8_EL2			__SYS__LR8_EL2(0)
514 #define SYS_ICH_LR9_EL2			__SYS__LR8_EL2(1)
515 #define SYS_ICH_LR10_EL2		__SYS__LR8_EL2(2)
516 #define SYS_ICH_LR11_EL2		__SYS__LR8_EL2(3)
517 #define SYS_ICH_LR12_EL2		__SYS__LR8_EL2(4)
518 #define SYS_ICH_LR13_EL2		__SYS__LR8_EL2(5)
519 #define SYS_ICH_LR14_EL2		__SYS__LR8_EL2(6)
520 #define SYS_ICH_LR15_EL2		__SYS__LR8_EL2(7)
521 
522 /* VHE encodings for architectural EL0/1 system registers */
523 #define SYS_SCTLR_EL12			sys_reg(3, 5, 1, 0, 0)
524 #define SYS_CPACR_EL12			sys_reg(3, 5, 1, 0, 2)
525 #define SYS_ZCR_EL12			sys_reg(3, 5, 1, 2, 0)
526 #define SYS_TTBR0_EL12			sys_reg(3, 5, 2, 0, 0)
527 #define SYS_TTBR1_EL12			sys_reg(3, 5, 2, 0, 1)
528 #define SYS_TCR_EL12			sys_reg(3, 5, 2, 0, 2)
529 #define SYS_SPSR_EL12			sys_reg(3, 5, 4, 0, 0)
530 #define SYS_ELR_EL12			sys_reg(3, 5, 4, 0, 1)
531 #define SYS_AFSR0_EL12			sys_reg(3, 5, 5, 1, 0)
532 #define SYS_AFSR1_EL12			sys_reg(3, 5, 5, 1, 1)
533 #define SYS_ESR_EL12			sys_reg(3, 5, 5, 2, 0)
534 #define SYS_TFSR_EL12			sys_reg(3, 5, 5, 6, 0)
535 #define SYS_FAR_EL12			sys_reg(3, 5, 6, 0, 0)
536 #define SYS_MAIR_EL12			sys_reg(3, 5, 10, 2, 0)
537 #define SYS_AMAIR_EL12			sys_reg(3, 5, 10, 3, 0)
538 #define SYS_VBAR_EL12			sys_reg(3, 5, 12, 0, 0)
539 #define SYS_CONTEXTIDR_EL12		sys_reg(3, 5, 13, 0, 1)
540 #define SYS_CNTKCTL_EL12		sys_reg(3, 5, 14, 1, 0)
541 #define SYS_CNTP_TVAL_EL02		sys_reg(3, 5, 14, 2, 0)
542 #define SYS_CNTP_CTL_EL02		sys_reg(3, 5, 14, 2, 1)
543 #define SYS_CNTP_CVAL_EL02		sys_reg(3, 5, 14, 2, 2)
544 #define SYS_CNTV_TVAL_EL02		sys_reg(3, 5, 14, 3, 0)
545 #define SYS_CNTV_CTL_EL02		sys_reg(3, 5, 14, 3, 1)
546 #define SYS_CNTV_CVAL_EL02		sys_reg(3, 5, 14, 3, 2)
547 
548 /* Common SCTLR_ELx flags. */
549 #define SCTLR_ELx_DSSBS	(BIT(44))
550 #define SCTLR_ELx_ATA	(BIT(43))
551 
552 #define SCTLR_ELx_TCF_SHIFT	40
553 #define SCTLR_ELx_TCF_NONE	(UL(0x0) << SCTLR_ELx_TCF_SHIFT)
554 #define SCTLR_ELx_TCF_SYNC	(UL(0x1) << SCTLR_ELx_TCF_SHIFT)
555 #define SCTLR_ELx_TCF_ASYNC	(UL(0x2) << SCTLR_ELx_TCF_SHIFT)
556 #define SCTLR_ELx_TCF_MASK	(UL(0x3) << SCTLR_ELx_TCF_SHIFT)
557 
558 #define SCTLR_ELx_ITFSB	(BIT(37))
559 #define SCTLR_ELx_ENIA	(BIT(31))
560 #define SCTLR_ELx_ENIB	(BIT(30))
561 #define SCTLR_ELx_ENDA	(BIT(27))
562 #define SCTLR_ELx_EE    (BIT(25))
563 #define SCTLR_ELx_IESB	(BIT(21))
564 #define SCTLR_ELx_WXN	(BIT(19))
565 #define SCTLR_ELx_ENDB	(BIT(13))
566 #define SCTLR_ELx_I	(BIT(12))
567 #define SCTLR_ELx_SA	(BIT(3))
568 #define SCTLR_ELx_C	(BIT(2))
569 #define SCTLR_ELx_A	(BIT(1))
570 #define SCTLR_ELx_M	(BIT(0))
571 
572 #define SCTLR_ELx_FLAGS	(SCTLR_ELx_M  | SCTLR_ELx_A | SCTLR_ELx_C | \
573 			 SCTLR_ELx_SA | SCTLR_ELx_I | SCTLR_ELx_IESB)
574 
575 /* SCTLR_EL2 specific flags. */
576 #define SCTLR_EL2_RES1	((BIT(4))  | (BIT(5))  | (BIT(11)) | (BIT(16)) | \
577 			 (BIT(18)) | (BIT(22)) | (BIT(23)) | (BIT(28)) | \
578 			 (BIT(29)))
579 
580 #ifdef CONFIG_CPU_BIG_ENDIAN
581 #define ENDIAN_SET_EL2		SCTLR_ELx_EE
582 #else
583 #define ENDIAN_SET_EL2		0
584 #endif
585 
586 /* SCTLR_EL1 specific flags. */
587 #define SCTLR_EL1_ATA0		(BIT(42))
588 
589 #define SCTLR_EL1_TCF0_SHIFT	38
590 #define SCTLR_EL1_TCF0_NONE	(UL(0x0) << SCTLR_EL1_TCF0_SHIFT)
591 #define SCTLR_EL1_TCF0_SYNC	(UL(0x1) << SCTLR_EL1_TCF0_SHIFT)
592 #define SCTLR_EL1_TCF0_ASYNC	(UL(0x2) << SCTLR_EL1_TCF0_SHIFT)
593 #define SCTLR_EL1_TCF0_MASK	(UL(0x3) << SCTLR_EL1_TCF0_SHIFT)
594 
595 #define SCTLR_EL1_BT1		(BIT(36))
596 #define SCTLR_EL1_BT0		(BIT(35))
597 #define SCTLR_EL1_UCI		(BIT(26))
598 #define SCTLR_EL1_E0E		(BIT(24))
599 #define SCTLR_EL1_SPAN		(BIT(23))
600 #define SCTLR_EL1_NTWE		(BIT(18))
601 #define SCTLR_EL1_NTWI		(BIT(16))
602 #define SCTLR_EL1_UCT		(BIT(15))
603 #define SCTLR_EL1_DZE		(BIT(14))
604 #define SCTLR_EL1_UMA		(BIT(9))
605 #define SCTLR_EL1_SED		(BIT(8))
606 #define SCTLR_EL1_ITD		(BIT(7))
607 #define SCTLR_EL1_CP15BEN	(BIT(5))
608 #define SCTLR_EL1_SA0		(BIT(4))
609 
610 #define SCTLR_EL1_RES1	((BIT(11)) | (BIT(20)) | (BIT(22)) | (BIT(28)) | \
611 			 (BIT(29)))
612 
613 #ifdef CONFIG_CPU_BIG_ENDIAN
614 #define ENDIAN_SET_EL1		(SCTLR_EL1_E0E | SCTLR_ELx_EE)
615 #else
616 #define ENDIAN_SET_EL1		0
617 #endif
618 
619 #define SCTLR_EL1_SET	(SCTLR_ELx_M    | SCTLR_ELx_C    | SCTLR_ELx_SA   |\
620 			 SCTLR_EL1_SA0  | SCTLR_EL1_SED  | SCTLR_ELx_I    |\
621 			 SCTLR_EL1_DZE  | SCTLR_EL1_UCT                   |\
622 			 SCTLR_EL1_NTWE | SCTLR_ELx_IESB | SCTLR_EL1_SPAN |\
623 			 SCTLR_ELx_ITFSB| SCTLR_ELx_ATA  | SCTLR_EL1_ATA0 |\
624 			 ENDIAN_SET_EL1 | SCTLR_EL1_UCI  | SCTLR_EL1_RES1)
625 
626 /* MAIR_ELx memory attributes (used by Linux) */
627 #define MAIR_ATTR_DEVICE_nGnRnE		UL(0x00)
628 #define MAIR_ATTR_DEVICE_nGnRE		UL(0x04)
629 #define MAIR_ATTR_DEVICE_GRE		UL(0x0c)
630 #define MAIR_ATTR_NORMAL_NC		UL(0x44)
631 #define MAIR_ATTR_NORMAL_WT		UL(0xbb)
632 #define MAIR_ATTR_NORMAL_TAGGED		UL(0xf0)
633 #define MAIR_ATTR_NORMAL		UL(0xff)
634 #define MAIR_ATTR_MASK			UL(0xff)
635 
636 /* Position the attr at the correct index */
637 #define MAIR_ATTRIDX(attr, idx)		((attr) << ((idx) * 8))
638 
639 /* id_aa64isar0 */
640 #define ID_AA64ISAR0_RNDR_SHIFT		60
641 #define ID_AA64ISAR0_TLB_SHIFT		56
642 #define ID_AA64ISAR0_TS_SHIFT		52
643 #define ID_AA64ISAR0_FHM_SHIFT		48
644 #define ID_AA64ISAR0_DP_SHIFT		44
645 #define ID_AA64ISAR0_SM4_SHIFT		40
646 #define ID_AA64ISAR0_SM3_SHIFT		36
647 #define ID_AA64ISAR0_SHA3_SHIFT		32
648 #define ID_AA64ISAR0_RDM_SHIFT		28
649 #define ID_AA64ISAR0_ATOMICS_SHIFT	20
650 #define ID_AA64ISAR0_CRC32_SHIFT	16
651 #define ID_AA64ISAR0_SHA2_SHIFT		12
652 #define ID_AA64ISAR0_SHA1_SHIFT		8
653 #define ID_AA64ISAR0_AES_SHIFT		4
654 
655 #define ID_AA64ISAR0_TLB_RANGE_NI	0x0
656 #define ID_AA64ISAR0_TLB_RANGE		0x2
657 
658 /* id_aa64isar1 */
659 #define ID_AA64ISAR1_I8MM_SHIFT		52
660 #define ID_AA64ISAR1_DGH_SHIFT		48
661 #define ID_AA64ISAR1_BF16_SHIFT		44
662 #define ID_AA64ISAR1_SPECRES_SHIFT	40
663 #define ID_AA64ISAR1_SB_SHIFT		36
664 #define ID_AA64ISAR1_FRINTTS_SHIFT	32
665 #define ID_AA64ISAR1_GPI_SHIFT		28
666 #define ID_AA64ISAR1_GPA_SHIFT		24
667 #define ID_AA64ISAR1_LRCPC_SHIFT	20
668 #define ID_AA64ISAR1_FCMA_SHIFT		16
669 #define ID_AA64ISAR1_JSCVT_SHIFT	12
670 #define ID_AA64ISAR1_API_SHIFT		8
671 #define ID_AA64ISAR1_APA_SHIFT		4
672 #define ID_AA64ISAR1_DPB_SHIFT		0
673 
674 #define ID_AA64ISAR1_APA_NI			0x0
675 #define ID_AA64ISAR1_APA_ARCHITECTED		0x1
676 #define ID_AA64ISAR1_APA_ARCH_EPAC		0x2
677 #define ID_AA64ISAR1_APA_ARCH_EPAC2		0x3
678 #define ID_AA64ISAR1_APA_ARCH_EPAC2_FPAC	0x4
679 #define ID_AA64ISAR1_APA_ARCH_EPAC2_FPAC_CMB	0x5
680 #define ID_AA64ISAR1_API_NI			0x0
681 #define ID_AA64ISAR1_API_IMP_DEF		0x1
682 #define ID_AA64ISAR1_API_IMP_DEF_EPAC		0x2
683 #define ID_AA64ISAR1_API_IMP_DEF_EPAC2		0x3
684 #define ID_AA64ISAR1_API_IMP_DEF_EPAC2_FPAC	0x4
685 #define ID_AA64ISAR1_API_IMP_DEF_EPAC2_FPAC_CMB	0x5
686 #define ID_AA64ISAR1_GPA_NI			0x0
687 #define ID_AA64ISAR1_GPA_ARCHITECTED		0x1
688 #define ID_AA64ISAR1_GPI_NI			0x0
689 #define ID_AA64ISAR1_GPI_IMP_DEF		0x1
690 
691 /* id_aa64isar2 */
692 #define ID_AA64ISAR2_CLEARBHB_SHIFT	28
693 #define ID_AA64ISAR2_RPRES_SHIFT	4
694 #define ID_AA64ISAR2_WFXT_SHIFT		0
695 
696 #define ID_AA64ISAR2_RPRES_8BIT		0x0
697 #define ID_AA64ISAR2_RPRES_12BIT	0x1
698 /*
699  * Value 0x1 has been removed from the architecture, and is
700  * reserved, but has not yet been removed from the ARM ARM
701  * as of ARM DDI 0487G.b.
702  */
703 #define ID_AA64ISAR2_WFXT_NI		0x0
704 #define ID_AA64ISAR2_WFXT_SUPPORTED	0x2
705 
706 /* id_aa64pfr0 */
707 #define ID_AA64PFR0_CSV3_SHIFT		60
708 #define ID_AA64PFR0_CSV2_SHIFT		56
709 #define ID_AA64PFR0_DIT_SHIFT		48
710 #define ID_AA64PFR0_AMU_SHIFT		44
711 #define ID_AA64PFR0_MPAM_SHIFT		40
712 #define ID_AA64PFR0_SEL2_SHIFT		36
713 #define ID_AA64PFR0_SVE_SHIFT		32
714 #define ID_AA64PFR0_RAS_SHIFT		28
715 #define ID_AA64PFR0_GIC_SHIFT		24
716 #define ID_AA64PFR0_ASIMD_SHIFT		20
717 #define ID_AA64PFR0_FP_SHIFT		16
718 #define ID_AA64PFR0_EL3_SHIFT		12
719 #define ID_AA64PFR0_EL2_SHIFT		8
720 #define ID_AA64PFR0_EL1_SHIFT		4
721 #define ID_AA64PFR0_EL0_SHIFT		0
722 
723 #define ID_AA64PFR0_AMU			0x1
724 #define ID_AA64PFR0_SVE			0x1
725 #define ID_AA64PFR0_RAS_V1		0x1
726 #define ID_AA64PFR0_FP_NI		0xf
727 #define ID_AA64PFR0_FP_SUPPORTED	0x0
728 #define ID_AA64PFR0_ASIMD_NI		0xf
729 #define ID_AA64PFR0_ASIMD_SUPPORTED	0x0
730 #define ID_AA64PFR0_EL1_64BIT_ONLY	0x1
731 #define ID_AA64PFR0_EL1_32BIT_64BIT	0x2
732 #define ID_AA64PFR0_EL0_64BIT_ONLY	0x1
733 #define ID_AA64PFR0_EL0_32BIT_64BIT	0x2
734 
735 /* id_aa64pfr1 */
736 #define ID_AA64PFR1_MPAMFRAC_SHIFT	16
737 #define ID_AA64PFR1_RASFRAC_SHIFT	12
738 #define ID_AA64PFR1_MTE_SHIFT		8
739 #define ID_AA64PFR1_SSBS_SHIFT		4
740 #define ID_AA64PFR1_BT_SHIFT		0
741 
742 #define ID_AA64PFR1_SSBS_PSTATE_NI	0
743 #define ID_AA64PFR1_SSBS_PSTATE_ONLY	1
744 #define ID_AA64PFR1_SSBS_PSTATE_INSNS	2
745 #define ID_AA64PFR1_BT_BTI		0x1
746 
747 #define ID_AA64PFR1_MTE_NI		0x0
748 #define ID_AA64PFR1_MTE_EL0		0x1
749 #define ID_AA64PFR1_MTE			0x2
750 
751 /* id_aa64zfr0 */
752 #define ID_AA64ZFR0_F64MM_SHIFT		56
753 #define ID_AA64ZFR0_F32MM_SHIFT		52
754 #define ID_AA64ZFR0_I8MM_SHIFT		44
755 #define ID_AA64ZFR0_SM4_SHIFT		40
756 #define ID_AA64ZFR0_SHA3_SHIFT		32
757 #define ID_AA64ZFR0_BF16_SHIFT		20
758 #define ID_AA64ZFR0_BITPERM_SHIFT	16
759 #define ID_AA64ZFR0_AES_SHIFT		4
760 #define ID_AA64ZFR0_SVEVER_SHIFT	0
761 
762 #define ID_AA64ZFR0_F64MM		0x1
763 #define ID_AA64ZFR0_F32MM		0x1
764 #define ID_AA64ZFR0_I8MM		0x1
765 #define ID_AA64ZFR0_BF16		0x1
766 #define ID_AA64ZFR0_SM4			0x1
767 #define ID_AA64ZFR0_SHA3		0x1
768 #define ID_AA64ZFR0_BITPERM		0x1
769 #define ID_AA64ZFR0_AES			0x1
770 #define ID_AA64ZFR0_AES_PMULL		0x2
771 #define ID_AA64ZFR0_SVEVER_SVE2		0x1
772 
773 /* id_aa64mmfr0 */
774 #define ID_AA64MMFR0_ECV_SHIFT		60
775 #define ID_AA64MMFR0_FGT_SHIFT		56
776 #define ID_AA64MMFR0_EXS_SHIFT		44
777 #define ID_AA64MMFR0_TGRAN4_2_SHIFT	40
778 #define ID_AA64MMFR0_TGRAN64_2_SHIFT	36
779 #define ID_AA64MMFR0_TGRAN16_2_SHIFT	32
780 #define ID_AA64MMFR0_TGRAN4_SHIFT	28
781 #define ID_AA64MMFR0_TGRAN64_SHIFT	24
782 #define ID_AA64MMFR0_TGRAN16_SHIFT	20
783 #define ID_AA64MMFR0_BIGENDEL0_SHIFT	16
784 #define ID_AA64MMFR0_SNSMEM_SHIFT	12
785 #define ID_AA64MMFR0_BIGENDEL_SHIFT	8
786 #define ID_AA64MMFR0_ASID_SHIFT		4
787 #define ID_AA64MMFR0_PARANGE_SHIFT	0
788 
789 #define ID_AA64MMFR0_TGRAN4_NI		0xf
790 #define ID_AA64MMFR0_TGRAN4_SUPPORTED	0x0
791 #define ID_AA64MMFR0_TGRAN64_NI		0xf
792 #define ID_AA64MMFR0_TGRAN64_SUPPORTED	0x0
793 #define ID_AA64MMFR0_TGRAN16_NI		0x0
794 #define ID_AA64MMFR0_TGRAN16_SUPPORTED	0x1
795 #define ID_AA64MMFR0_PARANGE_48		0x5
796 #define ID_AA64MMFR0_PARANGE_52		0x6
797 
798 #ifdef CONFIG_ARM64_PA_BITS_52
799 #define ID_AA64MMFR0_PARANGE_MAX	ID_AA64MMFR0_PARANGE_52
800 #else
801 #define ID_AA64MMFR0_PARANGE_MAX	ID_AA64MMFR0_PARANGE_48
802 #endif
803 
804 /* id_aa64mmfr1 */
805 #define ID_AA64MMFR1_ECBHB_SHIFT	60
806 #define ID_AA64MMFR1_ETS_SHIFT		36
807 #define ID_AA64MMFR1_TWED_SHIFT		32
808 #define ID_AA64MMFR1_XNX_SHIFT		28
809 #define ID_AA64MMFR1_SPECSEI_SHIFT	24
810 #define ID_AA64MMFR1_PAN_SHIFT		20
811 #define ID_AA64MMFR1_LOR_SHIFT		16
812 #define ID_AA64MMFR1_HPD_SHIFT		12
813 #define ID_AA64MMFR1_VHE_SHIFT		8
814 #define ID_AA64MMFR1_VMIDBITS_SHIFT	4
815 #define ID_AA64MMFR1_HADBS_SHIFT	0
816 
817 #define ID_AA64MMFR1_VMIDBITS_8		0
818 #define ID_AA64MMFR1_VMIDBITS_16	2
819 
820 /* id_aa64mmfr2 */
821 #define ID_AA64MMFR2_E0PD_SHIFT		60
822 #define ID_AA64MMFR2_EVT_SHIFT		56
823 #define ID_AA64MMFR2_BBM_SHIFT		52
824 #define ID_AA64MMFR2_TTL_SHIFT		48
825 #define ID_AA64MMFR2_FWB_SHIFT		40
826 #define ID_AA64MMFR2_IDS_SHIFT		36
827 #define ID_AA64MMFR2_AT_SHIFT		32
828 #define ID_AA64MMFR2_ST_SHIFT		28
829 #define ID_AA64MMFR2_NV_SHIFT		24
830 #define ID_AA64MMFR2_CCIDX_SHIFT	20
831 #define ID_AA64MMFR2_LVA_SHIFT		16
832 #define ID_AA64MMFR2_IESB_SHIFT		12
833 #define ID_AA64MMFR2_LSM_SHIFT		8
834 #define ID_AA64MMFR2_UAO_SHIFT		4
835 #define ID_AA64MMFR2_CNP_SHIFT		0
836 
837 /* id_aa64dfr0 */
838 #define ID_AA64DFR0_DOUBLELOCK_SHIFT	36
839 #define ID_AA64DFR0_PMSVER_SHIFT	32
840 #define ID_AA64DFR0_CTX_CMPS_SHIFT	28
841 #define ID_AA64DFR0_WRPS_SHIFT		20
842 #define ID_AA64DFR0_BRPS_SHIFT		12
843 #define ID_AA64DFR0_PMUVER_SHIFT	8
844 #define ID_AA64DFR0_TRACEVER_SHIFT	4
845 #define ID_AA64DFR0_DEBUGVER_SHIFT	0
846 
847 #define ID_AA64DFR0_PMUVER_8_0		0x1
848 #define ID_AA64DFR0_PMUVER_8_1		0x4
849 #define ID_AA64DFR0_PMUVER_8_4		0x5
850 #define ID_AA64DFR0_PMUVER_8_5		0x6
851 #define ID_AA64DFR0_PMUVER_IMP_DEF	0xf
852 
853 #define ID_DFR0_PERFMON_SHIFT		24
854 
855 #define ID_DFR0_PERFMON_8_1		0x4
856 
857 #define ID_ISAR4_SWP_FRAC_SHIFT		28
858 #define ID_ISAR4_PSR_M_SHIFT		24
859 #define ID_ISAR4_SYNCH_PRIM_FRAC_SHIFT	20
860 #define ID_ISAR4_BARRIER_SHIFT		16
861 #define ID_ISAR4_SMC_SHIFT		12
862 #define ID_ISAR4_WRITEBACK_SHIFT	8
863 #define ID_ISAR4_WITHSHIFTS_SHIFT	4
864 #define ID_ISAR4_UNPRIV_SHIFT		0
865 
866 #define ID_DFR1_MTPMU_SHIFT		0
867 
868 #define ID_ISAR0_DIVIDE_SHIFT		24
869 #define ID_ISAR0_DEBUG_SHIFT		20
870 #define ID_ISAR0_COPROC_SHIFT		16
871 #define ID_ISAR0_CMPBRANCH_SHIFT	12
872 #define ID_ISAR0_BITFIELD_SHIFT		8
873 #define ID_ISAR0_BITCOUNT_SHIFT		4
874 #define ID_ISAR0_SWAP_SHIFT		0
875 
876 #define ID_ISAR5_RDM_SHIFT		24
877 #define ID_ISAR5_CRC32_SHIFT		16
878 #define ID_ISAR5_SHA2_SHIFT		12
879 #define ID_ISAR5_SHA1_SHIFT		8
880 #define ID_ISAR5_AES_SHIFT		4
881 #define ID_ISAR5_SEVL_SHIFT		0
882 
883 #define ID_ISAR6_I8MM_SHIFT		24
884 #define ID_ISAR6_BF16_SHIFT		20
885 #define ID_ISAR6_SPECRES_SHIFT		16
886 #define ID_ISAR6_SB_SHIFT		12
887 #define ID_ISAR6_FHM_SHIFT		8
888 #define ID_ISAR6_DP_SHIFT		4
889 #define ID_ISAR6_JSCVT_SHIFT		0
890 
891 #define ID_MMFR0_INNERSHR_SHIFT		28
892 #define ID_MMFR0_FCSE_SHIFT		24
893 #define ID_MMFR0_AUXREG_SHIFT		20
894 #define ID_MMFR0_TCM_SHIFT		16
895 #define ID_MMFR0_SHARELVL_SHIFT		12
896 #define ID_MMFR0_OUTERSHR_SHIFT		8
897 #define ID_MMFR0_PMSA_SHIFT		4
898 #define ID_MMFR0_VMSA_SHIFT		0
899 
900 #define ID_MMFR4_EVT_SHIFT		28
901 #define ID_MMFR4_CCIDX_SHIFT		24
902 #define ID_MMFR4_LSM_SHIFT		20
903 #define ID_MMFR4_HPDS_SHIFT		16
904 #define ID_MMFR4_CNP_SHIFT		12
905 #define ID_MMFR4_XNX_SHIFT		8
906 #define ID_MMFR4_AC2_SHIFT		4
907 #define ID_MMFR4_SPECSEI_SHIFT		0
908 
909 #define ID_MMFR5_ETS_SHIFT		0
910 
911 #define ID_PFR0_DIT_SHIFT		24
912 #define ID_PFR0_CSV2_SHIFT		16
913 #define ID_PFR0_STATE3_SHIFT		12
914 #define ID_PFR0_STATE2_SHIFT		8
915 #define ID_PFR0_STATE1_SHIFT		4
916 #define ID_PFR0_STATE0_SHIFT		0
917 
918 #define ID_DFR0_PERFMON_SHIFT		24
919 #define ID_DFR0_MPROFDBG_SHIFT		20
920 #define ID_DFR0_MMAPTRC_SHIFT		16
921 #define ID_DFR0_COPTRC_SHIFT		12
922 #define ID_DFR0_MMAPDBG_SHIFT		8
923 #define ID_DFR0_COPSDBG_SHIFT		4
924 #define ID_DFR0_COPDBG_SHIFT		0
925 
926 #define ID_PFR2_SSBS_SHIFT		4
927 #define ID_PFR2_CSV3_SHIFT		0
928 
929 #define MVFR0_FPROUND_SHIFT		28
930 #define MVFR0_FPSHVEC_SHIFT		24
931 #define MVFR0_FPSQRT_SHIFT		20
932 #define MVFR0_FPDIVIDE_SHIFT		16
933 #define MVFR0_FPTRAP_SHIFT		12
934 #define MVFR0_FPDP_SHIFT		8
935 #define MVFR0_FPSP_SHIFT		4
936 #define MVFR0_SIMD_SHIFT		0
937 
938 #define MVFR1_SIMDFMAC_SHIFT		28
939 #define MVFR1_FPHP_SHIFT		24
940 #define MVFR1_SIMDHP_SHIFT		20
941 #define MVFR1_SIMDSP_SHIFT		16
942 #define MVFR1_SIMDINT_SHIFT		12
943 #define MVFR1_SIMDLS_SHIFT		8
944 #define MVFR1_FPDNAN_SHIFT		4
945 #define MVFR1_FPFTZ_SHIFT		0
946 
947 #define ID_PFR1_GIC_SHIFT		28
948 #define ID_PFR1_VIRT_FRAC_SHIFT		24
949 #define ID_PFR1_SEC_FRAC_SHIFT		20
950 #define ID_PFR1_GENTIMER_SHIFT		16
951 #define ID_PFR1_VIRTUALIZATION_SHIFT	12
952 #define ID_PFR1_MPROGMOD_SHIFT		8
953 #define ID_PFR1_SECURITY_SHIFT		4
954 #define ID_PFR1_PROGMOD_SHIFT		0
955 
956 #if defined(CONFIG_ARM64_4K_PAGES)
957 #define ID_AA64MMFR0_TGRAN_SHIFT	ID_AA64MMFR0_TGRAN4_SHIFT
958 #define ID_AA64MMFR0_TGRAN_SUPPORTED	ID_AA64MMFR0_TGRAN4_SUPPORTED
959 #elif defined(CONFIG_ARM64_16K_PAGES)
960 #define ID_AA64MMFR0_TGRAN_SHIFT	ID_AA64MMFR0_TGRAN16_SHIFT
961 #define ID_AA64MMFR0_TGRAN_SUPPORTED	ID_AA64MMFR0_TGRAN16_SUPPORTED
962 #elif defined(CONFIG_ARM64_64K_PAGES)
963 #define ID_AA64MMFR0_TGRAN_SHIFT	ID_AA64MMFR0_TGRAN64_SHIFT
964 #define ID_AA64MMFR0_TGRAN_SUPPORTED	ID_AA64MMFR0_TGRAN64_SUPPORTED
965 #endif
966 
967 #define MVFR2_FPMISC_SHIFT		4
968 #define MVFR2_SIMDMISC_SHIFT		0
969 
970 #define DCZID_DZP_SHIFT			4
971 #define DCZID_BS_SHIFT			0
972 
973 /*
974  * The ZCR_ELx_LEN_* definitions intentionally include bits [8:4] which
975  * are reserved by the SVE architecture for future expansion of the LEN
976  * field, with compatible semantics.
977  */
978 #define ZCR_ELx_LEN_SHIFT	0
979 #define ZCR_ELx_LEN_SIZE	9
980 #define ZCR_ELx_LEN_MASK	0x1ff
981 
982 #define CPACR_EL1_ZEN_EL1EN	(BIT(16)) /* enable EL1 access */
983 #define CPACR_EL1_ZEN_EL0EN	(BIT(17)) /* enable EL0 access, if EL1EN set */
984 #define CPACR_EL1_ZEN		(CPACR_EL1_ZEN_EL1EN | CPACR_EL1_ZEN_EL0EN)
985 
986 /* TCR EL1 Bit Definitions */
987 #define SYS_TCR_EL1_TCMA1	(BIT(58))
988 #define SYS_TCR_EL1_TCMA0	(BIT(57))
989 
990 /* GCR_EL1 Definitions */
991 #define SYS_GCR_EL1_RRND	(BIT(16))
992 #define SYS_GCR_EL1_EXCL_MASK	0xffffUL
993 
994 /* RGSR_EL1 Definitions */
995 #define SYS_RGSR_EL1_TAG_MASK	0xfUL
996 #define SYS_RGSR_EL1_SEED_SHIFT	8
997 #define SYS_RGSR_EL1_SEED_MASK	0xffffUL
998 
999 /* GMID_EL1 field definitions */
1000 #define SYS_GMID_EL1_BS_SHIFT	0
1001 #define SYS_GMID_EL1_BS_SIZE	4
1002 
1003 /* TFSR{,E0}_EL1 bit definitions */
1004 #define SYS_TFSR_EL1_TF0_SHIFT	0
1005 #define SYS_TFSR_EL1_TF1_SHIFT	1
1006 #define SYS_TFSR_EL1_TF0	(UL(1) << SYS_TFSR_EL1_TF0_SHIFT)
1007 #define SYS_TFSR_EL1_TF1	(UL(1) << SYS_TFSR_EL1_TF1_SHIFT)
1008 
1009 /* Safe value for MPIDR_EL1: Bit31:RES1, Bit30:U:0, Bit24:MT:0 */
1010 #define SYS_MPIDR_SAFE_VAL	(BIT(31))
1011 
1012 #ifdef __ASSEMBLY__
1013 
1014 	.irp	num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30
1015 	.equ	.L__reg_num_x\num, \num
1016 	.endr
1017 	.equ	.L__reg_num_xzr, 31
1018 
1019 	.macro	mrs_s, rt, sreg
1020 	 __emit_inst(0xd5200000|(\sreg)|(.L__reg_num_\rt))
1021 	.endm
1022 
1023 	.macro	msr_s, sreg, rt
1024 	__emit_inst(0xd5000000|(\sreg)|(.L__reg_num_\rt))
1025 	.endm
1026 
1027 #else
1028 
1029 #include <linux/build_bug.h>
1030 #include <linux/types.h>
1031 #include <asm/alternative.h>
1032 
1033 #define __DEFINE_MRS_MSR_S_REGNUM				\
1034 "	.irp	num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30\n" \
1035 "	.equ	.L__reg_num_x\\num, \\num\n"			\
1036 "	.endr\n"						\
1037 "	.equ	.L__reg_num_xzr, 31\n"
1038 
1039 #define DEFINE_MRS_S						\
1040 	__DEFINE_MRS_MSR_S_REGNUM				\
1041 "	.macro	mrs_s, rt, sreg\n"				\
1042 	__emit_inst(0xd5200000|(\\sreg)|(.L__reg_num_\\rt))	\
1043 "	.endm\n"
1044 
1045 #define DEFINE_MSR_S						\
1046 	__DEFINE_MRS_MSR_S_REGNUM				\
1047 "	.macro	msr_s, sreg, rt\n"				\
1048 	__emit_inst(0xd5000000|(\\sreg)|(.L__reg_num_\\rt))	\
1049 "	.endm\n"
1050 
1051 #define UNDEFINE_MRS_S						\
1052 "	.purgem	mrs_s\n"
1053 
1054 #define UNDEFINE_MSR_S						\
1055 "	.purgem	msr_s\n"
1056 
1057 #define __mrs_s(v, r)						\
1058 	DEFINE_MRS_S						\
1059 "	mrs_s " v ", " __stringify(r) "\n"			\
1060 	UNDEFINE_MRS_S
1061 
1062 #define __msr_s(r, v)						\
1063 	DEFINE_MSR_S						\
1064 "	msr_s " __stringify(r) ", " v "\n"			\
1065 	UNDEFINE_MSR_S
1066 
1067 /*
1068  * Unlike read_cpuid, calls to read_sysreg are never expected to be
1069  * optimized away or replaced with synthetic values.
1070  */
1071 #define read_sysreg(r) ({					\
1072 	u64 __val;						\
1073 	asm volatile("mrs %0, " __stringify(r) : "=r" (__val));	\
1074 	__val;							\
1075 })
1076 
1077 /*
1078  * The "Z" constraint normally means a zero immediate, but when combined with
1079  * the "%x0" template means XZR.
1080  */
1081 #define write_sysreg(v, r) do {					\
1082 	u64 __val = (u64)(v);					\
1083 	asm volatile("msr " __stringify(r) ", %x0"		\
1084 		     : : "rZ" (__val));				\
1085 } while (0)
1086 
1087 /*
1088  * For registers without architectural names, or simply unsupported by
1089  * GAS.
1090  */
1091 #define read_sysreg_s(r) ({						\
1092 	u64 __val;							\
1093 	asm volatile(__mrs_s("%0", r) : "=r" (__val));			\
1094 	__val;								\
1095 })
1096 
1097 #define write_sysreg_s(v, r) do {					\
1098 	u64 __val = (u64)(v);						\
1099 	asm volatile(__msr_s(r, "%x0") : : "rZ" (__val));		\
1100 } while (0)
1101 
1102 /*
1103  * Modify bits in a sysreg. Bits in the clear mask are zeroed, then bits in the
1104  * set mask are set. Other bits are left as-is.
1105  */
1106 #define sysreg_clear_set(sysreg, clear, set) do {			\
1107 	u64 __scs_val = read_sysreg(sysreg);				\
1108 	u64 __scs_new = (__scs_val & ~(u64)(clear)) | (set);		\
1109 	if (__scs_new != __scs_val)					\
1110 		write_sysreg(__scs_new, sysreg);			\
1111 } while (0)
1112 
1113 #define sysreg_clear_set_s(sysreg, clear, set) do {			\
1114 	u64 __scs_val = read_sysreg_s(sysreg);				\
1115 	u64 __scs_new = (__scs_val & ~(u64)(clear)) | (set);		\
1116 	if (__scs_new != __scs_val)					\
1117 		write_sysreg_s(__scs_new, sysreg);			\
1118 } while (0)
1119 
1120 #define read_sysreg_par() ({						\
1121 	u64 par;							\
1122 	asm(ALTERNATIVE("nop", "dmb sy", ARM64_WORKAROUND_1508412));	\
1123 	par = read_sysreg(par_el1);					\
1124 	asm(ALTERNATIVE("nop", "dmb sy", ARM64_WORKAROUND_1508412));	\
1125 	par;								\
1126 })
1127 
1128 #endif
1129 
1130 #endif	/* __ASM_SYSREG_H */
1131