• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 // SPDX-License-Identifier: GPL-2.0-only
2 /******************************************************************************
3  * emulate.c
4  *
5  * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
6  *
7  * Copyright (c) 2005 Keir Fraser
8  *
9  * Linux coding style, mod r/m decoder, segment base fixes, real-mode
10  * privileged instructions:
11  *
12  * Copyright (C) 2006 Qumranet
13  * Copyright 2010 Red Hat, Inc. and/or its affiliates.
14  *
15  *   Avi Kivity <avi@qumranet.com>
16  *   Yaniv Kamay <yaniv@qumranet.com>
17  *
18  * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
19  */
20 
21 #include <linux/kvm_host.h>
22 #include "kvm_cache_regs.h"
23 #include "kvm_emulate.h"
24 #include <linux/stringify.h>
25 #include <asm/fpu/api.h>
26 #include <asm/debugreg.h>
27 #include <asm/nospec-branch.h>
28 
29 #include "x86.h"
30 #include "tss.h"
31 #include "mmu.h"
32 #include "pmu.h"
33 
34 /*
35  * Operand types
36  */
37 #define OpNone             0ull
38 #define OpImplicit         1ull  /* No generic decode */
39 #define OpReg              2ull  /* Register */
40 #define OpMem              3ull  /* Memory */
41 #define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
42 #define OpDI               5ull  /* ES:DI/EDI/RDI */
43 #define OpMem64            6ull  /* Memory, 64-bit */
44 #define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
45 #define OpDX               8ull  /* DX register */
46 #define OpCL               9ull  /* CL register (for shifts) */
47 #define OpImmByte         10ull  /* 8-bit sign extended immediate */
48 #define OpOne             11ull  /* Implied 1 */
49 #define OpImm             12ull  /* Sign extended up to 32-bit immediate */
50 #define OpMem16           13ull  /* Memory operand (16-bit). */
51 #define OpMem32           14ull  /* Memory operand (32-bit). */
52 #define OpImmU            15ull  /* Immediate operand, zero extended */
53 #define OpSI              16ull  /* SI/ESI/RSI */
54 #define OpImmFAddr        17ull  /* Immediate far address */
55 #define OpMemFAddr        18ull  /* Far address in memory */
56 #define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
57 #define OpES              20ull  /* ES */
58 #define OpCS              21ull  /* CS */
59 #define OpSS              22ull  /* SS */
60 #define OpDS              23ull  /* DS */
61 #define OpFS              24ull  /* FS */
62 #define OpGS              25ull  /* GS */
63 #define OpMem8            26ull  /* 8-bit zero extended memory operand */
64 #define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
65 #define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
66 #define OpAccLo           29ull  /* Low part of extended acc (AX/AX/EAX/RAX) */
67 #define OpAccHi           30ull  /* High part of extended acc (-/DX/EDX/RDX) */
68 
69 #define OpBits             5  /* Width of operand field */
70 #define OpMask             ((1ull << OpBits) - 1)
71 
72 /*
73  * Opcode effective-address decode tables.
74  * Note that we only emulate instructions that have at least one memory
75  * operand (excluding implicit stack references). We assume that stack
76  * references and instruction fetches will never occur in special memory
77  * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
78  * not be handled.
79  */
80 
81 /* Operand sizes: 8-bit operands or specified/overridden size. */
82 #define ByteOp      (1<<0)	/* 8-bit operands. */
83 /* Destination operand type. */
84 #define DstShift    1
85 #define ImplicitOps (OpImplicit << DstShift)
86 #define DstReg      (OpReg << DstShift)
87 #define DstMem      (OpMem << DstShift)
88 #define DstAcc      (OpAcc << DstShift)
89 #define DstDI       (OpDI << DstShift)
90 #define DstMem64    (OpMem64 << DstShift)
91 #define DstMem16    (OpMem16 << DstShift)
92 #define DstImmUByte (OpImmUByte << DstShift)
93 #define DstDX       (OpDX << DstShift)
94 #define DstAccLo    (OpAccLo << DstShift)
95 #define DstMask     (OpMask << DstShift)
96 /* Source operand type. */
97 #define SrcShift    6
98 #define SrcNone     (OpNone << SrcShift)
99 #define SrcReg      (OpReg << SrcShift)
100 #define SrcMem      (OpMem << SrcShift)
101 #define SrcMem16    (OpMem16 << SrcShift)
102 #define SrcMem32    (OpMem32 << SrcShift)
103 #define SrcImm      (OpImm << SrcShift)
104 #define SrcImmByte  (OpImmByte << SrcShift)
105 #define SrcOne      (OpOne << SrcShift)
106 #define SrcImmUByte (OpImmUByte << SrcShift)
107 #define SrcImmU     (OpImmU << SrcShift)
108 #define SrcSI       (OpSI << SrcShift)
109 #define SrcXLat     (OpXLat << SrcShift)
110 #define SrcImmFAddr (OpImmFAddr << SrcShift)
111 #define SrcMemFAddr (OpMemFAddr << SrcShift)
112 #define SrcAcc      (OpAcc << SrcShift)
113 #define SrcImmU16   (OpImmU16 << SrcShift)
114 #define SrcImm64    (OpImm64 << SrcShift)
115 #define SrcDX       (OpDX << SrcShift)
116 #define SrcMem8     (OpMem8 << SrcShift)
117 #define SrcAccHi    (OpAccHi << SrcShift)
118 #define SrcMask     (OpMask << SrcShift)
119 #define BitOp       (1<<11)
120 #define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
121 #define String      (1<<13)     /* String instruction (rep capable) */
122 #define Stack       (1<<14)     /* Stack instruction (push/pop) */
123 #define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
124 #define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
125 #define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
126 #define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
127 #define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
128 #define Escape      (5<<15)     /* Escape to coprocessor instruction */
129 #define InstrDual   (6<<15)     /* Alternate instruction decoding of mod == 3 */
130 #define ModeDual    (7<<15)     /* Different instruction for 32/64 bit */
131 #define Sse         (1<<18)     /* SSE Vector instruction */
132 /* Generic ModRM decode. */
133 #define ModRM       (1<<19)
134 /* Destination is only written; never read. */
135 #define Mov         (1<<20)
136 /* Misc flags */
137 #define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
138 #define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
139 #define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
140 #define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
141 #define Undefined   (1<<25) /* No Such Instruction */
142 #define Lock        (1<<26) /* lock prefix is allowed for the instruction */
143 #define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
144 #define No64	    (1<<28)
145 #define PageTable   (1 << 29)   /* instruction used to write page table */
146 #define NotImpl     (1 << 30)   /* instruction is not implemented */
147 /* Source 2 operand type */
148 #define Src2Shift   (31)
149 #define Src2None    (OpNone << Src2Shift)
150 #define Src2Mem     (OpMem << Src2Shift)
151 #define Src2CL      (OpCL << Src2Shift)
152 #define Src2ImmByte (OpImmByte << Src2Shift)
153 #define Src2One     (OpOne << Src2Shift)
154 #define Src2Imm     (OpImm << Src2Shift)
155 #define Src2ES      (OpES << Src2Shift)
156 #define Src2CS      (OpCS << Src2Shift)
157 #define Src2SS      (OpSS << Src2Shift)
158 #define Src2DS      (OpDS << Src2Shift)
159 #define Src2FS      (OpFS << Src2Shift)
160 #define Src2GS      (OpGS << Src2Shift)
161 #define Src2Mask    (OpMask << Src2Shift)
162 #define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
163 #define AlignMask   ((u64)7 << 41)
164 #define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
165 #define Unaligned   ((u64)2 << 41)  /* Explicitly unaligned (e.g. MOVDQU) */
166 #define Avx         ((u64)3 << 41)  /* Advanced Vector Extensions */
167 #define Aligned16   ((u64)4 << 41)  /* Aligned to 16 byte boundary (e.g. FXSAVE) */
168 #define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
169 #define NoWrite     ((u64)1 << 45)  /* No writeback */
170 #define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
171 #define NoMod	    ((u64)1 << 47)  /* Mod field is ignored */
172 #define Intercept   ((u64)1 << 48)  /* Has valid intercept field */
173 #define CheckPerm   ((u64)1 << 49)  /* Has valid check_perm field */
174 #define PrivUD      ((u64)1 << 51)  /* #UD instead of #GP on CPL > 0 */
175 #define NearBranch  ((u64)1 << 52)  /* Near branches */
176 #define No16	    ((u64)1 << 53)  /* No 16 bit operand */
177 #define IncSP       ((u64)1 << 54)  /* SP is incremented before ModRM calc */
178 #define TwoMemOp    ((u64)1 << 55)  /* Instruction has two memory operand */
179 
180 #define DstXacc     (DstAccLo | SrcAccHi | SrcWrite)
181 
182 #define X2(x...) x, x
183 #define X3(x...) X2(x), x
184 #define X4(x...) X2(x), X2(x)
185 #define X5(x...) X4(x), x
186 #define X6(x...) X4(x), X2(x)
187 #define X7(x...) X4(x), X3(x)
188 #define X8(x...) X4(x), X4(x)
189 #define X16(x...) X8(x), X8(x)
190 
191 struct opcode {
192 	u64 flags : 56;
193 	u64 intercept : 8;
194 	union {
195 		int (*execute)(struct x86_emulate_ctxt *ctxt);
196 		const struct opcode *group;
197 		const struct group_dual *gdual;
198 		const struct gprefix *gprefix;
199 		const struct escape *esc;
200 		const struct instr_dual *idual;
201 		const struct mode_dual *mdual;
202 		void (*fastop)(struct fastop *fake);
203 	} u;
204 	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
205 };
206 
207 struct group_dual {
208 	struct opcode mod012[8];
209 	struct opcode mod3[8];
210 };
211 
212 struct gprefix {
213 	struct opcode pfx_no;
214 	struct opcode pfx_66;
215 	struct opcode pfx_f2;
216 	struct opcode pfx_f3;
217 };
218 
219 struct escape {
220 	struct opcode op[8];
221 	struct opcode high[64];
222 };
223 
224 struct instr_dual {
225 	struct opcode mod012;
226 	struct opcode mod3;
227 };
228 
229 struct mode_dual {
230 	struct opcode mode32;
231 	struct opcode mode64;
232 };
233 
234 #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
235 
236 enum x86_transfer_type {
237 	X86_TRANSFER_NONE,
238 	X86_TRANSFER_CALL_JMP,
239 	X86_TRANSFER_RET,
240 	X86_TRANSFER_TASK_SWITCH,
241 };
242 
reg_read(struct x86_emulate_ctxt * ctxt,unsigned nr)243 static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
244 {
245 	if (!(ctxt->regs_valid & (1 << nr))) {
246 		ctxt->regs_valid |= 1 << nr;
247 		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
248 	}
249 	return ctxt->_regs[nr];
250 }
251 
reg_write(struct x86_emulate_ctxt * ctxt,unsigned nr)252 static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
253 {
254 	ctxt->regs_valid |= 1 << nr;
255 	ctxt->regs_dirty |= 1 << nr;
256 	return &ctxt->_regs[nr];
257 }
258 
reg_rmw(struct x86_emulate_ctxt * ctxt,unsigned nr)259 static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
260 {
261 	reg_read(ctxt, nr);
262 	return reg_write(ctxt, nr);
263 }
264 
writeback_registers(struct x86_emulate_ctxt * ctxt)265 static void writeback_registers(struct x86_emulate_ctxt *ctxt)
266 {
267 	unsigned reg;
268 
269 	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
270 		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
271 }
272 
invalidate_registers(struct x86_emulate_ctxt * ctxt)273 static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
274 {
275 	ctxt->regs_dirty = 0;
276 	ctxt->regs_valid = 0;
277 }
278 
279 /*
280  * These EFLAGS bits are restored from saved value during emulation, and
281  * any changes are written back to the saved value after emulation.
282  */
283 #define EFLAGS_MASK (X86_EFLAGS_OF|X86_EFLAGS_SF|X86_EFLAGS_ZF|X86_EFLAGS_AF|\
284 		     X86_EFLAGS_PF|X86_EFLAGS_CF)
285 
286 #ifdef CONFIG_X86_64
287 #define ON64(x) x
288 #else
289 #define ON64(x)
290 #endif
291 
292 /*
293  * fastop functions have a special calling convention:
294  *
295  * dst:    rax        (in/out)
296  * src:    rdx        (in/out)
297  * src2:   rcx        (in)
298  * flags:  rflags     (in/out)
299  * ex:     rsi        (in:fastop pointer, out:zero if exception)
300  *
301  * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
302  * different operand sizes can be reached by calculation, rather than a jump
303  * table (which would be bigger than the code).
304  *
305  * The 16 byte alignment, considering 5 bytes for the RET thunk, 3 for ENDBR
306  * and 1 for the straight line speculation INT3, leaves 7 bytes for the
307  * body of the function.  Currently none is larger than 4.
308  */
309 static int fastop(struct x86_emulate_ctxt *ctxt, fastop_t fop);
310 
311 #define FASTOP_SIZE	16
312 
313 #define __FOP_FUNC(name) \
314 	".align " __stringify(FASTOP_SIZE) " \n\t" \
315 	".type " name ", @function \n\t" \
316 	name ":\n\t"
317 
318 #define FOP_FUNC(name) \
319 	__FOP_FUNC(#name)
320 
321 #define __FOP_RET(name) \
322 	ASM_RET \
323 	".size " name ", .-" name "\n\t"
324 
325 #define FOP_RET(name) \
326 	__FOP_RET(#name)
327 
328 #define __FOP_START(op, align) \
329 	extern void em_##op(struct fastop *fake); \
330 	asm(".pushsection .text, \"ax\" \n\t" \
331 	    ".global em_" #op " \n\t" \
332 	    ".align " __stringify(align) " \n\t" \
333 	    "em_" #op ":\n\t"
334 
335 #define FOP_START(op) __FOP_START(op, FASTOP_SIZE)
336 
337 #define FOP_END \
338 	    ".popsection")
339 
340 #define __FOPNOP(name) \
341 	__FOP_FUNC(name) \
342 	__FOP_RET(name)
343 
344 #define FOPNOP() \
345 	__FOPNOP(__stringify(__UNIQUE_ID(nop)))
346 
347 #define FOP1E(op,  dst) \
348 	__FOP_FUNC(#op "_" #dst) \
349 	"10: " #op " %" #dst " \n\t" \
350 	__FOP_RET(#op "_" #dst)
351 
352 #define FOP1EEX(op,  dst) \
353 	FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
354 
355 #define FASTOP1(op) \
356 	FOP_START(op) \
357 	FOP1E(op##b, al) \
358 	FOP1E(op##w, ax) \
359 	FOP1E(op##l, eax) \
360 	ON64(FOP1E(op##q, rax))	\
361 	FOP_END
362 
363 /* 1-operand, using src2 (for MUL/DIV r/m) */
364 #define FASTOP1SRC2(op, name) \
365 	FOP_START(name) \
366 	FOP1E(op, cl) \
367 	FOP1E(op, cx) \
368 	FOP1E(op, ecx) \
369 	ON64(FOP1E(op, rcx)) \
370 	FOP_END
371 
372 /* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
373 #define FASTOP1SRC2EX(op, name) \
374 	FOP_START(name) \
375 	FOP1EEX(op, cl) \
376 	FOP1EEX(op, cx) \
377 	FOP1EEX(op, ecx) \
378 	ON64(FOP1EEX(op, rcx)) \
379 	FOP_END
380 
381 #define FOP2E(op,  dst, src)	   \
382 	__FOP_FUNC(#op "_" #dst "_" #src) \
383 	#op " %" #src ", %" #dst " \n\t" \
384 	__FOP_RET(#op "_" #dst "_" #src)
385 
386 #define FASTOP2(op) \
387 	FOP_START(op) \
388 	FOP2E(op##b, al, dl) \
389 	FOP2E(op##w, ax, dx) \
390 	FOP2E(op##l, eax, edx) \
391 	ON64(FOP2E(op##q, rax, rdx)) \
392 	FOP_END
393 
394 /* 2 operand, word only */
395 #define FASTOP2W(op) \
396 	FOP_START(op) \
397 	FOPNOP() \
398 	FOP2E(op##w, ax, dx) \
399 	FOP2E(op##l, eax, edx) \
400 	ON64(FOP2E(op##q, rax, rdx)) \
401 	FOP_END
402 
403 /* 2 operand, src is CL */
404 #define FASTOP2CL(op) \
405 	FOP_START(op) \
406 	FOP2E(op##b, al, cl) \
407 	FOP2E(op##w, ax, cl) \
408 	FOP2E(op##l, eax, cl) \
409 	ON64(FOP2E(op##q, rax, cl)) \
410 	FOP_END
411 
412 /* 2 operand, src and dest are reversed */
413 #define FASTOP2R(op, name) \
414 	FOP_START(name) \
415 	FOP2E(op##b, dl, al) \
416 	FOP2E(op##w, dx, ax) \
417 	FOP2E(op##l, edx, eax) \
418 	ON64(FOP2E(op##q, rdx, rax)) \
419 	FOP_END
420 
421 #define FOP3E(op,  dst, src, src2) \
422 	__FOP_FUNC(#op "_" #dst "_" #src "_" #src2) \
423 	#op " %" #src2 ", %" #src ", %" #dst " \n\t"\
424 	__FOP_RET(#op "_" #dst "_" #src "_" #src2)
425 
426 /* 3-operand, word-only, src2=cl */
427 #define FASTOP3WCL(op) \
428 	FOP_START(op) \
429 	FOPNOP() \
430 	FOP3E(op##w, ax, dx, cl) \
431 	FOP3E(op##l, eax, edx, cl) \
432 	ON64(FOP3E(op##q, rax, rdx, cl)) \
433 	FOP_END
434 
435 /* Special case for SETcc - 1 instruction per cc */
436 
437 /*
438  * Depending on .config the SETcc functions look like:
439  *
440  * SETcc %al			[3 bytes]
441  * RET | JMP __x86_return_thunk	[1,5 bytes; CONFIG_RETHUNK]
442  * INT3				[1 byte; CONFIG_SLS]
443  */
444 #define SETCC_ALIGN	16
445 
446 #define FOP_SETCC(op) \
447 	".align " __stringify(SETCC_ALIGN) " \n\t" \
448 	".type " #op ", @function \n\t" \
449 	#op ": \n\t" \
450 	#op " %al \n\t" \
451 	__FOP_RET(#op) \
452 	".skip " __stringify(SETCC_ALIGN) " - (.-" #op "), 0xcc \n\t"
453 
454 asm(".pushsection .fixup, \"ax\"\n"
455     "kvm_fastop_exception: xor %esi, %esi; " ASM_RET
456     ".popsection");
457 
458 __FOP_START(setcc, SETCC_ALIGN)
459 FOP_SETCC(seto)
460 FOP_SETCC(setno)
461 FOP_SETCC(setc)
462 FOP_SETCC(setnc)
463 FOP_SETCC(setz)
464 FOP_SETCC(setnz)
465 FOP_SETCC(setbe)
466 FOP_SETCC(setnbe)
467 FOP_SETCC(sets)
468 FOP_SETCC(setns)
469 FOP_SETCC(setp)
470 FOP_SETCC(setnp)
471 FOP_SETCC(setl)
472 FOP_SETCC(setnl)
473 FOP_SETCC(setle)
474 FOP_SETCC(setnle)
475 FOP_END;
476 
477 FOP_START(salc)
478 FOP_FUNC(salc)
479 "pushf; sbb %al, %al; popf \n\t"
480 FOP_RET(salc)
481 FOP_END;
482 
483 /*
484  * XXX: inoutclob user must know where the argument is being expanded.
485  *      Relying on CONFIG_CC_HAS_ASM_GOTO would allow us to remove _fault.
486  */
487 #define asm_safe(insn, inoutclob...) \
488 ({ \
489 	int _fault = 0; \
490  \
491 	asm volatile("1:" insn "\n" \
492 	             "2:\n" \
493 	             ".pushsection .fixup, \"ax\"\n" \
494 	             "3: movl $1, %[_fault]\n" \
495 	             "   jmp  2b\n" \
496 	             ".popsection\n" \
497 	             _ASM_EXTABLE(1b, 3b) \
498 	             : [_fault] "+qm"(_fault) inoutclob ); \
499  \
500 	_fault ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE; \
501 })
502 
emulator_check_intercept(struct x86_emulate_ctxt * ctxt,enum x86_intercept intercept,enum x86_intercept_stage stage)503 static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
504 				    enum x86_intercept intercept,
505 				    enum x86_intercept_stage stage)
506 {
507 	struct x86_instruction_info info = {
508 		.intercept  = intercept,
509 		.rep_prefix = ctxt->rep_prefix,
510 		.modrm_mod  = ctxt->modrm_mod,
511 		.modrm_reg  = ctxt->modrm_reg,
512 		.modrm_rm   = ctxt->modrm_rm,
513 		.src_val    = ctxt->src.val64,
514 		.dst_val    = ctxt->dst.val64,
515 		.src_bytes  = ctxt->src.bytes,
516 		.dst_bytes  = ctxt->dst.bytes,
517 		.ad_bytes   = ctxt->ad_bytes,
518 		.next_rip   = ctxt->eip,
519 	};
520 
521 	return ctxt->ops->intercept(ctxt, &info, stage);
522 }
523 
assign_masked(ulong * dest,ulong src,ulong mask)524 static void assign_masked(ulong *dest, ulong src, ulong mask)
525 {
526 	*dest = (*dest & ~mask) | (src & mask);
527 }
528 
assign_register(unsigned long * reg,u64 val,int bytes)529 static void assign_register(unsigned long *reg, u64 val, int bytes)
530 {
531 	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
532 	switch (bytes) {
533 	case 1:
534 		*(u8 *)reg = (u8)val;
535 		break;
536 	case 2:
537 		*(u16 *)reg = (u16)val;
538 		break;
539 	case 4:
540 		*reg = (u32)val;
541 		break;	/* 64b: zero-extend */
542 	case 8:
543 		*reg = val;
544 		break;
545 	}
546 }
547 
ad_mask(struct x86_emulate_ctxt * ctxt)548 static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
549 {
550 	return (1UL << (ctxt->ad_bytes << 3)) - 1;
551 }
552 
stack_mask(struct x86_emulate_ctxt * ctxt)553 static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
554 {
555 	u16 sel;
556 	struct desc_struct ss;
557 
558 	if (ctxt->mode == X86EMUL_MODE_PROT64)
559 		return ~0UL;
560 	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
561 	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
562 }
563 
stack_size(struct x86_emulate_ctxt * ctxt)564 static int stack_size(struct x86_emulate_ctxt *ctxt)
565 {
566 	return (__fls(stack_mask(ctxt)) + 1) >> 3;
567 }
568 
569 /* Access/update address held in a register, based on addressing mode. */
570 static inline unsigned long
address_mask(struct x86_emulate_ctxt * ctxt,unsigned long reg)571 address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
572 {
573 	if (ctxt->ad_bytes == sizeof(unsigned long))
574 		return reg;
575 	else
576 		return reg & ad_mask(ctxt);
577 }
578 
579 static inline unsigned long
register_address(struct x86_emulate_ctxt * ctxt,int reg)580 register_address(struct x86_emulate_ctxt *ctxt, int reg)
581 {
582 	return address_mask(ctxt, reg_read(ctxt, reg));
583 }
584 
masked_increment(ulong * reg,ulong mask,int inc)585 static void masked_increment(ulong *reg, ulong mask, int inc)
586 {
587 	assign_masked(reg, *reg + inc, mask);
588 }
589 
590 static inline void
register_address_increment(struct x86_emulate_ctxt * ctxt,int reg,int inc)591 register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
592 {
593 	ulong *preg = reg_rmw(ctxt, reg);
594 
595 	assign_register(preg, *preg + inc, ctxt->ad_bytes);
596 }
597 
rsp_increment(struct x86_emulate_ctxt * ctxt,int inc)598 static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
599 {
600 	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
601 }
602 
desc_limit_scaled(struct desc_struct * desc)603 static u32 desc_limit_scaled(struct desc_struct *desc)
604 {
605 	u32 limit = get_desc_limit(desc);
606 
607 	return desc->g ? (limit << 12) | 0xfff : limit;
608 }
609 
seg_base(struct x86_emulate_ctxt * ctxt,int seg)610 static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
611 {
612 	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
613 		return 0;
614 
615 	return ctxt->ops->get_cached_segment_base(ctxt, seg);
616 }
617 
emulate_exception(struct x86_emulate_ctxt * ctxt,int vec,u32 error,bool valid)618 static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
619 			     u32 error, bool valid)
620 {
621 	WARN_ON(vec > 0x1f);
622 	ctxt->exception.vector = vec;
623 	ctxt->exception.error_code = error;
624 	ctxt->exception.error_code_valid = valid;
625 	return X86EMUL_PROPAGATE_FAULT;
626 }
627 
emulate_db(struct x86_emulate_ctxt * ctxt)628 static int emulate_db(struct x86_emulate_ctxt *ctxt)
629 {
630 	return emulate_exception(ctxt, DB_VECTOR, 0, false);
631 }
632 
emulate_gp(struct x86_emulate_ctxt * ctxt,int err)633 static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
634 {
635 	return emulate_exception(ctxt, GP_VECTOR, err, true);
636 }
637 
emulate_ss(struct x86_emulate_ctxt * ctxt,int err)638 static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
639 {
640 	return emulate_exception(ctxt, SS_VECTOR, err, true);
641 }
642 
emulate_ud(struct x86_emulate_ctxt * ctxt)643 static int emulate_ud(struct x86_emulate_ctxt *ctxt)
644 {
645 	return emulate_exception(ctxt, UD_VECTOR, 0, false);
646 }
647 
emulate_ts(struct x86_emulate_ctxt * ctxt,int err)648 static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
649 {
650 	return emulate_exception(ctxt, TS_VECTOR, err, true);
651 }
652 
emulate_de(struct x86_emulate_ctxt * ctxt)653 static int emulate_de(struct x86_emulate_ctxt *ctxt)
654 {
655 	return emulate_exception(ctxt, DE_VECTOR, 0, false);
656 }
657 
emulate_nm(struct x86_emulate_ctxt * ctxt)658 static int emulate_nm(struct x86_emulate_ctxt *ctxt)
659 {
660 	return emulate_exception(ctxt, NM_VECTOR, 0, false);
661 }
662 
get_segment_selector(struct x86_emulate_ctxt * ctxt,unsigned seg)663 static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
664 {
665 	u16 selector;
666 	struct desc_struct desc;
667 
668 	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
669 	return selector;
670 }
671 
set_segment_selector(struct x86_emulate_ctxt * ctxt,u16 selector,unsigned seg)672 static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
673 				 unsigned seg)
674 {
675 	u16 dummy;
676 	u32 base3;
677 	struct desc_struct desc;
678 
679 	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
680 	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
681 }
682 
ctxt_virt_addr_bits(struct x86_emulate_ctxt * ctxt)683 static inline u8 ctxt_virt_addr_bits(struct x86_emulate_ctxt *ctxt)
684 {
685 	return (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_LA57) ? 57 : 48;
686 }
687 
emul_is_noncanonical_address(u64 la,struct x86_emulate_ctxt * ctxt)688 static inline bool emul_is_noncanonical_address(u64 la,
689 						struct x86_emulate_ctxt *ctxt)
690 {
691 	return get_canonical(la, ctxt_virt_addr_bits(ctxt)) != la;
692 }
693 
694 /*
695  * x86 defines three classes of vector instructions: explicitly
696  * aligned, explicitly unaligned, and the rest, which change behaviour
697  * depending on whether they're AVX encoded or not.
698  *
699  * Also included is CMPXCHG16B which is not a vector instruction, yet it is
700  * subject to the same check.  FXSAVE and FXRSTOR are checked here too as their
701  * 512 bytes of data must be aligned to a 16 byte boundary.
702  */
insn_alignment(struct x86_emulate_ctxt * ctxt,unsigned size)703 static unsigned insn_alignment(struct x86_emulate_ctxt *ctxt, unsigned size)
704 {
705 	u64 alignment = ctxt->d & AlignMask;
706 
707 	if (likely(size < 16))
708 		return 1;
709 
710 	switch (alignment) {
711 	case Unaligned:
712 	case Avx:
713 		return 1;
714 	case Aligned16:
715 		return 16;
716 	case Aligned:
717 	default:
718 		return size;
719 	}
720 }
721 
__linearize(struct x86_emulate_ctxt * ctxt,struct segmented_address addr,unsigned * max_size,unsigned size,bool write,bool fetch,enum x86emul_mode mode,ulong * linear)722 static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
723 				       struct segmented_address addr,
724 				       unsigned *max_size, unsigned size,
725 				       bool write, bool fetch,
726 				       enum x86emul_mode mode, ulong *linear)
727 {
728 	struct desc_struct desc;
729 	bool usable;
730 	ulong la;
731 	u32 lim;
732 	u16 sel;
733 	u8  va_bits;
734 
735 	la = seg_base(ctxt, addr.seg) + addr.ea;
736 	*max_size = 0;
737 	switch (mode) {
738 	case X86EMUL_MODE_PROT64:
739 		*linear = la;
740 		va_bits = ctxt_virt_addr_bits(ctxt);
741 		if (get_canonical(la, va_bits) != la)
742 			goto bad;
743 
744 		*max_size = min_t(u64, ~0u, (1ull << va_bits) - la);
745 		if (size > *max_size)
746 			goto bad;
747 		break;
748 	default:
749 		*linear = la = (u32)la;
750 		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
751 						addr.seg);
752 		if (!usable)
753 			goto bad;
754 		/* code segment in protected mode or read-only data segment */
755 		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
756 					|| !(desc.type & 2)) && write)
757 			goto bad;
758 		/* unreadable code segment */
759 		if (!fetch && (desc.type & 8) && !(desc.type & 2))
760 			goto bad;
761 		lim = desc_limit_scaled(&desc);
762 		if (!(desc.type & 8) && (desc.type & 4)) {
763 			/* expand-down segment */
764 			if (addr.ea <= lim)
765 				goto bad;
766 			lim = desc.d ? 0xffffffff : 0xffff;
767 		}
768 		if (addr.ea > lim)
769 			goto bad;
770 		if (lim == 0xffffffff)
771 			*max_size = ~0u;
772 		else {
773 			*max_size = (u64)lim + 1 - addr.ea;
774 			if (size > *max_size)
775 				goto bad;
776 		}
777 		break;
778 	}
779 	if (la & (insn_alignment(ctxt, size) - 1))
780 		return emulate_gp(ctxt, 0);
781 	return X86EMUL_CONTINUE;
782 bad:
783 	if (addr.seg == VCPU_SREG_SS)
784 		return emulate_ss(ctxt, 0);
785 	else
786 		return emulate_gp(ctxt, 0);
787 }
788 
linearize(struct x86_emulate_ctxt * ctxt,struct segmented_address addr,unsigned size,bool write,ulong * linear)789 static int linearize(struct x86_emulate_ctxt *ctxt,
790 		     struct segmented_address addr,
791 		     unsigned size, bool write,
792 		     ulong *linear)
793 {
794 	unsigned max_size;
795 	return __linearize(ctxt, addr, &max_size, size, write, false,
796 			   ctxt->mode, linear);
797 }
798 
assign_eip(struct x86_emulate_ctxt * ctxt,ulong dst,enum x86emul_mode mode)799 static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst,
800 			     enum x86emul_mode mode)
801 {
802 	ulong linear;
803 	int rc;
804 	unsigned max_size;
805 	struct segmented_address addr = { .seg = VCPU_SREG_CS,
806 					   .ea = dst };
807 
808 	if (ctxt->op_bytes != sizeof(unsigned long))
809 		addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
810 	rc = __linearize(ctxt, addr, &max_size, 1, false, true, mode, &linear);
811 	if (rc == X86EMUL_CONTINUE)
812 		ctxt->_eip = addr.ea;
813 	return rc;
814 }
815 
assign_eip_near(struct x86_emulate_ctxt * ctxt,ulong dst)816 static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
817 {
818 	return assign_eip(ctxt, dst, ctxt->mode);
819 }
820 
assign_eip_far(struct x86_emulate_ctxt * ctxt,ulong dst,const struct desc_struct * cs_desc)821 static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
822 			  const struct desc_struct *cs_desc)
823 {
824 	enum x86emul_mode mode = ctxt->mode;
825 	int rc;
826 
827 #ifdef CONFIG_X86_64
828 	if (ctxt->mode >= X86EMUL_MODE_PROT16) {
829 		if (cs_desc->l) {
830 			u64 efer = 0;
831 
832 			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
833 			if (efer & EFER_LMA)
834 				mode = X86EMUL_MODE_PROT64;
835 		} else
836 			mode = X86EMUL_MODE_PROT32; /* temporary value */
837 	}
838 #endif
839 	if (mode == X86EMUL_MODE_PROT16 || mode == X86EMUL_MODE_PROT32)
840 		mode = cs_desc->d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
841 	rc = assign_eip(ctxt, dst, mode);
842 	if (rc == X86EMUL_CONTINUE)
843 		ctxt->mode = mode;
844 	return rc;
845 }
846 
jmp_rel(struct x86_emulate_ctxt * ctxt,int rel)847 static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
848 {
849 	return assign_eip_near(ctxt, ctxt->_eip + rel);
850 }
851 
linear_read_system(struct x86_emulate_ctxt * ctxt,ulong linear,void * data,unsigned size)852 static int linear_read_system(struct x86_emulate_ctxt *ctxt, ulong linear,
853 			      void *data, unsigned size)
854 {
855 	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception, true);
856 }
857 
linear_write_system(struct x86_emulate_ctxt * ctxt,ulong linear,void * data,unsigned int size)858 static int linear_write_system(struct x86_emulate_ctxt *ctxt,
859 			       ulong linear, void *data,
860 			       unsigned int size)
861 {
862 	return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception, true);
863 }
864 
segmented_read_std(struct x86_emulate_ctxt * ctxt,struct segmented_address addr,void * data,unsigned size)865 static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
866 			      struct segmented_address addr,
867 			      void *data,
868 			      unsigned size)
869 {
870 	int rc;
871 	ulong linear;
872 
873 	rc = linearize(ctxt, addr, size, false, &linear);
874 	if (rc != X86EMUL_CONTINUE)
875 		return rc;
876 	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception, false);
877 }
878 
segmented_write_std(struct x86_emulate_ctxt * ctxt,struct segmented_address addr,void * data,unsigned int size)879 static int segmented_write_std(struct x86_emulate_ctxt *ctxt,
880 			       struct segmented_address addr,
881 			       void *data,
882 			       unsigned int size)
883 {
884 	int rc;
885 	ulong linear;
886 
887 	rc = linearize(ctxt, addr, size, true, &linear);
888 	if (rc != X86EMUL_CONTINUE)
889 		return rc;
890 	return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception, false);
891 }
892 
893 /*
894  * Prefetch the remaining bytes of the instruction without crossing page
895  * boundary if they are not in fetch_cache yet.
896  */
__do_insn_fetch_bytes(struct x86_emulate_ctxt * ctxt,int op_size)897 static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
898 {
899 	int rc;
900 	unsigned size, max_size;
901 	unsigned long linear;
902 	int cur_size = ctxt->fetch.end - ctxt->fetch.data;
903 	struct segmented_address addr = { .seg = VCPU_SREG_CS,
904 					   .ea = ctxt->eip + cur_size };
905 
906 	/*
907 	 * We do not know exactly how many bytes will be needed, and
908 	 * __linearize is expensive, so fetch as much as possible.  We
909 	 * just have to avoid going beyond the 15 byte limit, the end
910 	 * of the segment, or the end of the page.
911 	 *
912 	 * __linearize is called with size 0 so that it does not do any
913 	 * boundary check itself.  Instead, we use max_size to check
914 	 * against op_size.
915 	 */
916 	rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
917 			 &linear);
918 	if (unlikely(rc != X86EMUL_CONTINUE))
919 		return rc;
920 
921 	size = min_t(unsigned, 15UL ^ cur_size, max_size);
922 	size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
923 
924 	/*
925 	 * One instruction can only straddle two pages,
926 	 * and one has been loaded at the beginning of
927 	 * x86_decode_insn.  So, if not enough bytes
928 	 * still, we must have hit the 15-byte boundary.
929 	 */
930 	if (unlikely(size < op_size))
931 		return emulate_gp(ctxt, 0);
932 
933 	rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
934 			      size, &ctxt->exception);
935 	if (unlikely(rc != X86EMUL_CONTINUE))
936 		return rc;
937 	ctxt->fetch.end += size;
938 	return X86EMUL_CONTINUE;
939 }
940 
do_insn_fetch_bytes(struct x86_emulate_ctxt * ctxt,unsigned size)941 static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
942 					       unsigned size)
943 {
944 	unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;
945 
946 	if (unlikely(done_size < size))
947 		return __do_insn_fetch_bytes(ctxt, size - done_size);
948 	else
949 		return X86EMUL_CONTINUE;
950 }
951 
952 /* Fetch next part of the instruction being emulated. */
953 #define insn_fetch(_type, _ctxt)					\
954 ({	_type _x;							\
955 									\
956 	rc = do_insn_fetch_bytes(_ctxt, sizeof(_type));			\
957 	if (rc != X86EMUL_CONTINUE)					\
958 		goto done;						\
959 	ctxt->_eip += sizeof(_type);					\
960 	memcpy(&_x, ctxt->fetch.ptr, sizeof(_type));			\
961 	ctxt->fetch.ptr += sizeof(_type);				\
962 	_x;								\
963 })
964 
965 #define insn_fetch_arr(_arr, _size, _ctxt)				\
966 ({									\
967 	rc = do_insn_fetch_bytes(_ctxt, _size);				\
968 	if (rc != X86EMUL_CONTINUE)					\
969 		goto done;						\
970 	ctxt->_eip += (_size);						\
971 	memcpy(_arr, ctxt->fetch.ptr, _size);				\
972 	ctxt->fetch.ptr += (_size);					\
973 })
974 
975 /*
976  * Given the 'reg' portion of a ModRM byte, and a register block, return a
977  * pointer into the block that addresses the relevant register.
978  * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
979  */
decode_register(struct x86_emulate_ctxt * ctxt,u8 modrm_reg,int byteop)980 static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
981 			     int byteop)
982 {
983 	void *p;
984 	int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
985 
986 	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
987 		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
988 	else
989 		p = reg_rmw(ctxt, modrm_reg);
990 	return p;
991 }
992 
read_descriptor(struct x86_emulate_ctxt * ctxt,struct segmented_address addr,u16 * size,unsigned long * address,int op_bytes)993 static int read_descriptor(struct x86_emulate_ctxt *ctxt,
994 			   struct segmented_address addr,
995 			   u16 *size, unsigned long *address, int op_bytes)
996 {
997 	int rc;
998 
999 	if (op_bytes == 2)
1000 		op_bytes = 3;
1001 	*address = 0;
1002 	rc = segmented_read_std(ctxt, addr, size, 2);
1003 	if (rc != X86EMUL_CONTINUE)
1004 		return rc;
1005 	addr.ea += 2;
1006 	rc = segmented_read_std(ctxt, addr, address, op_bytes);
1007 	return rc;
1008 }
1009 
1010 FASTOP2(add);
1011 FASTOP2(or);
1012 FASTOP2(adc);
1013 FASTOP2(sbb);
1014 FASTOP2(and);
1015 FASTOP2(sub);
1016 FASTOP2(xor);
1017 FASTOP2(cmp);
1018 FASTOP2(test);
1019 
1020 FASTOP1SRC2(mul, mul_ex);
1021 FASTOP1SRC2(imul, imul_ex);
1022 FASTOP1SRC2EX(div, div_ex);
1023 FASTOP1SRC2EX(idiv, idiv_ex);
1024 
1025 FASTOP3WCL(shld);
1026 FASTOP3WCL(shrd);
1027 
1028 FASTOP2W(imul);
1029 
1030 FASTOP1(not);
1031 FASTOP1(neg);
1032 FASTOP1(inc);
1033 FASTOP1(dec);
1034 
1035 FASTOP2CL(rol);
1036 FASTOP2CL(ror);
1037 FASTOP2CL(rcl);
1038 FASTOP2CL(rcr);
1039 FASTOP2CL(shl);
1040 FASTOP2CL(shr);
1041 FASTOP2CL(sar);
1042 
1043 FASTOP2W(bsf);
1044 FASTOP2W(bsr);
1045 FASTOP2W(bt);
1046 FASTOP2W(bts);
1047 FASTOP2W(btr);
1048 FASTOP2W(btc);
1049 
1050 FASTOP2(xadd);
1051 
1052 FASTOP2R(cmp, cmp_r);
1053 
em_bsf_c(struct x86_emulate_ctxt * ctxt)1054 static int em_bsf_c(struct x86_emulate_ctxt *ctxt)
1055 {
1056 	/* If src is zero, do not writeback, but update flags */
1057 	if (ctxt->src.val == 0)
1058 		ctxt->dst.type = OP_NONE;
1059 	return fastop(ctxt, em_bsf);
1060 }
1061 
em_bsr_c(struct x86_emulate_ctxt * ctxt)1062 static int em_bsr_c(struct x86_emulate_ctxt *ctxt)
1063 {
1064 	/* If src is zero, do not writeback, but update flags */
1065 	if (ctxt->src.val == 0)
1066 		ctxt->dst.type = OP_NONE;
1067 	return fastop(ctxt, em_bsr);
1068 }
1069 
test_cc(unsigned int condition,unsigned long flags)1070 static __always_inline u8 test_cc(unsigned int condition, unsigned long flags)
1071 {
1072 	u8 rc;
1073 	void (*fop)(void) = (void *)em_setcc + SETCC_ALIGN * (condition & 0xf);
1074 
1075 	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
1076 	asm("push %[flags]; popf; " CALL_NOSPEC
1077 	    : "=a"(rc) : [thunk_target]"r"(fop), [flags]"r"(flags));
1078 	return rc;
1079 }
1080 
fetch_register_operand(struct operand * op)1081 static void fetch_register_operand(struct operand *op)
1082 {
1083 	switch (op->bytes) {
1084 	case 1:
1085 		op->val = *(u8 *)op->addr.reg;
1086 		break;
1087 	case 2:
1088 		op->val = *(u16 *)op->addr.reg;
1089 		break;
1090 	case 4:
1091 		op->val = *(u32 *)op->addr.reg;
1092 		break;
1093 	case 8:
1094 		op->val = *(u64 *)op->addr.reg;
1095 		break;
1096 	}
1097 }
1098 
emulator_get_fpu(void)1099 static void emulator_get_fpu(void)
1100 {
1101 	fpregs_lock();
1102 
1103 	fpregs_assert_state_consistent();
1104 	if (test_thread_flag(TIF_NEED_FPU_LOAD))
1105 		switch_fpu_return();
1106 }
1107 
emulator_put_fpu(void)1108 static void emulator_put_fpu(void)
1109 {
1110 	fpregs_unlock();
1111 }
1112 
read_sse_reg(sse128_t * data,int reg)1113 static void read_sse_reg(sse128_t *data, int reg)
1114 {
1115 	emulator_get_fpu();
1116 	switch (reg) {
1117 	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
1118 	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
1119 	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
1120 	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
1121 	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
1122 	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
1123 	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
1124 	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
1125 #ifdef CONFIG_X86_64
1126 	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
1127 	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
1128 	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
1129 	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
1130 	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
1131 	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
1132 	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
1133 	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
1134 #endif
1135 	default: BUG();
1136 	}
1137 	emulator_put_fpu();
1138 }
1139 
write_sse_reg(sse128_t * data,int reg)1140 static void write_sse_reg(sse128_t *data, int reg)
1141 {
1142 	emulator_get_fpu();
1143 	switch (reg) {
1144 	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
1145 	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
1146 	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
1147 	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
1148 	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
1149 	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
1150 	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
1151 	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
1152 #ifdef CONFIG_X86_64
1153 	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
1154 	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
1155 	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
1156 	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
1157 	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
1158 	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
1159 	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
1160 	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
1161 #endif
1162 	default: BUG();
1163 	}
1164 	emulator_put_fpu();
1165 }
1166 
read_mmx_reg(u64 * data,int reg)1167 static void read_mmx_reg(u64 *data, int reg)
1168 {
1169 	emulator_get_fpu();
1170 	switch (reg) {
1171 	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
1172 	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
1173 	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
1174 	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
1175 	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
1176 	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
1177 	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
1178 	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
1179 	default: BUG();
1180 	}
1181 	emulator_put_fpu();
1182 }
1183 
write_mmx_reg(u64 * data,int reg)1184 static void write_mmx_reg(u64 *data, int reg)
1185 {
1186 	emulator_get_fpu();
1187 	switch (reg) {
1188 	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
1189 	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
1190 	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
1191 	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
1192 	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
1193 	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
1194 	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
1195 	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
1196 	default: BUG();
1197 	}
1198 	emulator_put_fpu();
1199 }
1200 
em_fninit(struct x86_emulate_ctxt * ctxt)1201 static int em_fninit(struct x86_emulate_ctxt *ctxt)
1202 {
1203 	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1204 		return emulate_nm(ctxt);
1205 
1206 	emulator_get_fpu();
1207 	asm volatile("fninit");
1208 	emulator_put_fpu();
1209 	return X86EMUL_CONTINUE;
1210 }
1211 
em_fnstcw(struct x86_emulate_ctxt * ctxt)1212 static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
1213 {
1214 	u16 fcw;
1215 
1216 	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1217 		return emulate_nm(ctxt);
1218 
1219 	emulator_get_fpu();
1220 	asm volatile("fnstcw %0": "+m"(fcw));
1221 	emulator_put_fpu();
1222 
1223 	ctxt->dst.val = fcw;
1224 
1225 	return X86EMUL_CONTINUE;
1226 }
1227 
em_fnstsw(struct x86_emulate_ctxt * ctxt)1228 static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
1229 {
1230 	u16 fsw;
1231 
1232 	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
1233 		return emulate_nm(ctxt);
1234 
1235 	emulator_get_fpu();
1236 	asm volatile("fnstsw %0": "+m"(fsw));
1237 	emulator_put_fpu();
1238 
1239 	ctxt->dst.val = fsw;
1240 
1241 	return X86EMUL_CONTINUE;
1242 }
1243 
decode_register_operand(struct x86_emulate_ctxt * ctxt,struct operand * op)1244 static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1245 				    struct operand *op)
1246 {
1247 	unsigned reg = ctxt->modrm_reg;
1248 
1249 	if (!(ctxt->d & ModRM))
1250 		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
1251 
1252 	if (ctxt->d & Sse) {
1253 		op->type = OP_XMM;
1254 		op->bytes = 16;
1255 		op->addr.xmm = reg;
1256 		read_sse_reg(&op->vec_val, reg);
1257 		return;
1258 	}
1259 	if (ctxt->d & Mmx) {
1260 		reg &= 7;
1261 		op->type = OP_MM;
1262 		op->bytes = 8;
1263 		op->addr.mm = reg;
1264 		return;
1265 	}
1266 
1267 	op->type = OP_REG;
1268 	op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1269 	op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
1270 
1271 	fetch_register_operand(op);
1272 	op->orig_val = op->val;
1273 }
1274 
adjust_modrm_seg(struct x86_emulate_ctxt * ctxt,int base_reg)1275 static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
1276 {
1277 	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
1278 		ctxt->modrm_seg = VCPU_SREG_SS;
1279 }
1280 
decode_modrm(struct x86_emulate_ctxt * ctxt,struct operand * op)1281 static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1282 			struct operand *op)
1283 {
1284 	u8 sib;
1285 	int index_reg, base_reg, scale;
1286 	int rc = X86EMUL_CONTINUE;
1287 	ulong modrm_ea = 0;
1288 
1289 	ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
1290 	index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
1291 	base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
1292 
1293 	ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
1294 	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
1295 	ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
1296 	ctxt->modrm_seg = VCPU_SREG_DS;
1297 
1298 	if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
1299 		op->type = OP_REG;
1300 		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1301 		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
1302 				ctxt->d & ByteOp);
1303 		if (ctxt->d & Sse) {
1304 			op->type = OP_XMM;
1305 			op->bytes = 16;
1306 			op->addr.xmm = ctxt->modrm_rm;
1307 			read_sse_reg(&op->vec_val, ctxt->modrm_rm);
1308 			return rc;
1309 		}
1310 		if (ctxt->d & Mmx) {
1311 			op->type = OP_MM;
1312 			op->bytes = 8;
1313 			op->addr.mm = ctxt->modrm_rm & 7;
1314 			return rc;
1315 		}
1316 		fetch_register_operand(op);
1317 		return rc;
1318 	}
1319 
1320 	op->type = OP_MEM;
1321 
1322 	if (ctxt->ad_bytes == 2) {
1323 		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
1324 		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
1325 		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
1326 		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1327 
1328 		/* 16-bit ModR/M decode. */
1329 		switch (ctxt->modrm_mod) {
1330 		case 0:
1331 			if (ctxt->modrm_rm == 6)
1332 				modrm_ea += insn_fetch(u16, ctxt);
1333 			break;
1334 		case 1:
1335 			modrm_ea += insn_fetch(s8, ctxt);
1336 			break;
1337 		case 2:
1338 			modrm_ea += insn_fetch(u16, ctxt);
1339 			break;
1340 		}
1341 		switch (ctxt->modrm_rm) {
1342 		case 0:
1343 			modrm_ea += bx + si;
1344 			break;
1345 		case 1:
1346 			modrm_ea += bx + di;
1347 			break;
1348 		case 2:
1349 			modrm_ea += bp + si;
1350 			break;
1351 		case 3:
1352 			modrm_ea += bp + di;
1353 			break;
1354 		case 4:
1355 			modrm_ea += si;
1356 			break;
1357 		case 5:
1358 			modrm_ea += di;
1359 			break;
1360 		case 6:
1361 			if (ctxt->modrm_mod != 0)
1362 				modrm_ea += bp;
1363 			break;
1364 		case 7:
1365 			modrm_ea += bx;
1366 			break;
1367 		}
1368 		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
1369 		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
1370 			ctxt->modrm_seg = VCPU_SREG_SS;
1371 		modrm_ea = (u16)modrm_ea;
1372 	} else {
1373 		/* 32/64-bit ModR/M decode. */
1374 		if ((ctxt->modrm_rm & 7) == 4) {
1375 			sib = insn_fetch(u8, ctxt);
1376 			index_reg |= (sib >> 3) & 7;
1377 			base_reg |= sib & 7;
1378 			scale = sib >> 6;
1379 
1380 			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1381 				modrm_ea += insn_fetch(s32, ctxt);
1382 			else {
1383 				modrm_ea += reg_read(ctxt, base_reg);
1384 				adjust_modrm_seg(ctxt, base_reg);
1385 				/* Increment ESP on POP [ESP] */
1386 				if ((ctxt->d & IncSP) &&
1387 				    base_reg == VCPU_REGS_RSP)
1388 					modrm_ea += ctxt->op_bytes;
1389 			}
1390 			if (index_reg != 4)
1391 				modrm_ea += reg_read(ctxt, index_reg) << scale;
1392 		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1393 			modrm_ea += insn_fetch(s32, ctxt);
1394 			if (ctxt->mode == X86EMUL_MODE_PROT64)
1395 				ctxt->rip_relative = 1;
1396 		} else {
1397 			base_reg = ctxt->modrm_rm;
1398 			modrm_ea += reg_read(ctxt, base_reg);
1399 			adjust_modrm_seg(ctxt, base_reg);
1400 		}
1401 		switch (ctxt->modrm_mod) {
1402 		case 1:
1403 			modrm_ea += insn_fetch(s8, ctxt);
1404 			break;
1405 		case 2:
1406 			modrm_ea += insn_fetch(s32, ctxt);
1407 			break;
1408 		}
1409 	}
1410 	op->addr.mem.ea = modrm_ea;
1411 	if (ctxt->ad_bytes != 8)
1412 		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
1413 
1414 done:
1415 	return rc;
1416 }
1417 
decode_abs(struct x86_emulate_ctxt * ctxt,struct operand * op)1418 static int decode_abs(struct x86_emulate_ctxt *ctxt,
1419 		      struct operand *op)
1420 {
1421 	int rc = X86EMUL_CONTINUE;
1422 
1423 	op->type = OP_MEM;
1424 	switch (ctxt->ad_bytes) {
1425 	case 2:
1426 		op->addr.mem.ea = insn_fetch(u16, ctxt);
1427 		break;
1428 	case 4:
1429 		op->addr.mem.ea = insn_fetch(u32, ctxt);
1430 		break;
1431 	case 8:
1432 		op->addr.mem.ea = insn_fetch(u64, ctxt);
1433 		break;
1434 	}
1435 done:
1436 	return rc;
1437 }
1438 
fetch_bit_operand(struct x86_emulate_ctxt * ctxt)1439 static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1440 {
1441 	long sv = 0, mask;
1442 
1443 	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1444 		mask = ~((long)ctxt->dst.bytes * 8 - 1);
1445 
1446 		if (ctxt->src.bytes == 2)
1447 			sv = (s16)ctxt->src.val & (s16)mask;
1448 		else if (ctxt->src.bytes == 4)
1449 			sv = (s32)ctxt->src.val & (s32)mask;
1450 		else
1451 			sv = (s64)ctxt->src.val & (s64)mask;
1452 
1453 		ctxt->dst.addr.mem.ea = address_mask(ctxt,
1454 					   ctxt->dst.addr.mem.ea + (sv >> 3));
1455 	}
1456 
1457 	/* only subword offset */
1458 	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1459 }
1460 
read_emulated(struct x86_emulate_ctxt * ctxt,unsigned long addr,void * dest,unsigned size)1461 static int read_emulated(struct x86_emulate_ctxt *ctxt,
1462 			 unsigned long addr, void *dest, unsigned size)
1463 {
1464 	int rc;
1465 	struct read_cache *mc = &ctxt->mem_read;
1466 
1467 	if (mc->pos < mc->end)
1468 		goto read_cached;
1469 
1470 	WARN_ON((mc->end + size) >= sizeof(mc->data));
1471 
1472 	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
1473 				      &ctxt->exception);
1474 	if (rc != X86EMUL_CONTINUE)
1475 		return rc;
1476 
1477 	mc->end += size;
1478 
1479 read_cached:
1480 	memcpy(dest, mc->data + mc->pos, size);
1481 	mc->pos += size;
1482 	return X86EMUL_CONTINUE;
1483 }
1484 
segmented_read(struct x86_emulate_ctxt * ctxt,struct segmented_address addr,void * data,unsigned size)1485 static int segmented_read(struct x86_emulate_ctxt *ctxt,
1486 			  struct segmented_address addr,
1487 			  void *data,
1488 			  unsigned size)
1489 {
1490 	int rc;
1491 	ulong linear;
1492 
1493 	rc = linearize(ctxt, addr, size, false, &linear);
1494 	if (rc != X86EMUL_CONTINUE)
1495 		return rc;
1496 	return read_emulated(ctxt, linear, data, size);
1497 }
1498 
segmented_write(struct x86_emulate_ctxt * ctxt,struct segmented_address addr,const void * data,unsigned size)1499 static int segmented_write(struct x86_emulate_ctxt *ctxt,
1500 			   struct segmented_address addr,
1501 			   const void *data,
1502 			   unsigned size)
1503 {
1504 	int rc;
1505 	ulong linear;
1506 
1507 	rc = linearize(ctxt, addr, size, true, &linear);
1508 	if (rc != X86EMUL_CONTINUE)
1509 		return rc;
1510 	return ctxt->ops->write_emulated(ctxt, linear, data, size,
1511 					 &ctxt->exception);
1512 }
1513 
segmented_cmpxchg(struct x86_emulate_ctxt * ctxt,struct segmented_address addr,const void * orig_data,const void * data,unsigned size)1514 static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
1515 			     struct segmented_address addr,
1516 			     const void *orig_data, const void *data,
1517 			     unsigned size)
1518 {
1519 	int rc;
1520 	ulong linear;
1521 
1522 	rc = linearize(ctxt, addr, size, true, &linear);
1523 	if (rc != X86EMUL_CONTINUE)
1524 		return rc;
1525 	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
1526 					   size, &ctxt->exception);
1527 }
1528 
pio_in_emulated(struct x86_emulate_ctxt * ctxt,unsigned int size,unsigned short port,void * dest)1529 static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
1530 			   unsigned int size, unsigned short port,
1531 			   void *dest)
1532 {
1533 	struct read_cache *rc = &ctxt->io_read;
1534 
1535 	if (rc->pos == rc->end) { /* refill pio read ahead */
1536 		unsigned int in_page, n;
1537 		unsigned int count = ctxt->rep_prefix ?
1538 			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1539 		in_page = (ctxt->eflags & X86_EFLAGS_DF) ?
1540 			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
1541 			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1542 		n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
1543 		if (n == 0)
1544 			n = 1;
1545 		rc->pos = rc->end = 0;
1546 		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1547 			return 0;
1548 		rc->end = n * size;
1549 	}
1550 
1551 	if (ctxt->rep_prefix && (ctxt->d & String) &&
1552 	    !(ctxt->eflags & X86_EFLAGS_DF)) {
1553 		ctxt->dst.data = rc->data + rc->pos;
1554 		ctxt->dst.type = OP_MEM_STR;
1555 		ctxt->dst.count = (rc->end - rc->pos) / size;
1556 		rc->pos = rc->end;
1557 	} else {
1558 		memcpy(dest, rc->data + rc->pos, size);
1559 		rc->pos += size;
1560 	}
1561 	return 1;
1562 }
1563 
read_interrupt_descriptor(struct x86_emulate_ctxt * ctxt,u16 index,struct desc_struct * desc)1564 static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
1565 				     u16 index, struct desc_struct *desc)
1566 {
1567 	struct desc_ptr dt;
1568 	ulong addr;
1569 
1570 	ctxt->ops->get_idt(ctxt, &dt);
1571 
1572 	if (dt.size < index * 8 + 7)
1573 		return emulate_gp(ctxt, index << 3 | 0x2);
1574 
1575 	addr = dt.address + index * 8;
1576 	return linear_read_system(ctxt, addr, desc, sizeof(*desc));
1577 }
1578 
get_descriptor_table_ptr(struct x86_emulate_ctxt * ctxt,u16 selector,struct desc_ptr * dt)1579 static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
1580 				     u16 selector, struct desc_ptr *dt)
1581 {
1582 	const struct x86_emulate_ops *ops = ctxt->ops;
1583 	u32 base3 = 0;
1584 
1585 	if (selector & 1 << 2) {
1586 		struct desc_struct desc;
1587 		u16 sel;
1588 
1589 		memset(dt, 0, sizeof(*dt));
1590 		if (!ops->get_segment(ctxt, &sel, &desc, &base3,
1591 				      VCPU_SREG_LDTR))
1592 			return;
1593 
1594 		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1595 		dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
1596 	} else
1597 		ops->get_gdt(ctxt, dt);
1598 }
1599 
get_descriptor_ptr(struct x86_emulate_ctxt * ctxt,u16 selector,ulong * desc_addr_p)1600 static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
1601 			      u16 selector, ulong *desc_addr_p)
1602 {
1603 	struct desc_ptr dt;
1604 	u16 index = selector >> 3;
1605 	ulong addr;
1606 
1607 	get_descriptor_table_ptr(ctxt, selector, &dt);
1608 
1609 	if (dt.size < index * 8 + 7)
1610 		return emulate_gp(ctxt, selector & 0xfffc);
1611 
1612 	addr = dt.address + index * 8;
1613 
1614 #ifdef CONFIG_X86_64
1615 	if (addr >> 32 != 0) {
1616 		u64 efer = 0;
1617 
1618 		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
1619 		if (!(efer & EFER_LMA))
1620 			addr &= (u32)-1;
1621 	}
1622 #endif
1623 
1624 	*desc_addr_p = addr;
1625 	return X86EMUL_CONTINUE;
1626 }
1627 
1628 /* allowed just for 8 bytes segments */
read_segment_descriptor(struct x86_emulate_ctxt * ctxt,u16 selector,struct desc_struct * desc,ulong * desc_addr_p)1629 static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1630 				   u16 selector, struct desc_struct *desc,
1631 				   ulong *desc_addr_p)
1632 {
1633 	int rc;
1634 
1635 	rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
1636 	if (rc != X86EMUL_CONTINUE)
1637 		return rc;
1638 
1639 	return linear_read_system(ctxt, *desc_addr_p, desc, sizeof(*desc));
1640 }
1641 
1642 /* allowed just for 8 bytes segments */
write_segment_descriptor(struct x86_emulate_ctxt * ctxt,u16 selector,struct desc_struct * desc)1643 static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1644 				    u16 selector, struct desc_struct *desc)
1645 {
1646 	int rc;
1647 	ulong addr;
1648 
1649 	rc = get_descriptor_ptr(ctxt, selector, &addr);
1650 	if (rc != X86EMUL_CONTINUE)
1651 		return rc;
1652 
1653 	return linear_write_system(ctxt, addr, desc, sizeof(*desc));
1654 }
1655 
__load_segment_descriptor(struct x86_emulate_ctxt * ctxt,u16 selector,int seg,u8 cpl,enum x86_transfer_type transfer,struct desc_struct * desc)1656 static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1657 				     u16 selector, int seg, u8 cpl,
1658 				     enum x86_transfer_type transfer,
1659 				     struct desc_struct *desc)
1660 {
1661 	struct desc_struct seg_desc, old_desc;
1662 	u8 dpl, rpl;
1663 	unsigned err_vec = GP_VECTOR;
1664 	u32 err_code = 0;
1665 	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1666 	ulong desc_addr;
1667 	int ret;
1668 	u16 dummy;
1669 	u32 base3 = 0;
1670 
1671 	memset(&seg_desc, 0, sizeof(seg_desc));
1672 
1673 	if (ctxt->mode == X86EMUL_MODE_REAL) {
1674 		/* set real mode segment descriptor (keep limit etc. for
1675 		 * unreal mode) */
1676 		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1677 		set_desc_base(&seg_desc, selector << 4);
1678 		goto load;
1679 	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
1680 		/* VM86 needs a clean new segment descriptor */
1681 		set_desc_base(&seg_desc, selector << 4);
1682 		set_desc_limit(&seg_desc, 0xffff);
1683 		seg_desc.type = 3;
1684 		seg_desc.p = 1;
1685 		seg_desc.s = 1;
1686 		seg_desc.dpl = 3;
1687 		goto load;
1688 	}
1689 
1690 	rpl = selector & 3;
1691 
1692 	/* TR should be in GDT only */
1693 	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1694 		goto exception;
1695 
1696 	/* NULL selector is not valid for TR, CS and (except for long mode) SS */
1697 	if (null_selector) {
1698 		if (seg == VCPU_SREG_CS || seg == VCPU_SREG_TR)
1699 			goto exception;
1700 
1701 		if (seg == VCPU_SREG_SS) {
1702 			if (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl)
1703 				goto exception;
1704 
1705 			/*
1706 			 * ctxt->ops->set_segment expects the CPL to be in
1707 			 * SS.DPL, so fake an expand-up 32-bit data segment.
1708 			 */
1709 			seg_desc.type = 3;
1710 			seg_desc.p = 1;
1711 			seg_desc.s = 1;
1712 			seg_desc.dpl = cpl;
1713 			seg_desc.d = 1;
1714 			seg_desc.g = 1;
1715 		}
1716 
1717 		/* Skip all following checks */
1718 		goto load;
1719 	}
1720 
1721 	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1722 	if (ret != X86EMUL_CONTINUE)
1723 		return ret;
1724 
1725 	err_code = selector & 0xfffc;
1726 	err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
1727 							   GP_VECTOR;
1728 
1729 	/* can't load system descriptor into segment selector */
1730 	if (seg <= VCPU_SREG_GS && !seg_desc.s) {
1731 		if (transfer == X86_TRANSFER_CALL_JMP)
1732 			return X86EMUL_UNHANDLEABLE;
1733 		goto exception;
1734 	}
1735 
1736 	if (!seg_desc.p) {
1737 		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1738 		goto exception;
1739 	}
1740 
1741 	dpl = seg_desc.dpl;
1742 
1743 	switch (seg) {
1744 	case VCPU_SREG_SS:
1745 		/*
1746 		 * segment is not a writable data segment or segment
1747 		 * selector's RPL != CPL or segment selector's RPL != CPL
1748 		 */
1749 		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1750 			goto exception;
1751 		break;
1752 	case VCPU_SREG_CS:
1753 		if (!(seg_desc.type & 8))
1754 			goto exception;
1755 
1756 		if (seg_desc.type & 4) {
1757 			/* conforming */
1758 			if (dpl > cpl)
1759 				goto exception;
1760 		} else {
1761 			/* nonconforming */
1762 			if (rpl > cpl || dpl != cpl)
1763 				goto exception;
1764 		}
1765 		/* in long-mode d/b must be clear if l is set */
1766 		if (seg_desc.d && seg_desc.l) {
1767 			u64 efer = 0;
1768 
1769 			ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
1770 			if (efer & EFER_LMA)
1771 				goto exception;
1772 		}
1773 
1774 		/* CS(RPL) <- CPL */
1775 		selector = (selector & 0xfffc) | cpl;
1776 		break;
1777 	case VCPU_SREG_TR:
1778 		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1779 			goto exception;
1780 		old_desc = seg_desc;
1781 		seg_desc.type |= 2; /* busy */
1782 		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
1783 						  sizeof(seg_desc), &ctxt->exception);
1784 		if (ret != X86EMUL_CONTINUE)
1785 			return ret;
1786 		break;
1787 	case VCPU_SREG_LDTR:
1788 		if (seg_desc.s || seg_desc.type != 2)
1789 			goto exception;
1790 		break;
1791 	default: /*  DS, ES, FS, or GS */
1792 		/*
1793 		 * segment is not a data or readable code segment or
1794 		 * ((segment is a data or nonconforming code segment)
1795 		 * and (both RPL and CPL > DPL))
1796 		 */
1797 		if ((seg_desc.type & 0xa) == 0x8 ||
1798 		    (((seg_desc.type & 0xc) != 0xc) &&
1799 		     (rpl > dpl && cpl > dpl)))
1800 			goto exception;
1801 		break;
1802 	}
1803 
1804 	if (seg_desc.s) {
1805 		/* mark segment as accessed */
1806 		if (!(seg_desc.type & 1)) {
1807 			seg_desc.type |= 1;
1808 			ret = write_segment_descriptor(ctxt, selector,
1809 						       &seg_desc);
1810 			if (ret != X86EMUL_CONTINUE)
1811 				return ret;
1812 		}
1813 	} else if (ctxt->mode == X86EMUL_MODE_PROT64) {
1814 		ret = linear_read_system(ctxt, desc_addr+8, &base3, sizeof(base3));
1815 		if (ret != X86EMUL_CONTINUE)
1816 			return ret;
1817 		if (emul_is_noncanonical_address(get_desc_base(&seg_desc) |
1818 				((u64)base3 << 32), ctxt))
1819 			return emulate_gp(ctxt, 0);
1820 	}
1821 load:
1822 	ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
1823 	if (desc)
1824 		*desc = seg_desc;
1825 	return X86EMUL_CONTINUE;
1826 exception:
1827 	return emulate_exception(ctxt, err_vec, err_code, true);
1828 }
1829 
load_segment_descriptor(struct x86_emulate_ctxt * ctxt,u16 selector,int seg)1830 static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1831 				   u16 selector, int seg)
1832 {
1833 	u8 cpl = ctxt->ops->cpl(ctxt);
1834 
1835 	/*
1836 	 * None of MOV, POP and LSS can load a NULL selector in CPL=3, but
1837 	 * they can load it at CPL<3 (Intel's manual says only LSS can,
1838 	 * but it's wrong).
1839 	 *
1840 	 * However, the Intel manual says that putting IST=1/DPL=3 in
1841 	 * an interrupt gate will result in SS=3 (the AMD manual instead
1842 	 * says it doesn't), so allow SS=3 in __load_segment_descriptor
1843 	 * and only forbid it here.
1844 	 */
1845 	if (seg == VCPU_SREG_SS && selector == 3 &&
1846 	    ctxt->mode == X86EMUL_MODE_PROT64)
1847 		return emulate_exception(ctxt, GP_VECTOR, 0, true);
1848 
1849 	return __load_segment_descriptor(ctxt, selector, seg, cpl,
1850 					 X86_TRANSFER_NONE, NULL);
1851 }
1852 
write_register_operand(struct operand * op)1853 static void write_register_operand(struct operand *op)
1854 {
1855 	return assign_register(op->addr.reg, op->val, op->bytes);
1856 }
1857 
writeback(struct x86_emulate_ctxt * ctxt,struct operand * op)1858 static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1859 {
1860 	switch (op->type) {
1861 	case OP_REG:
1862 		write_register_operand(op);
1863 		break;
1864 	case OP_MEM:
1865 		if (ctxt->lock_prefix)
1866 			return segmented_cmpxchg(ctxt,
1867 						 op->addr.mem,
1868 						 &op->orig_val,
1869 						 &op->val,
1870 						 op->bytes);
1871 		else
1872 			return segmented_write(ctxt,
1873 					       op->addr.mem,
1874 					       &op->val,
1875 					       op->bytes);
1876 		break;
1877 	case OP_MEM_STR:
1878 		return segmented_write(ctxt,
1879 				       op->addr.mem,
1880 				       op->data,
1881 				       op->bytes * op->count);
1882 		break;
1883 	case OP_XMM:
1884 		write_sse_reg(&op->vec_val, op->addr.xmm);
1885 		break;
1886 	case OP_MM:
1887 		write_mmx_reg(&op->mm_val, op->addr.mm);
1888 		break;
1889 	case OP_NONE:
1890 		/* no writeback */
1891 		break;
1892 	default:
1893 		break;
1894 	}
1895 	return X86EMUL_CONTINUE;
1896 }
1897 
push(struct x86_emulate_ctxt * ctxt,void * data,int bytes)1898 static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1899 {
1900 	struct segmented_address addr;
1901 
1902 	rsp_increment(ctxt, -bytes);
1903 	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1904 	addr.seg = VCPU_SREG_SS;
1905 
1906 	return segmented_write(ctxt, addr, data, bytes);
1907 }
1908 
em_push(struct x86_emulate_ctxt * ctxt)1909 static int em_push(struct x86_emulate_ctxt *ctxt)
1910 {
1911 	/* Disable writeback. */
1912 	ctxt->dst.type = OP_NONE;
1913 	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1914 }
1915 
emulate_pop(struct x86_emulate_ctxt * ctxt,void * dest,int len)1916 static int emulate_pop(struct x86_emulate_ctxt *ctxt,
1917 		       void *dest, int len)
1918 {
1919 	int rc;
1920 	struct segmented_address addr;
1921 
1922 	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1923 	addr.seg = VCPU_SREG_SS;
1924 	rc = segmented_read(ctxt, addr, dest, len);
1925 	if (rc != X86EMUL_CONTINUE)
1926 		return rc;
1927 
1928 	rsp_increment(ctxt, len);
1929 	return rc;
1930 }
1931 
em_pop(struct x86_emulate_ctxt * ctxt)1932 static int em_pop(struct x86_emulate_ctxt *ctxt)
1933 {
1934 	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1935 }
1936 
emulate_popf(struct x86_emulate_ctxt * ctxt,void * dest,int len)1937 static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1938 			void *dest, int len)
1939 {
1940 	int rc;
1941 	unsigned long val, change_mask;
1942 	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
1943 	int cpl = ctxt->ops->cpl(ctxt);
1944 
1945 	rc = emulate_pop(ctxt, &val, len);
1946 	if (rc != X86EMUL_CONTINUE)
1947 		return rc;
1948 
1949 	change_mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
1950 		      X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF |
1951 		      X86_EFLAGS_TF | X86_EFLAGS_DF | X86_EFLAGS_NT |
1952 		      X86_EFLAGS_AC | X86_EFLAGS_ID;
1953 
1954 	switch(ctxt->mode) {
1955 	case X86EMUL_MODE_PROT64:
1956 	case X86EMUL_MODE_PROT32:
1957 	case X86EMUL_MODE_PROT16:
1958 		if (cpl == 0)
1959 			change_mask |= X86_EFLAGS_IOPL;
1960 		if (cpl <= iopl)
1961 			change_mask |= X86_EFLAGS_IF;
1962 		break;
1963 	case X86EMUL_MODE_VM86:
1964 		if (iopl < 3)
1965 			return emulate_gp(ctxt, 0);
1966 		change_mask |= X86_EFLAGS_IF;
1967 		break;
1968 	default: /* real mode */
1969 		change_mask |= (X86_EFLAGS_IOPL | X86_EFLAGS_IF);
1970 		break;
1971 	}
1972 
1973 	*(unsigned long *)dest =
1974 		(ctxt->eflags & ~change_mask) | (val & change_mask);
1975 
1976 	return rc;
1977 }
1978 
em_popf(struct x86_emulate_ctxt * ctxt)1979 static int em_popf(struct x86_emulate_ctxt *ctxt)
1980 {
1981 	ctxt->dst.type = OP_REG;
1982 	ctxt->dst.addr.reg = &ctxt->eflags;
1983 	ctxt->dst.bytes = ctxt->op_bytes;
1984 	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1985 }
1986 
em_enter(struct x86_emulate_ctxt * ctxt)1987 static int em_enter(struct x86_emulate_ctxt *ctxt)
1988 {
1989 	int rc;
1990 	unsigned frame_size = ctxt->src.val;
1991 	unsigned nesting_level = ctxt->src2.val & 31;
1992 	ulong rbp;
1993 
1994 	if (nesting_level)
1995 		return X86EMUL_UNHANDLEABLE;
1996 
1997 	rbp = reg_read(ctxt, VCPU_REGS_RBP);
1998 	rc = push(ctxt, &rbp, stack_size(ctxt));
1999 	if (rc != X86EMUL_CONTINUE)
2000 		return rc;
2001 	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
2002 		      stack_mask(ctxt));
2003 	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
2004 		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
2005 		      stack_mask(ctxt));
2006 	return X86EMUL_CONTINUE;
2007 }
2008 
em_leave(struct x86_emulate_ctxt * ctxt)2009 static int em_leave(struct x86_emulate_ctxt *ctxt)
2010 {
2011 	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
2012 		      stack_mask(ctxt));
2013 	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
2014 }
2015 
em_push_sreg(struct x86_emulate_ctxt * ctxt)2016 static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
2017 {
2018 	int seg = ctxt->src2.val;
2019 
2020 	ctxt->src.val = get_segment_selector(ctxt, seg);
2021 	if (ctxt->op_bytes == 4) {
2022 		rsp_increment(ctxt, -2);
2023 		ctxt->op_bytes = 2;
2024 	}
2025 
2026 	return em_push(ctxt);
2027 }
2028 
em_pop_sreg(struct x86_emulate_ctxt * ctxt)2029 static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
2030 {
2031 	int seg = ctxt->src2.val;
2032 	unsigned long selector;
2033 	int rc;
2034 
2035 	rc = emulate_pop(ctxt, &selector, 2);
2036 	if (rc != X86EMUL_CONTINUE)
2037 		return rc;
2038 
2039 	if (ctxt->modrm_reg == VCPU_SREG_SS)
2040 		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
2041 	if (ctxt->op_bytes > 2)
2042 		rsp_increment(ctxt, ctxt->op_bytes - 2);
2043 
2044 	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
2045 	return rc;
2046 }
2047 
em_pusha(struct x86_emulate_ctxt * ctxt)2048 static int em_pusha(struct x86_emulate_ctxt *ctxt)
2049 {
2050 	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
2051 	int rc = X86EMUL_CONTINUE;
2052 	int reg = VCPU_REGS_RAX;
2053 
2054 	while (reg <= VCPU_REGS_RDI) {
2055 		(reg == VCPU_REGS_RSP) ?
2056 		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
2057 
2058 		rc = em_push(ctxt);
2059 		if (rc != X86EMUL_CONTINUE)
2060 			return rc;
2061 
2062 		++reg;
2063 	}
2064 
2065 	return rc;
2066 }
2067 
em_pushf(struct x86_emulate_ctxt * ctxt)2068 static int em_pushf(struct x86_emulate_ctxt *ctxt)
2069 {
2070 	ctxt->src.val = (unsigned long)ctxt->eflags & ~X86_EFLAGS_VM;
2071 	return em_push(ctxt);
2072 }
2073 
em_popa(struct x86_emulate_ctxt * ctxt)2074 static int em_popa(struct x86_emulate_ctxt *ctxt)
2075 {
2076 	int rc = X86EMUL_CONTINUE;
2077 	int reg = VCPU_REGS_RDI;
2078 	u32 val;
2079 
2080 	while (reg >= VCPU_REGS_RAX) {
2081 		if (reg == VCPU_REGS_RSP) {
2082 			rsp_increment(ctxt, ctxt->op_bytes);
2083 			--reg;
2084 		}
2085 
2086 		rc = emulate_pop(ctxt, &val, ctxt->op_bytes);
2087 		if (rc != X86EMUL_CONTINUE)
2088 			break;
2089 		assign_register(reg_rmw(ctxt, reg), val, ctxt->op_bytes);
2090 		--reg;
2091 	}
2092 	return rc;
2093 }
2094 
__emulate_int_real(struct x86_emulate_ctxt * ctxt,int irq)2095 static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
2096 {
2097 	const struct x86_emulate_ops *ops = ctxt->ops;
2098 	int rc;
2099 	struct desc_ptr dt;
2100 	gva_t cs_addr;
2101 	gva_t eip_addr;
2102 	u16 cs, eip;
2103 
2104 	/* TODO: Add limit checks */
2105 	ctxt->src.val = ctxt->eflags;
2106 	rc = em_push(ctxt);
2107 	if (rc != X86EMUL_CONTINUE)
2108 		return rc;
2109 
2110 	ctxt->eflags &= ~(X86_EFLAGS_IF | X86_EFLAGS_TF | X86_EFLAGS_AC);
2111 
2112 	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
2113 	rc = em_push(ctxt);
2114 	if (rc != X86EMUL_CONTINUE)
2115 		return rc;
2116 
2117 	ctxt->src.val = ctxt->_eip;
2118 	rc = em_push(ctxt);
2119 	if (rc != X86EMUL_CONTINUE)
2120 		return rc;
2121 
2122 	ops->get_idt(ctxt, &dt);
2123 
2124 	eip_addr = dt.address + (irq << 2);
2125 	cs_addr = dt.address + (irq << 2) + 2;
2126 
2127 	rc = linear_read_system(ctxt, cs_addr, &cs, 2);
2128 	if (rc != X86EMUL_CONTINUE)
2129 		return rc;
2130 
2131 	rc = linear_read_system(ctxt, eip_addr, &eip, 2);
2132 	if (rc != X86EMUL_CONTINUE)
2133 		return rc;
2134 
2135 	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
2136 	if (rc != X86EMUL_CONTINUE)
2137 		return rc;
2138 
2139 	ctxt->_eip = eip;
2140 
2141 	return rc;
2142 }
2143 
emulate_int_real(struct x86_emulate_ctxt * ctxt,int irq)2144 int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
2145 {
2146 	int rc;
2147 
2148 	invalidate_registers(ctxt);
2149 	rc = __emulate_int_real(ctxt, irq);
2150 	if (rc == X86EMUL_CONTINUE)
2151 		writeback_registers(ctxt);
2152 	return rc;
2153 }
2154 
emulate_int(struct x86_emulate_ctxt * ctxt,int irq)2155 static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
2156 {
2157 	switch(ctxt->mode) {
2158 	case X86EMUL_MODE_REAL:
2159 		return __emulate_int_real(ctxt, irq);
2160 	case X86EMUL_MODE_VM86:
2161 	case X86EMUL_MODE_PROT16:
2162 	case X86EMUL_MODE_PROT32:
2163 	case X86EMUL_MODE_PROT64:
2164 	default:
2165 		/* Protected mode interrupts unimplemented yet */
2166 		return X86EMUL_UNHANDLEABLE;
2167 	}
2168 }
2169 
emulate_iret_real(struct x86_emulate_ctxt * ctxt)2170 static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
2171 {
2172 	int rc = X86EMUL_CONTINUE;
2173 	unsigned long temp_eip = 0;
2174 	unsigned long temp_eflags = 0;
2175 	unsigned long cs = 0;
2176 	unsigned long mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
2177 			     X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_TF |
2178 			     X86_EFLAGS_IF | X86_EFLAGS_DF | X86_EFLAGS_OF |
2179 			     X86_EFLAGS_IOPL | X86_EFLAGS_NT | X86_EFLAGS_RF |
2180 			     X86_EFLAGS_AC | X86_EFLAGS_ID |
2181 			     X86_EFLAGS_FIXED;
2182 	unsigned long vm86_mask = X86_EFLAGS_VM | X86_EFLAGS_VIF |
2183 				  X86_EFLAGS_VIP;
2184 
2185 	/* TODO: Add stack limit check */
2186 
2187 	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
2188 
2189 	if (rc != X86EMUL_CONTINUE)
2190 		return rc;
2191 
2192 	if (temp_eip & ~0xffff)
2193 		return emulate_gp(ctxt, 0);
2194 
2195 	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2196 
2197 	if (rc != X86EMUL_CONTINUE)
2198 		return rc;
2199 
2200 	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
2201 
2202 	if (rc != X86EMUL_CONTINUE)
2203 		return rc;
2204 
2205 	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2206 
2207 	if (rc != X86EMUL_CONTINUE)
2208 		return rc;
2209 
2210 	ctxt->_eip = temp_eip;
2211 
2212 	if (ctxt->op_bytes == 4)
2213 		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
2214 	else if (ctxt->op_bytes == 2) {
2215 		ctxt->eflags &= ~0xffff;
2216 		ctxt->eflags |= temp_eflags;
2217 	}
2218 
2219 	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
2220 	ctxt->eflags |= X86_EFLAGS_FIXED;
2221 	ctxt->ops->set_nmi_mask(ctxt, false);
2222 
2223 	return rc;
2224 }
2225 
em_iret(struct x86_emulate_ctxt * ctxt)2226 static int em_iret(struct x86_emulate_ctxt *ctxt)
2227 {
2228 	switch(ctxt->mode) {
2229 	case X86EMUL_MODE_REAL:
2230 		return emulate_iret_real(ctxt);
2231 	case X86EMUL_MODE_VM86:
2232 	case X86EMUL_MODE_PROT16:
2233 	case X86EMUL_MODE_PROT32:
2234 	case X86EMUL_MODE_PROT64:
2235 	default:
2236 		/* iret from protected mode unimplemented yet */
2237 		return X86EMUL_UNHANDLEABLE;
2238 	}
2239 }
2240 
em_jmp_far(struct x86_emulate_ctxt * ctxt)2241 static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
2242 {
2243 	int rc;
2244 	unsigned short sel;
2245 	struct desc_struct new_desc;
2246 	u8 cpl = ctxt->ops->cpl(ctxt);
2247 
2248 	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2249 
2250 	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
2251 				       X86_TRANSFER_CALL_JMP,
2252 				       &new_desc);
2253 	if (rc != X86EMUL_CONTINUE)
2254 		return rc;
2255 
2256 	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
2257 	/* Error handling is not implemented. */
2258 	if (rc != X86EMUL_CONTINUE)
2259 		return X86EMUL_UNHANDLEABLE;
2260 
2261 	return rc;
2262 }
2263 
em_jmp_abs(struct x86_emulate_ctxt * ctxt)2264 static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
2265 {
2266 	return assign_eip_near(ctxt, ctxt->src.val);
2267 }
2268 
em_call_near_abs(struct x86_emulate_ctxt * ctxt)2269 static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
2270 {
2271 	int rc;
2272 	long int old_eip;
2273 
2274 	old_eip = ctxt->_eip;
2275 	rc = assign_eip_near(ctxt, ctxt->src.val);
2276 	if (rc != X86EMUL_CONTINUE)
2277 		return rc;
2278 	ctxt->src.val = old_eip;
2279 	rc = em_push(ctxt);
2280 	return rc;
2281 }
2282 
em_cmpxchg8b(struct x86_emulate_ctxt * ctxt)2283 static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2284 {
2285 	u64 old = ctxt->dst.orig_val64;
2286 
2287 	if (ctxt->dst.bytes == 16)
2288 		return X86EMUL_UNHANDLEABLE;
2289 
2290 	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
2291 	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
2292 		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
2293 		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2294 		ctxt->eflags &= ~X86_EFLAGS_ZF;
2295 	} else {
2296 		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
2297 			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2298 
2299 		ctxt->eflags |= X86_EFLAGS_ZF;
2300 	}
2301 	return X86EMUL_CONTINUE;
2302 }
2303 
em_ret(struct x86_emulate_ctxt * ctxt)2304 static int em_ret(struct x86_emulate_ctxt *ctxt)
2305 {
2306 	int rc;
2307 	unsigned long eip;
2308 
2309 	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2310 	if (rc != X86EMUL_CONTINUE)
2311 		return rc;
2312 
2313 	return assign_eip_near(ctxt, eip);
2314 }
2315 
em_ret_far(struct x86_emulate_ctxt * ctxt)2316 static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2317 {
2318 	int rc;
2319 	unsigned long eip, cs;
2320 	int cpl = ctxt->ops->cpl(ctxt);
2321 	struct desc_struct new_desc;
2322 
2323 	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
2324 	if (rc != X86EMUL_CONTINUE)
2325 		return rc;
2326 	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2327 	if (rc != X86EMUL_CONTINUE)
2328 		return rc;
2329 	/* Outer-privilege level return is not implemented */
2330 	if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
2331 		return X86EMUL_UNHANDLEABLE;
2332 	rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
2333 				       X86_TRANSFER_RET,
2334 				       &new_desc);
2335 	if (rc != X86EMUL_CONTINUE)
2336 		return rc;
2337 	rc = assign_eip_far(ctxt, eip, &new_desc);
2338 	/* Error handling is not implemented. */
2339 	if (rc != X86EMUL_CONTINUE)
2340 		return X86EMUL_UNHANDLEABLE;
2341 
2342 	return rc;
2343 }
2344 
em_ret_far_imm(struct x86_emulate_ctxt * ctxt)2345 static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
2346 {
2347         int rc;
2348 
2349         rc = em_ret_far(ctxt);
2350         if (rc != X86EMUL_CONTINUE)
2351                 return rc;
2352         rsp_increment(ctxt, ctxt->src.val);
2353         return X86EMUL_CONTINUE;
2354 }
2355 
em_cmpxchg(struct x86_emulate_ctxt * ctxt)2356 static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
2357 {
2358 	/* Save real source value, then compare EAX against destination. */
2359 	ctxt->dst.orig_val = ctxt->dst.val;
2360 	ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
2361 	ctxt->src.orig_val = ctxt->src.val;
2362 	ctxt->src.val = ctxt->dst.orig_val;
2363 	fastop(ctxt, em_cmp);
2364 
2365 	if (ctxt->eflags & X86_EFLAGS_ZF) {
2366 		/* Success: write back to memory; no update of EAX */
2367 		ctxt->src.type = OP_NONE;
2368 		ctxt->dst.val = ctxt->src.orig_val;
2369 	} else {
2370 		/* Failure: write the value we saw to EAX. */
2371 		ctxt->src.type = OP_REG;
2372 		ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2373 		ctxt->src.val = ctxt->dst.orig_val;
2374 		/* Create write-cycle to dest by writing the same value */
2375 		ctxt->dst.val = ctxt->dst.orig_val;
2376 	}
2377 	return X86EMUL_CONTINUE;
2378 }
2379 
em_lseg(struct x86_emulate_ctxt * ctxt)2380 static int em_lseg(struct x86_emulate_ctxt *ctxt)
2381 {
2382 	int seg = ctxt->src2.val;
2383 	unsigned short sel;
2384 	int rc;
2385 
2386 	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2387 
2388 	rc = load_segment_descriptor(ctxt, sel, seg);
2389 	if (rc != X86EMUL_CONTINUE)
2390 		return rc;
2391 
2392 	ctxt->dst.val = ctxt->src.val;
2393 	return rc;
2394 }
2395 
emulator_has_longmode(struct x86_emulate_ctxt * ctxt)2396 static int emulator_has_longmode(struct x86_emulate_ctxt *ctxt)
2397 {
2398 #ifdef CONFIG_X86_64
2399 	return ctxt->ops->guest_has_long_mode(ctxt);
2400 #else
2401 	return false;
2402 #endif
2403 }
2404 
rsm_set_desc_flags(struct desc_struct * desc,u32 flags)2405 static void rsm_set_desc_flags(struct desc_struct *desc, u32 flags)
2406 {
2407 	desc->g    = (flags >> 23) & 1;
2408 	desc->d    = (flags >> 22) & 1;
2409 	desc->l    = (flags >> 21) & 1;
2410 	desc->avl  = (flags >> 20) & 1;
2411 	desc->p    = (flags >> 15) & 1;
2412 	desc->dpl  = (flags >> 13) & 3;
2413 	desc->s    = (flags >> 12) & 1;
2414 	desc->type = (flags >>  8) & 15;
2415 }
2416 
rsm_load_seg_32(struct x86_emulate_ctxt * ctxt,const char * smstate,int n)2417 static int rsm_load_seg_32(struct x86_emulate_ctxt *ctxt, const char *smstate,
2418 			   int n)
2419 {
2420 	struct desc_struct desc;
2421 	int offset;
2422 	u16 selector;
2423 
2424 	selector = GET_SMSTATE(u32, smstate, 0x7fa8 + n * 4);
2425 
2426 	if (n < 3)
2427 		offset = 0x7f84 + n * 12;
2428 	else
2429 		offset = 0x7f2c + (n - 3) * 12;
2430 
2431 	set_desc_base(&desc,      GET_SMSTATE(u32, smstate, offset + 8));
2432 	set_desc_limit(&desc,     GET_SMSTATE(u32, smstate, offset + 4));
2433 	rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smstate, offset));
2434 	ctxt->ops->set_segment(ctxt, selector, &desc, 0, n);
2435 	return X86EMUL_CONTINUE;
2436 }
2437 
2438 #ifdef CONFIG_X86_64
rsm_load_seg_64(struct x86_emulate_ctxt * ctxt,const char * smstate,int n)2439 static int rsm_load_seg_64(struct x86_emulate_ctxt *ctxt, const char *smstate,
2440 			   int n)
2441 {
2442 	struct desc_struct desc;
2443 	int offset;
2444 	u16 selector;
2445 	u32 base3;
2446 
2447 	offset = 0x7e00 + n * 16;
2448 
2449 	selector =                GET_SMSTATE(u16, smstate, offset);
2450 	rsm_set_desc_flags(&desc, GET_SMSTATE(u16, smstate, offset + 2) << 8);
2451 	set_desc_limit(&desc,     GET_SMSTATE(u32, smstate, offset + 4));
2452 	set_desc_base(&desc,      GET_SMSTATE(u32, smstate, offset + 8));
2453 	base3 =                   GET_SMSTATE(u32, smstate, offset + 12);
2454 
2455 	ctxt->ops->set_segment(ctxt, selector, &desc, base3, n);
2456 	return X86EMUL_CONTINUE;
2457 }
2458 #endif
2459 
rsm_enter_protected_mode(struct x86_emulate_ctxt * ctxt,u64 cr0,u64 cr3,u64 cr4)2460 static int rsm_enter_protected_mode(struct x86_emulate_ctxt *ctxt,
2461 				    u64 cr0, u64 cr3, u64 cr4)
2462 {
2463 	int bad;
2464 	u64 pcid;
2465 
2466 	/* In order to later set CR4.PCIDE, CR3[11:0] must be zero.  */
2467 	pcid = 0;
2468 	if (cr4 & X86_CR4_PCIDE) {
2469 		pcid = cr3 & 0xfff;
2470 		cr3 &= ~0xfff;
2471 	}
2472 
2473 	bad = ctxt->ops->set_cr(ctxt, 3, cr3);
2474 	if (bad)
2475 		return X86EMUL_UNHANDLEABLE;
2476 
2477 	/*
2478 	 * First enable PAE, long mode needs it before CR0.PG = 1 is set.
2479 	 * Then enable protected mode.	However, PCID cannot be enabled
2480 	 * if EFER.LMA=0, so set it separately.
2481 	 */
2482 	bad = ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
2483 	if (bad)
2484 		return X86EMUL_UNHANDLEABLE;
2485 
2486 	bad = ctxt->ops->set_cr(ctxt, 0, cr0);
2487 	if (bad)
2488 		return X86EMUL_UNHANDLEABLE;
2489 
2490 	if (cr4 & X86_CR4_PCIDE) {
2491 		bad = ctxt->ops->set_cr(ctxt, 4, cr4);
2492 		if (bad)
2493 			return X86EMUL_UNHANDLEABLE;
2494 		if (pcid) {
2495 			bad = ctxt->ops->set_cr(ctxt, 3, cr3 | pcid);
2496 			if (bad)
2497 				return X86EMUL_UNHANDLEABLE;
2498 		}
2499 
2500 	}
2501 
2502 	return X86EMUL_CONTINUE;
2503 }
2504 
rsm_load_state_32(struct x86_emulate_ctxt * ctxt,const char * smstate)2505 static int rsm_load_state_32(struct x86_emulate_ctxt *ctxt,
2506 			     const char *smstate)
2507 {
2508 	struct desc_struct desc;
2509 	struct desc_ptr dt;
2510 	u16 selector;
2511 	u32 val, cr0, cr3, cr4;
2512 	int i;
2513 
2514 	cr0 =                      GET_SMSTATE(u32, smstate, 0x7ffc);
2515 	cr3 =                      GET_SMSTATE(u32, smstate, 0x7ff8);
2516 	ctxt->eflags =             GET_SMSTATE(u32, smstate, 0x7ff4) | X86_EFLAGS_FIXED;
2517 	ctxt->_eip =               GET_SMSTATE(u32, smstate, 0x7ff0);
2518 
2519 	for (i = 0; i < 8; i++)
2520 		*reg_write(ctxt, i) = GET_SMSTATE(u32, smstate, 0x7fd0 + i * 4);
2521 
2522 	val = GET_SMSTATE(u32, smstate, 0x7fcc);
2523 
2524 	if (ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1))
2525 		return X86EMUL_UNHANDLEABLE;
2526 
2527 	val = GET_SMSTATE(u32, smstate, 0x7fc8);
2528 
2529 	if (ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1))
2530 		return X86EMUL_UNHANDLEABLE;
2531 
2532 	selector =                 GET_SMSTATE(u32, smstate, 0x7fc4);
2533 	set_desc_base(&desc,       GET_SMSTATE(u32, smstate, 0x7f64));
2534 	set_desc_limit(&desc,      GET_SMSTATE(u32, smstate, 0x7f60));
2535 	rsm_set_desc_flags(&desc,  GET_SMSTATE(u32, smstate, 0x7f5c));
2536 	ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_TR);
2537 
2538 	selector =                 GET_SMSTATE(u32, smstate, 0x7fc0);
2539 	set_desc_base(&desc,       GET_SMSTATE(u32, smstate, 0x7f80));
2540 	set_desc_limit(&desc,      GET_SMSTATE(u32, smstate, 0x7f7c));
2541 	rsm_set_desc_flags(&desc,  GET_SMSTATE(u32, smstate, 0x7f78));
2542 	ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_LDTR);
2543 
2544 	dt.address =               GET_SMSTATE(u32, smstate, 0x7f74);
2545 	dt.size =                  GET_SMSTATE(u32, smstate, 0x7f70);
2546 	ctxt->ops->set_gdt(ctxt, &dt);
2547 
2548 	dt.address =               GET_SMSTATE(u32, smstate, 0x7f58);
2549 	dt.size =                  GET_SMSTATE(u32, smstate, 0x7f54);
2550 	ctxt->ops->set_idt(ctxt, &dt);
2551 
2552 	for (i = 0; i < 6; i++) {
2553 		int r = rsm_load_seg_32(ctxt, smstate, i);
2554 		if (r != X86EMUL_CONTINUE)
2555 			return r;
2556 	}
2557 
2558 	cr4 = GET_SMSTATE(u32, smstate, 0x7f14);
2559 
2560 	ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smstate, 0x7ef8));
2561 
2562 	return rsm_enter_protected_mode(ctxt, cr0, cr3, cr4);
2563 }
2564 
2565 #ifdef CONFIG_X86_64
rsm_load_state_64(struct x86_emulate_ctxt * ctxt,const char * smstate)2566 static int rsm_load_state_64(struct x86_emulate_ctxt *ctxt,
2567 			     const char *smstate)
2568 {
2569 	struct desc_struct desc;
2570 	struct desc_ptr dt;
2571 	u64 val, cr0, cr3, cr4;
2572 	u32 base3;
2573 	u16 selector;
2574 	int i, r;
2575 
2576 	for (i = 0; i < 16; i++)
2577 		*reg_write(ctxt, i) = GET_SMSTATE(u64, smstate, 0x7ff8 - i * 8);
2578 
2579 	ctxt->_eip   = GET_SMSTATE(u64, smstate, 0x7f78);
2580 	ctxt->eflags = GET_SMSTATE(u32, smstate, 0x7f70) | X86_EFLAGS_FIXED;
2581 
2582 	val = GET_SMSTATE(u64, smstate, 0x7f68);
2583 
2584 	if (ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1))
2585 		return X86EMUL_UNHANDLEABLE;
2586 
2587 	val = GET_SMSTATE(u64, smstate, 0x7f60);
2588 
2589 	if (ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1))
2590 		return X86EMUL_UNHANDLEABLE;
2591 
2592 	cr0 =                       GET_SMSTATE(u64, smstate, 0x7f58);
2593 	cr3 =                       GET_SMSTATE(u64, smstate, 0x7f50);
2594 	cr4 =                       GET_SMSTATE(u64, smstate, 0x7f48);
2595 	ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smstate, 0x7f00));
2596 	val =                       GET_SMSTATE(u64, smstate, 0x7ed0);
2597 
2598 	if (ctxt->ops->set_msr(ctxt, MSR_EFER, val & ~EFER_LMA))
2599 		return X86EMUL_UNHANDLEABLE;
2600 
2601 	selector =                  GET_SMSTATE(u32, smstate, 0x7e90);
2602 	rsm_set_desc_flags(&desc,   GET_SMSTATE(u32, smstate, 0x7e92) << 8);
2603 	set_desc_limit(&desc,       GET_SMSTATE(u32, smstate, 0x7e94));
2604 	set_desc_base(&desc,        GET_SMSTATE(u32, smstate, 0x7e98));
2605 	base3 =                     GET_SMSTATE(u32, smstate, 0x7e9c);
2606 	ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_TR);
2607 
2608 	dt.size =                   GET_SMSTATE(u32, smstate, 0x7e84);
2609 	dt.address =                GET_SMSTATE(u64, smstate, 0x7e88);
2610 	ctxt->ops->set_idt(ctxt, &dt);
2611 
2612 	selector =                  GET_SMSTATE(u32, smstate, 0x7e70);
2613 	rsm_set_desc_flags(&desc,   GET_SMSTATE(u32, smstate, 0x7e72) << 8);
2614 	set_desc_limit(&desc,       GET_SMSTATE(u32, smstate, 0x7e74));
2615 	set_desc_base(&desc,        GET_SMSTATE(u32, smstate, 0x7e78));
2616 	base3 =                     GET_SMSTATE(u32, smstate, 0x7e7c);
2617 	ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_LDTR);
2618 
2619 	dt.size =                   GET_SMSTATE(u32, smstate, 0x7e64);
2620 	dt.address =                GET_SMSTATE(u64, smstate, 0x7e68);
2621 	ctxt->ops->set_gdt(ctxt, &dt);
2622 
2623 	r = rsm_enter_protected_mode(ctxt, cr0, cr3, cr4);
2624 	if (r != X86EMUL_CONTINUE)
2625 		return r;
2626 
2627 	for (i = 0; i < 6; i++) {
2628 		r = rsm_load_seg_64(ctxt, smstate, i);
2629 		if (r != X86EMUL_CONTINUE)
2630 			return r;
2631 	}
2632 
2633 	return X86EMUL_CONTINUE;
2634 }
2635 #endif
2636 
em_rsm(struct x86_emulate_ctxt * ctxt)2637 static int em_rsm(struct x86_emulate_ctxt *ctxt)
2638 {
2639 	unsigned long cr0, cr4, efer;
2640 	char buf[512];
2641 	u64 smbase;
2642 	int ret;
2643 
2644 	if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_MASK) == 0)
2645 		return emulate_ud(ctxt);
2646 
2647 	smbase = ctxt->ops->get_smbase(ctxt);
2648 
2649 	ret = ctxt->ops->read_phys(ctxt, smbase + 0xfe00, buf, sizeof(buf));
2650 	if (ret != X86EMUL_CONTINUE)
2651 		return X86EMUL_UNHANDLEABLE;
2652 
2653 	if ((ctxt->ops->get_hflags(ctxt) & X86EMUL_SMM_INSIDE_NMI_MASK) == 0)
2654 		ctxt->ops->set_nmi_mask(ctxt, false);
2655 
2656 	ctxt->ops->set_hflags(ctxt, ctxt->ops->get_hflags(ctxt) &
2657 		~(X86EMUL_SMM_INSIDE_NMI_MASK | X86EMUL_SMM_MASK));
2658 
2659 	/*
2660 	 * Get back to real mode, to prepare a safe state in which to load
2661 	 * CR0/CR3/CR4/EFER.  It's all a bit more complicated if the vCPU
2662 	 * supports long mode.
2663 	 */
2664 	if (emulator_has_longmode(ctxt)) {
2665 		struct desc_struct cs_desc;
2666 
2667 		/* Zero CR4.PCIDE before CR0.PG.  */
2668 		cr4 = ctxt->ops->get_cr(ctxt, 4);
2669 		if (cr4 & X86_CR4_PCIDE)
2670 			ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
2671 
2672 		/* A 32-bit code segment is required to clear EFER.LMA.  */
2673 		memset(&cs_desc, 0, sizeof(cs_desc));
2674 		cs_desc.type = 0xb;
2675 		cs_desc.s = cs_desc.g = cs_desc.p = 1;
2676 		ctxt->ops->set_segment(ctxt, 0, &cs_desc, 0, VCPU_SREG_CS);
2677 	}
2678 
2679 	/* For the 64-bit case, this will clear EFER.LMA.  */
2680 	cr0 = ctxt->ops->get_cr(ctxt, 0);
2681 	if (cr0 & X86_CR0_PE)
2682 		ctxt->ops->set_cr(ctxt, 0, cr0 & ~(X86_CR0_PG | X86_CR0_PE));
2683 
2684 	if (emulator_has_longmode(ctxt)) {
2685 		/* Clear CR4.PAE before clearing EFER.LME. */
2686 		cr4 = ctxt->ops->get_cr(ctxt, 4);
2687 		if (cr4 & X86_CR4_PAE)
2688 			ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PAE);
2689 
2690 		/* And finally go back to 32-bit mode.  */
2691 		efer = 0;
2692 		ctxt->ops->set_msr(ctxt, MSR_EFER, efer);
2693 	}
2694 
2695 	/*
2696 	 * Give pre_leave_smm() a chance to make ISA-specific changes to the
2697 	 * vCPU state (e.g. enter guest mode) before loading state from the SMM
2698 	 * state-save area.
2699 	 */
2700 	if (ctxt->ops->pre_leave_smm(ctxt, buf))
2701 		return X86EMUL_UNHANDLEABLE;
2702 
2703 #ifdef CONFIG_X86_64
2704 	if (emulator_has_longmode(ctxt))
2705 		ret = rsm_load_state_64(ctxt, buf);
2706 	else
2707 #endif
2708 		ret = rsm_load_state_32(ctxt, buf);
2709 
2710 	if (ret != X86EMUL_CONTINUE) {
2711 		/* FIXME: should triple fault */
2712 		return X86EMUL_UNHANDLEABLE;
2713 	}
2714 
2715 	ctxt->ops->post_leave_smm(ctxt);
2716 
2717 	return X86EMUL_CONTINUE;
2718 }
2719 
2720 static void
setup_syscalls_segments(struct x86_emulate_ctxt * ctxt,struct desc_struct * cs,struct desc_struct * ss)2721 setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2722 			struct desc_struct *cs, struct desc_struct *ss)
2723 {
2724 	cs->l = 0;		/* will be adjusted later */
2725 	set_desc_base(cs, 0);	/* flat segment */
2726 	cs->g = 1;		/* 4kb granularity */
2727 	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2728 	cs->type = 0x0b;	/* Read, Execute, Accessed */
2729 	cs->s = 1;
2730 	cs->dpl = 0;		/* will be adjusted later */
2731 	cs->p = 1;
2732 	cs->d = 1;
2733 	cs->avl = 0;
2734 
2735 	set_desc_base(ss, 0);	/* flat segment */
2736 	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2737 	ss->g = 1;		/* 4kb granularity */
2738 	ss->s = 1;
2739 	ss->type = 0x03;	/* Read/Write, Accessed */
2740 	ss->d = 1;		/* 32bit stack segment */
2741 	ss->dpl = 0;
2742 	ss->p = 1;
2743 	ss->l = 0;
2744 	ss->avl = 0;
2745 }
2746 
vendor_intel(struct x86_emulate_ctxt * ctxt)2747 static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
2748 {
2749 	u32 eax, ebx, ecx, edx;
2750 
2751 	eax = ecx = 0;
2752 	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, true);
2753 	return is_guest_vendor_intel(ebx, ecx, edx);
2754 }
2755 
em_syscall_is_enabled(struct x86_emulate_ctxt * ctxt)2756 static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
2757 {
2758 	const struct x86_emulate_ops *ops = ctxt->ops;
2759 	u32 eax, ebx, ecx, edx;
2760 
2761 	/*
2762 	 * syscall should always be enabled in longmode - so only become
2763 	 * vendor specific (cpuid) if other modes are active...
2764 	 */
2765 	if (ctxt->mode == X86EMUL_MODE_PROT64)
2766 		return true;
2767 
2768 	eax = 0x00000000;
2769 	ecx = 0x00000000;
2770 	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, true);
2771 	/*
2772 	 * remark: Intel CPUs only support "syscall" in 64bit longmode. Also a
2773 	 * 64bit guest with a 32bit compat-app running will #UD !! While this
2774 	 * behaviour can be fixed (by emulating) into AMD response - CPUs of
2775 	 * AMD can't behave like Intel.
2776 	 */
2777 	if (is_guest_vendor_intel(ebx, ecx, edx))
2778 		return false;
2779 
2780 	if (is_guest_vendor_amd(ebx, ecx, edx) ||
2781 	    is_guest_vendor_hygon(ebx, ecx, edx))
2782 		return true;
2783 
2784 	/*
2785 	 * default: (not Intel, not AMD, not Hygon), apply Intel's
2786 	 * stricter rules...
2787 	 */
2788 	return false;
2789 }
2790 
em_syscall(struct x86_emulate_ctxt * ctxt)2791 static int em_syscall(struct x86_emulate_ctxt *ctxt)
2792 {
2793 	const struct x86_emulate_ops *ops = ctxt->ops;
2794 	struct desc_struct cs, ss;
2795 	u64 msr_data;
2796 	u16 cs_sel, ss_sel;
2797 	u64 efer = 0;
2798 
2799 	/* syscall is not available in real mode */
2800 	if (ctxt->mode == X86EMUL_MODE_REAL ||
2801 	    ctxt->mode == X86EMUL_MODE_VM86)
2802 		return emulate_ud(ctxt);
2803 
2804 	if (!(em_syscall_is_enabled(ctxt)))
2805 		return emulate_ud(ctxt);
2806 
2807 	ops->get_msr(ctxt, MSR_EFER, &efer);
2808 	if (!(efer & EFER_SCE))
2809 		return emulate_ud(ctxt);
2810 
2811 	setup_syscalls_segments(ctxt, &cs, &ss);
2812 	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2813 	msr_data >>= 32;
2814 	cs_sel = (u16)(msr_data & 0xfffc);
2815 	ss_sel = (u16)(msr_data + 8);
2816 
2817 	if (efer & EFER_LMA) {
2818 		cs.d = 0;
2819 		cs.l = 1;
2820 	}
2821 	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2822 	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2823 
2824 	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2825 	if (efer & EFER_LMA) {
2826 #ifdef CONFIG_X86_64
2827 		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
2828 
2829 		ops->get_msr(ctxt,
2830 			     ctxt->mode == X86EMUL_MODE_PROT64 ?
2831 			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2832 		ctxt->_eip = msr_data;
2833 
2834 		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2835 		ctxt->eflags &= ~msr_data;
2836 		ctxt->eflags |= X86_EFLAGS_FIXED;
2837 #endif
2838 	} else {
2839 		/* legacy mode */
2840 		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2841 		ctxt->_eip = (u32)msr_data;
2842 
2843 		ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
2844 	}
2845 
2846 	ctxt->tf = (ctxt->eflags & X86_EFLAGS_TF) != 0;
2847 	return X86EMUL_CONTINUE;
2848 }
2849 
em_sysenter(struct x86_emulate_ctxt * ctxt)2850 static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2851 {
2852 	const struct x86_emulate_ops *ops = ctxt->ops;
2853 	struct desc_struct cs, ss;
2854 	u64 msr_data;
2855 	u16 cs_sel, ss_sel;
2856 	u64 efer = 0;
2857 
2858 	ops->get_msr(ctxt, MSR_EFER, &efer);
2859 	/* inject #GP if in real mode */
2860 	if (ctxt->mode == X86EMUL_MODE_REAL)
2861 		return emulate_gp(ctxt, 0);
2862 
2863 	/*
2864 	 * Not recognized on AMD in compat mode (but is recognized in legacy
2865 	 * mode).
2866 	 */
2867 	if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA)
2868 	    && !vendor_intel(ctxt))
2869 		return emulate_ud(ctxt);
2870 
2871 	/* sysenter/sysexit have not been tested in 64bit mode. */
2872 	if (ctxt->mode == X86EMUL_MODE_PROT64)
2873 		return X86EMUL_UNHANDLEABLE;
2874 
2875 	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2876 	if ((msr_data & 0xfffc) == 0x0)
2877 		return emulate_gp(ctxt, 0);
2878 
2879 	setup_syscalls_segments(ctxt, &cs, &ss);
2880 	ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
2881 	cs_sel = (u16)msr_data & ~SEGMENT_RPL_MASK;
2882 	ss_sel = cs_sel + 8;
2883 	if (efer & EFER_LMA) {
2884 		cs.d = 0;
2885 		cs.l = 1;
2886 	}
2887 
2888 	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2889 	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2890 
2891 	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2892 	ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
2893 
2894 	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2895 	*reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
2896 							      (u32)msr_data;
2897 	if (efer & EFER_LMA)
2898 		ctxt->mode = X86EMUL_MODE_PROT64;
2899 
2900 	return X86EMUL_CONTINUE;
2901 }
2902 
em_sysexit(struct x86_emulate_ctxt * ctxt)2903 static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2904 {
2905 	const struct x86_emulate_ops *ops = ctxt->ops;
2906 	struct desc_struct cs, ss;
2907 	u64 msr_data, rcx, rdx;
2908 	int usermode;
2909 	u16 cs_sel = 0, ss_sel = 0;
2910 
2911 	/* inject #GP if in real mode or Virtual 8086 mode */
2912 	if (ctxt->mode == X86EMUL_MODE_REAL ||
2913 	    ctxt->mode == X86EMUL_MODE_VM86)
2914 		return emulate_gp(ctxt, 0);
2915 
2916 	setup_syscalls_segments(ctxt, &cs, &ss);
2917 
2918 	if ((ctxt->rex_prefix & 0x8) != 0x0)
2919 		usermode = X86EMUL_MODE_PROT64;
2920 	else
2921 		usermode = X86EMUL_MODE_PROT32;
2922 
2923 	rcx = reg_read(ctxt, VCPU_REGS_RCX);
2924 	rdx = reg_read(ctxt, VCPU_REGS_RDX);
2925 
2926 	cs.dpl = 3;
2927 	ss.dpl = 3;
2928 	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2929 	switch (usermode) {
2930 	case X86EMUL_MODE_PROT32:
2931 		cs_sel = (u16)(msr_data + 16);
2932 		if ((msr_data & 0xfffc) == 0x0)
2933 			return emulate_gp(ctxt, 0);
2934 		ss_sel = (u16)(msr_data + 24);
2935 		rcx = (u32)rcx;
2936 		rdx = (u32)rdx;
2937 		break;
2938 	case X86EMUL_MODE_PROT64:
2939 		cs_sel = (u16)(msr_data + 32);
2940 		if (msr_data == 0x0)
2941 			return emulate_gp(ctxt, 0);
2942 		ss_sel = cs_sel + 8;
2943 		cs.d = 0;
2944 		cs.l = 1;
2945 		if (emul_is_noncanonical_address(rcx, ctxt) ||
2946 		    emul_is_noncanonical_address(rdx, ctxt))
2947 			return emulate_gp(ctxt, 0);
2948 		break;
2949 	}
2950 	cs_sel |= SEGMENT_RPL_MASK;
2951 	ss_sel |= SEGMENT_RPL_MASK;
2952 
2953 	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2954 	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2955 
2956 	ctxt->_eip = rdx;
2957 	*reg_write(ctxt, VCPU_REGS_RSP) = rcx;
2958 
2959 	return X86EMUL_CONTINUE;
2960 }
2961 
emulator_bad_iopl(struct x86_emulate_ctxt * ctxt)2962 static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2963 {
2964 	int iopl;
2965 	if (ctxt->mode == X86EMUL_MODE_REAL)
2966 		return false;
2967 	if (ctxt->mode == X86EMUL_MODE_VM86)
2968 		return true;
2969 	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
2970 	return ctxt->ops->cpl(ctxt) > iopl;
2971 }
2972 
2973 #define VMWARE_PORT_VMPORT	(0x5658)
2974 #define VMWARE_PORT_VMRPC	(0x5659)
2975 
emulator_io_port_access_allowed(struct x86_emulate_ctxt * ctxt,u16 port,u16 len)2976 static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
2977 					    u16 port, u16 len)
2978 {
2979 	const struct x86_emulate_ops *ops = ctxt->ops;
2980 	struct desc_struct tr_seg;
2981 	u32 base3;
2982 	int r;
2983 	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2984 	unsigned mask = (1 << len) - 1;
2985 	unsigned long base;
2986 
2987 	/*
2988 	 * VMware allows access to these ports even if denied
2989 	 * by TSS I/O permission bitmap. Mimic behavior.
2990 	 */
2991 	if (enable_vmware_backdoor &&
2992 	    ((port == VMWARE_PORT_VMPORT) || (port == VMWARE_PORT_VMRPC)))
2993 		return true;
2994 
2995 	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2996 	if (!tr_seg.p)
2997 		return false;
2998 	if (desc_limit_scaled(&tr_seg) < 103)
2999 		return false;
3000 	base = get_desc_base(&tr_seg);
3001 #ifdef CONFIG_X86_64
3002 	base |= ((u64)base3) << 32;
3003 #endif
3004 	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL, true);
3005 	if (r != X86EMUL_CONTINUE)
3006 		return false;
3007 	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
3008 		return false;
3009 	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL, true);
3010 	if (r != X86EMUL_CONTINUE)
3011 		return false;
3012 	if ((perm >> bit_idx) & mask)
3013 		return false;
3014 	return true;
3015 }
3016 
emulator_io_permited(struct x86_emulate_ctxt * ctxt,u16 port,u16 len)3017 static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
3018 				 u16 port, u16 len)
3019 {
3020 	if (ctxt->perm_ok)
3021 		return true;
3022 
3023 	if (emulator_bad_iopl(ctxt))
3024 		if (!emulator_io_port_access_allowed(ctxt, port, len))
3025 			return false;
3026 
3027 	ctxt->perm_ok = true;
3028 
3029 	return true;
3030 }
3031 
string_registers_quirk(struct x86_emulate_ctxt * ctxt)3032 static void string_registers_quirk(struct x86_emulate_ctxt *ctxt)
3033 {
3034 	/*
3035 	 * Intel CPUs mask the counter and pointers in quite strange
3036 	 * manner when ECX is zero due to REP-string optimizations.
3037 	 */
3038 #ifdef CONFIG_X86_64
3039 	if (ctxt->ad_bytes != 4 || !vendor_intel(ctxt))
3040 		return;
3041 
3042 	*reg_write(ctxt, VCPU_REGS_RCX) = 0;
3043 
3044 	switch (ctxt->b) {
3045 	case 0xa4:	/* movsb */
3046 	case 0xa5:	/* movsd/w */
3047 		*reg_rmw(ctxt, VCPU_REGS_RSI) &= (u32)-1;
3048 		fallthrough;
3049 	case 0xaa:	/* stosb */
3050 	case 0xab:	/* stosd/w */
3051 		*reg_rmw(ctxt, VCPU_REGS_RDI) &= (u32)-1;
3052 	}
3053 #endif
3054 }
3055 
save_state_to_tss16(struct x86_emulate_ctxt * ctxt,struct tss_segment_16 * tss)3056 static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
3057 				struct tss_segment_16 *tss)
3058 {
3059 	tss->ip = ctxt->_eip;
3060 	tss->flag = ctxt->eflags;
3061 	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
3062 	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
3063 	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
3064 	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
3065 	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
3066 	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
3067 	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
3068 	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
3069 
3070 	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
3071 	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
3072 	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
3073 	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
3074 	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
3075 }
3076 
load_state_from_tss16(struct x86_emulate_ctxt * ctxt,struct tss_segment_16 * tss)3077 static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
3078 				 struct tss_segment_16 *tss)
3079 {
3080 	int ret;
3081 	u8 cpl;
3082 
3083 	ctxt->_eip = tss->ip;
3084 	ctxt->eflags = tss->flag | 2;
3085 	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
3086 	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
3087 	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
3088 	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
3089 	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
3090 	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
3091 	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
3092 	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
3093 
3094 	/*
3095 	 * SDM says that segment selectors are loaded before segment
3096 	 * descriptors
3097 	 */
3098 	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
3099 	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
3100 	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
3101 	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
3102 	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
3103 
3104 	cpl = tss->cs & 3;
3105 
3106 	/*
3107 	 * Now load segment descriptors. If fault happens at this stage
3108 	 * it is handled in a context of new task
3109 	 */
3110 	ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
3111 					X86_TRANSFER_TASK_SWITCH, NULL);
3112 	if (ret != X86EMUL_CONTINUE)
3113 		return ret;
3114 	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
3115 					X86_TRANSFER_TASK_SWITCH, NULL);
3116 	if (ret != X86EMUL_CONTINUE)
3117 		return ret;
3118 	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
3119 					X86_TRANSFER_TASK_SWITCH, NULL);
3120 	if (ret != X86EMUL_CONTINUE)
3121 		return ret;
3122 	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
3123 					X86_TRANSFER_TASK_SWITCH, NULL);
3124 	if (ret != X86EMUL_CONTINUE)
3125 		return ret;
3126 	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
3127 					X86_TRANSFER_TASK_SWITCH, NULL);
3128 	if (ret != X86EMUL_CONTINUE)
3129 		return ret;
3130 
3131 	return X86EMUL_CONTINUE;
3132 }
3133 
task_switch_16(struct x86_emulate_ctxt * ctxt,u16 tss_selector,u16 old_tss_sel,ulong old_tss_base,struct desc_struct * new_desc)3134 static int task_switch_16(struct x86_emulate_ctxt *ctxt,
3135 			  u16 tss_selector, u16 old_tss_sel,
3136 			  ulong old_tss_base, struct desc_struct *new_desc)
3137 {
3138 	struct tss_segment_16 tss_seg;
3139 	int ret;
3140 	u32 new_tss_base = get_desc_base(new_desc);
3141 
3142 	ret = linear_read_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
3143 	if (ret != X86EMUL_CONTINUE)
3144 		return ret;
3145 
3146 	save_state_to_tss16(ctxt, &tss_seg);
3147 
3148 	ret = linear_write_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
3149 	if (ret != X86EMUL_CONTINUE)
3150 		return ret;
3151 
3152 	ret = linear_read_system(ctxt, new_tss_base, &tss_seg, sizeof(tss_seg));
3153 	if (ret != X86EMUL_CONTINUE)
3154 		return ret;
3155 
3156 	if (old_tss_sel != 0xffff) {
3157 		tss_seg.prev_task_link = old_tss_sel;
3158 
3159 		ret = linear_write_system(ctxt, new_tss_base,
3160 					  &tss_seg.prev_task_link,
3161 					  sizeof(tss_seg.prev_task_link));
3162 		if (ret != X86EMUL_CONTINUE)
3163 			return ret;
3164 	}
3165 
3166 	return load_state_from_tss16(ctxt, &tss_seg);
3167 }
3168 
save_state_to_tss32(struct x86_emulate_ctxt * ctxt,struct tss_segment_32 * tss)3169 static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
3170 				struct tss_segment_32 *tss)
3171 {
3172 	/* CR3 and ldt selector are not saved intentionally */
3173 	tss->eip = ctxt->_eip;
3174 	tss->eflags = ctxt->eflags;
3175 	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
3176 	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
3177 	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
3178 	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
3179 	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
3180 	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
3181 	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
3182 	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
3183 
3184 	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
3185 	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
3186 	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
3187 	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
3188 	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
3189 	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
3190 }
3191 
load_state_from_tss32(struct x86_emulate_ctxt * ctxt,struct tss_segment_32 * tss)3192 static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
3193 				 struct tss_segment_32 *tss)
3194 {
3195 	int ret;
3196 	u8 cpl;
3197 
3198 	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
3199 		return emulate_gp(ctxt, 0);
3200 	ctxt->_eip = tss->eip;
3201 	ctxt->eflags = tss->eflags | 2;
3202 
3203 	/* General purpose registers */
3204 	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
3205 	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
3206 	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
3207 	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
3208 	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
3209 	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
3210 	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
3211 	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
3212 
3213 	/*
3214 	 * SDM says that segment selectors are loaded before segment
3215 	 * descriptors.  This is important because CPL checks will
3216 	 * use CS.RPL.
3217 	 */
3218 	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
3219 	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
3220 	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
3221 	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
3222 	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
3223 	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
3224 	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
3225 
3226 	/*
3227 	 * If we're switching between Protected Mode and VM86, we need to make
3228 	 * sure to update the mode before loading the segment descriptors so
3229 	 * that the selectors are interpreted correctly.
3230 	 */
3231 	if (ctxt->eflags & X86_EFLAGS_VM) {
3232 		ctxt->mode = X86EMUL_MODE_VM86;
3233 		cpl = 3;
3234 	} else {
3235 		ctxt->mode = X86EMUL_MODE_PROT32;
3236 		cpl = tss->cs & 3;
3237 	}
3238 
3239 	/*
3240 	 * Now load segment descriptors. If fault happenes at this stage
3241 	 * it is handled in a context of new task
3242 	 */
3243 	ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
3244 					cpl, X86_TRANSFER_TASK_SWITCH, NULL);
3245 	if (ret != X86EMUL_CONTINUE)
3246 		return ret;
3247 	ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
3248 					X86_TRANSFER_TASK_SWITCH, NULL);
3249 	if (ret != X86EMUL_CONTINUE)
3250 		return ret;
3251 	ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
3252 					X86_TRANSFER_TASK_SWITCH, NULL);
3253 	if (ret != X86EMUL_CONTINUE)
3254 		return ret;
3255 	ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
3256 					X86_TRANSFER_TASK_SWITCH, NULL);
3257 	if (ret != X86EMUL_CONTINUE)
3258 		return ret;
3259 	ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
3260 					X86_TRANSFER_TASK_SWITCH, NULL);
3261 	if (ret != X86EMUL_CONTINUE)
3262 		return ret;
3263 	ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
3264 					X86_TRANSFER_TASK_SWITCH, NULL);
3265 	if (ret != X86EMUL_CONTINUE)
3266 		return ret;
3267 	ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
3268 					X86_TRANSFER_TASK_SWITCH, NULL);
3269 
3270 	return ret;
3271 }
3272 
task_switch_32(struct x86_emulate_ctxt * ctxt,u16 tss_selector,u16 old_tss_sel,ulong old_tss_base,struct desc_struct * new_desc)3273 static int task_switch_32(struct x86_emulate_ctxt *ctxt,
3274 			  u16 tss_selector, u16 old_tss_sel,
3275 			  ulong old_tss_base, struct desc_struct *new_desc)
3276 {
3277 	struct tss_segment_32 tss_seg;
3278 	int ret;
3279 	u32 new_tss_base = get_desc_base(new_desc);
3280 	u32 eip_offset = offsetof(struct tss_segment_32, eip);
3281 	u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
3282 
3283 	ret = linear_read_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
3284 	if (ret != X86EMUL_CONTINUE)
3285 		return ret;
3286 
3287 	save_state_to_tss32(ctxt, &tss_seg);
3288 
3289 	/* Only GP registers and segment selectors are saved */
3290 	ret = linear_write_system(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
3291 				  ldt_sel_offset - eip_offset);
3292 	if (ret != X86EMUL_CONTINUE)
3293 		return ret;
3294 
3295 	ret = linear_read_system(ctxt, new_tss_base, &tss_seg, sizeof(tss_seg));
3296 	if (ret != X86EMUL_CONTINUE)
3297 		return ret;
3298 
3299 	if (old_tss_sel != 0xffff) {
3300 		tss_seg.prev_task_link = old_tss_sel;
3301 
3302 		ret = linear_write_system(ctxt, new_tss_base,
3303 					  &tss_seg.prev_task_link,
3304 					  sizeof(tss_seg.prev_task_link));
3305 		if (ret != X86EMUL_CONTINUE)
3306 			return ret;
3307 	}
3308 
3309 	return load_state_from_tss32(ctxt, &tss_seg);
3310 }
3311 
emulator_do_task_switch(struct x86_emulate_ctxt * ctxt,u16 tss_selector,int idt_index,int reason,bool has_error_code,u32 error_code)3312 static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
3313 				   u16 tss_selector, int idt_index, int reason,
3314 				   bool has_error_code, u32 error_code)
3315 {
3316 	const struct x86_emulate_ops *ops = ctxt->ops;
3317 	struct desc_struct curr_tss_desc, next_tss_desc;
3318 	int ret;
3319 	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
3320 	ulong old_tss_base =
3321 		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
3322 	u32 desc_limit;
3323 	ulong desc_addr, dr7;
3324 
3325 	/* FIXME: old_tss_base == ~0 ? */
3326 
3327 	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
3328 	if (ret != X86EMUL_CONTINUE)
3329 		return ret;
3330 	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
3331 	if (ret != X86EMUL_CONTINUE)
3332 		return ret;
3333 
3334 	/* FIXME: check that next_tss_desc is tss */
3335 
3336 	/*
3337 	 * Check privileges. The three cases are task switch caused by...
3338 	 *
3339 	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
3340 	 * 2. Exception/IRQ/iret: No check is performed
3341 	 * 3. jmp/call to TSS/task-gate: No check is performed since the
3342 	 *    hardware checks it before exiting.
3343 	 */
3344 	if (reason == TASK_SWITCH_GATE) {
3345 		if (idt_index != -1) {
3346 			/* Software interrupts */
3347 			struct desc_struct task_gate_desc;
3348 			int dpl;
3349 
3350 			ret = read_interrupt_descriptor(ctxt, idt_index,
3351 							&task_gate_desc);
3352 			if (ret != X86EMUL_CONTINUE)
3353 				return ret;
3354 
3355 			dpl = task_gate_desc.dpl;
3356 			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
3357 				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
3358 		}
3359 	}
3360 
3361 	desc_limit = desc_limit_scaled(&next_tss_desc);
3362 	if (!next_tss_desc.p ||
3363 	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
3364 	     desc_limit < 0x2b)) {
3365 		return emulate_ts(ctxt, tss_selector & 0xfffc);
3366 	}
3367 
3368 	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
3369 		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
3370 		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
3371 	}
3372 
3373 	if (reason == TASK_SWITCH_IRET)
3374 		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
3375 
3376 	/* set back link to prev task only if NT bit is set in eflags
3377 	   note that old_tss_sel is not used after this point */
3378 	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
3379 		old_tss_sel = 0xffff;
3380 
3381 	if (next_tss_desc.type & 8)
3382 		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
3383 				     old_tss_base, &next_tss_desc);
3384 	else
3385 		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
3386 				     old_tss_base, &next_tss_desc);
3387 	if (ret != X86EMUL_CONTINUE)
3388 		return ret;
3389 
3390 	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
3391 		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
3392 
3393 	if (reason != TASK_SWITCH_IRET) {
3394 		next_tss_desc.type |= (1 << 1); /* set busy flag */
3395 		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
3396 	}
3397 
3398 	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
3399 	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
3400 
3401 	if (has_error_code) {
3402 		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
3403 		ctxt->lock_prefix = 0;
3404 		ctxt->src.val = (unsigned long) error_code;
3405 		ret = em_push(ctxt);
3406 	}
3407 
3408 	ops->get_dr(ctxt, 7, &dr7);
3409 	ops->set_dr(ctxt, 7, dr7 & ~(DR_LOCAL_ENABLE_MASK | DR_LOCAL_SLOWDOWN));
3410 
3411 	return ret;
3412 }
3413 
emulator_task_switch(struct x86_emulate_ctxt * ctxt,u16 tss_selector,int idt_index,int reason,bool has_error_code,u32 error_code)3414 int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
3415 			 u16 tss_selector, int idt_index, int reason,
3416 			 bool has_error_code, u32 error_code)
3417 {
3418 	int rc;
3419 
3420 	invalidate_registers(ctxt);
3421 	ctxt->_eip = ctxt->eip;
3422 	ctxt->dst.type = OP_NONE;
3423 
3424 	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
3425 				     has_error_code, error_code);
3426 
3427 	if (rc == X86EMUL_CONTINUE) {
3428 		ctxt->eip = ctxt->_eip;
3429 		writeback_registers(ctxt);
3430 	}
3431 
3432 	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
3433 }
3434 
string_addr_inc(struct x86_emulate_ctxt * ctxt,int reg,struct operand * op)3435 static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
3436 		struct operand *op)
3437 {
3438 	int df = (ctxt->eflags & X86_EFLAGS_DF) ? -op->count : op->count;
3439 
3440 	register_address_increment(ctxt, reg, df * op->bytes);
3441 	op->addr.mem.ea = register_address(ctxt, reg);
3442 }
3443 
em_das(struct x86_emulate_ctxt * ctxt)3444 static int em_das(struct x86_emulate_ctxt *ctxt)
3445 {
3446 	u8 al, old_al;
3447 	bool af, cf, old_cf;
3448 
3449 	cf = ctxt->eflags & X86_EFLAGS_CF;
3450 	al = ctxt->dst.val;
3451 
3452 	old_al = al;
3453 	old_cf = cf;
3454 	cf = false;
3455 	af = ctxt->eflags & X86_EFLAGS_AF;
3456 	if ((al & 0x0f) > 9 || af) {
3457 		al -= 6;
3458 		cf = old_cf | (al >= 250);
3459 		af = true;
3460 	} else {
3461 		af = false;
3462 	}
3463 	if (old_al > 0x99 || old_cf) {
3464 		al -= 0x60;
3465 		cf = true;
3466 	}
3467 
3468 	ctxt->dst.val = al;
3469 	/* Set PF, ZF, SF */
3470 	ctxt->src.type = OP_IMM;
3471 	ctxt->src.val = 0;
3472 	ctxt->src.bytes = 1;
3473 	fastop(ctxt, em_or);
3474 	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
3475 	if (cf)
3476 		ctxt->eflags |= X86_EFLAGS_CF;
3477 	if (af)
3478 		ctxt->eflags |= X86_EFLAGS_AF;
3479 	return X86EMUL_CONTINUE;
3480 }
3481 
em_aam(struct x86_emulate_ctxt * ctxt)3482 static int em_aam(struct x86_emulate_ctxt *ctxt)
3483 {
3484 	u8 al, ah;
3485 
3486 	if (ctxt->src.val == 0)
3487 		return emulate_de(ctxt);
3488 
3489 	al = ctxt->dst.val & 0xff;
3490 	ah = al / ctxt->src.val;
3491 	al %= ctxt->src.val;
3492 
3493 	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
3494 
3495 	/* Set PF, ZF, SF */
3496 	ctxt->src.type = OP_IMM;
3497 	ctxt->src.val = 0;
3498 	ctxt->src.bytes = 1;
3499 	fastop(ctxt, em_or);
3500 
3501 	return X86EMUL_CONTINUE;
3502 }
3503 
em_aad(struct x86_emulate_ctxt * ctxt)3504 static int em_aad(struct x86_emulate_ctxt *ctxt)
3505 {
3506 	u8 al = ctxt->dst.val & 0xff;
3507 	u8 ah = (ctxt->dst.val >> 8) & 0xff;
3508 
3509 	al = (al + (ah * ctxt->src.val)) & 0xff;
3510 
3511 	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
3512 
3513 	/* Set PF, ZF, SF */
3514 	ctxt->src.type = OP_IMM;
3515 	ctxt->src.val = 0;
3516 	ctxt->src.bytes = 1;
3517 	fastop(ctxt, em_or);
3518 
3519 	return X86EMUL_CONTINUE;
3520 }
3521 
em_call(struct x86_emulate_ctxt * ctxt)3522 static int em_call(struct x86_emulate_ctxt *ctxt)
3523 {
3524 	int rc;
3525 	long rel = ctxt->src.val;
3526 
3527 	ctxt->src.val = (unsigned long)ctxt->_eip;
3528 	rc = jmp_rel(ctxt, rel);
3529 	if (rc != X86EMUL_CONTINUE)
3530 		return rc;
3531 	return em_push(ctxt);
3532 }
3533 
em_call_far(struct x86_emulate_ctxt * ctxt)3534 static int em_call_far(struct x86_emulate_ctxt *ctxt)
3535 {
3536 	u16 sel, old_cs;
3537 	ulong old_eip;
3538 	int rc;
3539 	struct desc_struct old_desc, new_desc;
3540 	const struct x86_emulate_ops *ops = ctxt->ops;
3541 	int cpl = ctxt->ops->cpl(ctxt);
3542 	enum x86emul_mode prev_mode = ctxt->mode;
3543 
3544 	old_eip = ctxt->_eip;
3545 	ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
3546 
3547 	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
3548 	rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
3549 				       X86_TRANSFER_CALL_JMP, &new_desc);
3550 	if (rc != X86EMUL_CONTINUE)
3551 		return rc;
3552 
3553 	rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
3554 	if (rc != X86EMUL_CONTINUE)
3555 		goto fail;
3556 
3557 	ctxt->src.val = old_cs;
3558 	rc = em_push(ctxt);
3559 	if (rc != X86EMUL_CONTINUE)
3560 		goto fail;
3561 
3562 	ctxt->src.val = old_eip;
3563 	rc = em_push(ctxt);
3564 	/* If we failed, we tainted the memory, but the very least we should
3565 	   restore cs */
3566 	if (rc != X86EMUL_CONTINUE) {
3567 		pr_warn_once("faulting far call emulation tainted memory\n");
3568 		goto fail;
3569 	}
3570 	return rc;
3571 fail:
3572 	ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
3573 	ctxt->mode = prev_mode;
3574 	return rc;
3575 
3576 }
3577 
em_ret_near_imm(struct x86_emulate_ctxt * ctxt)3578 static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
3579 {
3580 	int rc;
3581 	unsigned long eip;
3582 
3583 	rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
3584 	if (rc != X86EMUL_CONTINUE)
3585 		return rc;
3586 	rc = assign_eip_near(ctxt, eip);
3587 	if (rc != X86EMUL_CONTINUE)
3588 		return rc;
3589 	rsp_increment(ctxt, ctxt->src.val);
3590 	return X86EMUL_CONTINUE;
3591 }
3592 
em_xchg(struct x86_emulate_ctxt * ctxt)3593 static int em_xchg(struct x86_emulate_ctxt *ctxt)
3594 {
3595 	/* Write back the register source. */
3596 	ctxt->src.val = ctxt->dst.val;
3597 	write_register_operand(&ctxt->src);
3598 
3599 	/* Write back the memory destination with implicit LOCK prefix. */
3600 	ctxt->dst.val = ctxt->src.orig_val;
3601 	ctxt->lock_prefix = 1;
3602 	return X86EMUL_CONTINUE;
3603 }
3604 
em_imul_3op(struct x86_emulate_ctxt * ctxt)3605 static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
3606 {
3607 	ctxt->dst.val = ctxt->src2.val;
3608 	return fastop(ctxt, em_imul);
3609 }
3610 
em_cwd(struct x86_emulate_ctxt * ctxt)3611 static int em_cwd(struct x86_emulate_ctxt *ctxt)
3612 {
3613 	ctxt->dst.type = OP_REG;
3614 	ctxt->dst.bytes = ctxt->src.bytes;
3615 	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3616 	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3617 
3618 	return X86EMUL_CONTINUE;
3619 }
3620 
em_rdpid(struct x86_emulate_ctxt * ctxt)3621 static int em_rdpid(struct x86_emulate_ctxt *ctxt)
3622 {
3623 	u64 tsc_aux = 0;
3624 
3625 	if (ctxt->ops->get_msr(ctxt, MSR_TSC_AUX, &tsc_aux))
3626 		return emulate_ud(ctxt);
3627 	ctxt->dst.val = tsc_aux;
3628 	return X86EMUL_CONTINUE;
3629 }
3630 
em_rdtsc(struct x86_emulate_ctxt * ctxt)3631 static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
3632 {
3633 	u64 tsc = 0;
3634 
3635 	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3636 	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
3637 	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3638 	return X86EMUL_CONTINUE;
3639 }
3640 
em_rdpmc(struct x86_emulate_ctxt * ctxt)3641 static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
3642 {
3643 	u64 pmc;
3644 
3645 	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3646 		return emulate_gp(ctxt, 0);
3647 	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
3648 	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3649 	return X86EMUL_CONTINUE;
3650 }
3651 
em_mov(struct x86_emulate_ctxt * ctxt)3652 static int em_mov(struct x86_emulate_ctxt *ctxt)
3653 {
3654 	memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
3655 	return X86EMUL_CONTINUE;
3656 }
3657 
em_movbe(struct x86_emulate_ctxt * ctxt)3658 static int em_movbe(struct x86_emulate_ctxt *ctxt)
3659 {
3660 	u16 tmp;
3661 
3662 	if (!ctxt->ops->guest_has_movbe(ctxt))
3663 		return emulate_ud(ctxt);
3664 
3665 	switch (ctxt->op_bytes) {
3666 	case 2:
3667 		/*
3668 		 * From MOVBE definition: "...When the operand size is 16 bits,
3669 		 * the upper word of the destination register remains unchanged
3670 		 * ..."
3671 		 *
3672 		 * Both casting ->valptr and ->val to u16 breaks strict aliasing
3673 		 * rules so we have to do the operation almost per hand.
3674 		 */
3675 		tmp = (u16)ctxt->src.val;
3676 		ctxt->dst.val &= ~0xffffUL;
3677 		ctxt->dst.val |= (unsigned long)swab16(tmp);
3678 		break;
3679 	case 4:
3680 		ctxt->dst.val = swab32((u32)ctxt->src.val);
3681 		break;
3682 	case 8:
3683 		ctxt->dst.val = swab64(ctxt->src.val);
3684 		break;
3685 	default:
3686 		BUG();
3687 	}
3688 	return X86EMUL_CONTINUE;
3689 }
3690 
em_cr_write(struct x86_emulate_ctxt * ctxt)3691 static int em_cr_write(struct x86_emulate_ctxt *ctxt)
3692 {
3693 	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
3694 		return emulate_gp(ctxt, 0);
3695 
3696 	/* Disable writeback. */
3697 	ctxt->dst.type = OP_NONE;
3698 	return X86EMUL_CONTINUE;
3699 }
3700 
em_dr_write(struct x86_emulate_ctxt * ctxt)3701 static int em_dr_write(struct x86_emulate_ctxt *ctxt)
3702 {
3703 	unsigned long val;
3704 
3705 	if (ctxt->mode == X86EMUL_MODE_PROT64)
3706 		val = ctxt->src.val & ~0ULL;
3707 	else
3708 		val = ctxt->src.val & ~0U;
3709 
3710 	/* #UD condition is already handled. */
3711 	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
3712 		return emulate_gp(ctxt, 0);
3713 
3714 	/* Disable writeback. */
3715 	ctxt->dst.type = OP_NONE;
3716 	return X86EMUL_CONTINUE;
3717 }
3718 
em_wrmsr(struct x86_emulate_ctxt * ctxt)3719 static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
3720 {
3721 	u64 msr_index = reg_read(ctxt, VCPU_REGS_RCX);
3722 	u64 msr_data;
3723 	int r;
3724 
3725 	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
3726 		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
3727 	r = ctxt->ops->set_msr(ctxt, msr_index, msr_data);
3728 
3729 	if (r == X86EMUL_IO_NEEDED)
3730 		return r;
3731 
3732 	if (r > 0)
3733 		return emulate_gp(ctxt, 0);
3734 
3735 	return r < 0 ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE;
3736 }
3737 
em_rdmsr(struct x86_emulate_ctxt * ctxt)3738 static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
3739 {
3740 	u64 msr_index = reg_read(ctxt, VCPU_REGS_RCX);
3741 	u64 msr_data;
3742 	int r;
3743 
3744 	r = ctxt->ops->get_msr(ctxt, msr_index, &msr_data);
3745 
3746 	if (r == X86EMUL_IO_NEEDED)
3747 		return r;
3748 
3749 	if (r)
3750 		return emulate_gp(ctxt, 0);
3751 
3752 	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
3753 	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3754 	return X86EMUL_CONTINUE;
3755 }
3756 
em_store_sreg(struct x86_emulate_ctxt * ctxt,int segment)3757 static int em_store_sreg(struct x86_emulate_ctxt *ctxt, int segment)
3758 {
3759 	if (segment > VCPU_SREG_GS &&
3760 	    (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
3761 	    ctxt->ops->cpl(ctxt) > 0)
3762 		return emulate_gp(ctxt, 0);
3763 
3764 	ctxt->dst.val = get_segment_selector(ctxt, segment);
3765 	if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
3766 		ctxt->dst.bytes = 2;
3767 	return X86EMUL_CONTINUE;
3768 }
3769 
em_mov_rm_sreg(struct x86_emulate_ctxt * ctxt)3770 static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
3771 {
3772 	if (ctxt->modrm_reg > VCPU_SREG_GS)
3773 		return emulate_ud(ctxt);
3774 
3775 	return em_store_sreg(ctxt, ctxt->modrm_reg);
3776 }
3777 
em_mov_sreg_rm(struct x86_emulate_ctxt * ctxt)3778 static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
3779 {
3780 	u16 sel = ctxt->src.val;
3781 
3782 	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3783 		return emulate_ud(ctxt);
3784 
3785 	if (ctxt->modrm_reg == VCPU_SREG_SS)
3786 		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
3787 
3788 	/* Disable writeback. */
3789 	ctxt->dst.type = OP_NONE;
3790 	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3791 }
3792 
em_sldt(struct x86_emulate_ctxt * ctxt)3793 static int em_sldt(struct x86_emulate_ctxt *ctxt)
3794 {
3795 	return em_store_sreg(ctxt, VCPU_SREG_LDTR);
3796 }
3797 
em_lldt(struct x86_emulate_ctxt * ctxt)3798 static int em_lldt(struct x86_emulate_ctxt *ctxt)
3799 {
3800 	u16 sel = ctxt->src.val;
3801 
3802 	/* Disable writeback. */
3803 	ctxt->dst.type = OP_NONE;
3804 	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
3805 }
3806 
em_str(struct x86_emulate_ctxt * ctxt)3807 static int em_str(struct x86_emulate_ctxt *ctxt)
3808 {
3809 	return em_store_sreg(ctxt, VCPU_SREG_TR);
3810 }
3811 
em_ltr(struct x86_emulate_ctxt * ctxt)3812 static int em_ltr(struct x86_emulate_ctxt *ctxt)
3813 {
3814 	u16 sel = ctxt->src.val;
3815 
3816 	/* Disable writeback. */
3817 	ctxt->dst.type = OP_NONE;
3818 	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
3819 }
3820 
em_invlpg(struct x86_emulate_ctxt * ctxt)3821 static int em_invlpg(struct x86_emulate_ctxt *ctxt)
3822 {
3823 	int rc;
3824 	ulong linear;
3825 
3826 	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3827 	if (rc == X86EMUL_CONTINUE)
3828 		ctxt->ops->invlpg(ctxt, linear);
3829 	/* Disable writeback. */
3830 	ctxt->dst.type = OP_NONE;
3831 	return X86EMUL_CONTINUE;
3832 }
3833 
em_clts(struct x86_emulate_ctxt * ctxt)3834 static int em_clts(struct x86_emulate_ctxt *ctxt)
3835 {
3836 	ulong cr0;
3837 
3838 	cr0 = ctxt->ops->get_cr(ctxt, 0);
3839 	cr0 &= ~X86_CR0_TS;
3840 	ctxt->ops->set_cr(ctxt, 0, cr0);
3841 	return X86EMUL_CONTINUE;
3842 }
3843 
em_hypercall(struct x86_emulate_ctxt * ctxt)3844 static int em_hypercall(struct x86_emulate_ctxt *ctxt)
3845 {
3846 	int rc = ctxt->ops->fix_hypercall(ctxt);
3847 
3848 	if (rc != X86EMUL_CONTINUE)
3849 		return rc;
3850 
3851 	/* Let the processor re-execute the fixed hypercall */
3852 	ctxt->_eip = ctxt->eip;
3853 	/* Disable writeback. */
3854 	ctxt->dst.type = OP_NONE;
3855 	return X86EMUL_CONTINUE;
3856 }
3857 
emulate_store_desc_ptr(struct x86_emulate_ctxt * ctxt,void (* get)(struct x86_emulate_ctxt * ctxt,struct desc_ptr * ptr))3858 static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
3859 				  void (*get)(struct x86_emulate_ctxt *ctxt,
3860 					      struct desc_ptr *ptr))
3861 {
3862 	struct desc_ptr desc_ptr;
3863 
3864 	if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
3865 	    ctxt->ops->cpl(ctxt) > 0)
3866 		return emulate_gp(ctxt, 0);
3867 
3868 	if (ctxt->mode == X86EMUL_MODE_PROT64)
3869 		ctxt->op_bytes = 8;
3870 	get(ctxt, &desc_ptr);
3871 	if (ctxt->op_bytes == 2) {
3872 		ctxt->op_bytes = 4;
3873 		desc_ptr.address &= 0x00ffffff;
3874 	}
3875 	/* Disable writeback. */
3876 	ctxt->dst.type = OP_NONE;
3877 	return segmented_write_std(ctxt, ctxt->dst.addr.mem,
3878 				   &desc_ptr, 2 + ctxt->op_bytes);
3879 }
3880 
em_sgdt(struct x86_emulate_ctxt * ctxt)3881 static int em_sgdt(struct x86_emulate_ctxt *ctxt)
3882 {
3883 	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
3884 }
3885 
em_sidt(struct x86_emulate_ctxt * ctxt)3886 static int em_sidt(struct x86_emulate_ctxt *ctxt)
3887 {
3888 	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
3889 }
3890 
em_lgdt_lidt(struct x86_emulate_ctxt * ctxt,bool lgdt)3891 static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
3892 {
3893 	struct desc_ptr desc_ptr;
3894 	int rc;
3895 
3896 	if (ctxt->mode == X86EMUL_MODE_PROT64)
3897 		ctxt->op_bytes = 8;
3898 	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3899 			     &desc_ptr.size, &desc_ptr.address,
3900 			     ctxt->op_bytes);
3901 	if (rc != X86EMUL_CONTINUE)
3902 		return rc;
3903 	if (ctxt->mode == X86EMUL_MODE_PROT64 &&
3904 	    emul_is_noncanonical_address(desc_ptr.address, ctxt))
3905 		return emulate_gp(ctxt, 0);
3906 	if (lgdt)
3907 		ctxt->ops->set_gdt(ctxt, &desc_ptr);
3908 	else
3909 		ctxt->ops->set_idt(ctxt, &desc_ptr);
3910 	/* Disable writeback. */
3911 	ctxt->dst.type = OP_NONE;
3912 	return X86EMUL_CONTINUE;
3913 }
3914 
em_lgdt(struct x86_emulate_ctxt * ctxt)3915 static int em_lgdt(struct x86_emulate_ctxt *ctxt)
3916 {
3917 	return em_lgdt_lidt(ctxt, true);
3918 }
3919 
em_lidt(struct x86_emulate_ctxt * ctxt)3920 static int em_lidt(struct x86_emulate_ctxt *ctxt)
3921 {
3922 	return em_lgdt_lidt(ctxt, false);
3923 }
3924 
em_smsw(struct x86_emulate_ctxt * ctxt)3925 static int em_smsw(struct x86_emulate_ctxt *ctxt)
3926 {
3927 	if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
3928 	    ctxt->ops->cpl(ctxt) > 0)
3929 		return emulate_gp(ctxt, 0);
3930 
3931 	if (ctxt->dst.type == OP_MEM)
3932 		ctxt->dst.bytes = 2;
3933 	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3934 	return X86EMUL_CONTINUE;
3935 }
3936 
em_lmsw(struct x86_emulate_ctxt * ctxt)3937 static int em_lmsw(struct x86_emulate_ctxt *ctxt)
3938 {
3939 	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3940 			  | (ctxt->src.val & 0x0f));
3941 	ctxt->dst.type = OP_NONE;
3942 	return X86EMUL_CONTINUE;
3943 }
3944 
em_loop(struct x86_emulate_ctxt * ctxt)3945 static int em_loop(struct x86_emulate_ctxt *ctxt)
3946 {
3947 	int rc = X86EMUL_CONTINUE;
3948 
3949 	register_address_increment(ctxt, VCPU_REGS_RCX, -1);
3950 	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3951 	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
3952 		rc = jmp_rel(ctxt, ctxt->src.val);
3953 
3954 	return rc;
3955 }
3956 
em_jcxz(struct x86_emulate_ctxt * ctxt)3957 static int em_jcxz(struct x86_emulate_ctxt *ctxt)
3958 {
3959 	int rc = X86EMUL_CONTINUE;
3960 
3961 	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3962 		rc = jmp_rel(ctxt, ctxt->src.val);
3963 
3964 	return rc;
3965 }
3966 
em_in(struct x86_emulate_ctxt * ctxt)3967 static int em_in(struct x86_emulate_ctxt *ctxt)
3968 {
3969 	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
3970 			     &ctxt->dst.val))
3971 		return X86EMUL_IO_NEEDED;
3972 
3973 	return X86EMUL_CONTINUE;
3974 }
3975 
em_out(struct x86_emulate_ctxt * ctxt)3976 static int em_out(struct x86_emulate_ctxt *ctxt)
3977 {
3978 	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
3979 				    &ctxt->src.val, 1);
3980 	/* Disable writeback. */
3981 	ctxt->dst.type = OP_NONE;
3982 	return X86EMUL_CONTINUE;
3983 }
3984 
em_cli(struct x86_emulate_ctxt * ctxt)3985 static int em_cli(struct x86_emulate_ctxt *ctxt)
3986 {
3987 	if (emulator_bad_iopl(ctxt))
3988 		return emulate_gp(ctxt, 0);
3989 
3990 	ctxt->eflags &= ~X86_EFLAGS_IF;
3991 	return X86EMUL_CONTINUE;
3992 }
3993 
em_sti(struct x86_emulate_ctxt * ctxt)3994 static int em_sti(struct x86_emulate_ctxt *ctxt)
3995 {
3996 	if (emulator_bad_iopl(ctxt))
3997 		return emulate_gp(ctxt, 0);
3998 
3999 	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
4000 	ctxt->eflags |= X86_EFLAGS_IF;
4001 	return X86EMUL_CONTINUE;
4002 }
4003 
em_cpuid(struct x86_emulate_ctxt * ctxt)4004 static int em_cpuid(struct x86_emulate_ctxt *ctxt)
4005 {
4006 	u32 eax, ebx, ecx, edx;
4007 	u64 msr = 0;
4008 
4009 	ctxt->ops->get_msr(ctxt, MSR_MISC_FEATURES_ENABLES, &msr);
4010 	if (msr & MSR_MISC_FEATURES_ENABLES_CPUID_FAULT &&
4011 	    ctxt->ops->cpl(ctxt)) {
4012 		return emulate_gp(ctxt, 0);
4013 	}
4014 
4015 	eax = reg_read(ctxt, VCPU_REGS_RAX);
4016 	ecx = reg_read(ctxt, VCPU_REGS_RCX);
4017 	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
4018 	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
4019 	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
4020 	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
4021 	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
4022 	return X86EMUL_CONTINUE;
4023 }
4024 
em_sahf(struct x86_emulate_ctxt * ctxt)4025 static int em_sahf(struct x86_emulate_ctxt *ctxt)
4026 {
4027 	u32 flags;
4028 
4029 	flags = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
4030 		X86_EFLAGS_SF;
4031 	flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
4032 
4033 	ctxt->eflags &= ~0xffUL;
4034 	ctxt->eflags |= flags | X86_EFLAGS_FIXED;
4035 	return X86EMUL_CONTINUE;
4036 }
4037 
em_lahf(struct x86_emulate_ctxt * ctxt)4038 static int em_lahf(struct x86_emulate_ctxt *ctxt)
4039 {
4040 	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
4041 	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
4042 	return X86EMUL_CONTINUE;
4043 }
4044 
em_bswap(struct x86_emulate_ctxt * ctxt)4045 static int em_bswap(struct x86_emulate_ctxt *ctxt)
4046 {
4047 	switch (ctxt->op_bytes) {
4048 #ifdef CONFIG_X86_64
4049 	case 8:
4050 		asm("bswap %0" : "+r"(ctxt->dst.val));
4051 		break;
4052 #endif
4053 	default:
4054 		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
4055 		break;
4056 	}
4057 	return X86EMUL_CONTINUE;
4058 }
4059 
em_clflush(struct x86_emulate_ctxt * ctxt)4060 static int em_clflush(struct x86_emulate_ctxt *ctxt)
4061 {
4062 	/* emulating clflush regardless of cpuid */
4063 	return X86EMUL_CONTINUE;
4064 }
4065 
em_clflushopt(struct x86_emulate_ctxt * ctxt)4066 static int em_clflushopt(struct x86_emulate_ctxt *ctxt)
4067 {
4068 	/* emulating clflushopt regardless of cpuid */
4069 	return X86EMUL_CONTINUE;
4070 }
4071 
em_movsxd(struct x86_emulate_ctxt * ctxt)4072 static int em_movsxd(struct x86_emulate_ctxt *ctxt)
4073 {
4074 	ctxt->dst.val = (s32) ctxt->src.val;
4075 	return X86EMUL_CONTINUE;
4076 }
4077 
check_fxsr(struct x86_emulate_ctxt * ctxt)4078 static int check_fxsr(struct x86_emulate_ctxt *ctxt)
4079 {
4080 	if (!ctxt->ops->guest_has_fxsr(ctxt))
4081 		return emulate_ud(ctxt);
4082 
4083 	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
4084 		return emulate_nm(ctxt);
4085 
4086 	/*
4087 	 * Don't emulate a case that should never be hit, instead of working
4088 	 * around a lack of fxsave64/fxrstor64 on old compilers.
4089 	 */
4090 	if (ctxt->mode >= X86EMUL_MODE_PROT64)
4091 		return X86EMUL_UNHANDLEABLE;
4092 
4093 	return X86EMUL_CONTINUE;
4094 }
4095 
4096 /*
4097  * Hardware doesn't save and restore XMM 0-7 without CR4.OSFXSR, but does save
4098  * and restore MXCSR.
4099  */
__fxstate_size(int nregs)4100 static size_t __fxstate_size(int nregs)
4101 {
4102 	return offsetof(struct fxregs_state, xmm_space[0]) + nregs * 16;
4103 }
4104 
fxstate_size(struct x86_emulate_ctxt * ctxt)4105 static inline size_t fxstate_size(struct x86_emulate_ctxt *ctxt)
4106 {
4107 	bool cr4_osfxsr;
4108 	if (ctxt->mode == X86EMUL_MODE_PROT64)
4109 		return __fxstate_size(16);
4110 
4111 	cr4_osfxsr = ctxt->ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR;
4112 	return __fxstate_size(cr4_osfxsr ? 8 : 0);
4113 }
4114 
4115 /*
4116  * FXSAVE and FXRSTOR have 4 different formats depending on execution mode,
4117  *  1) 16 bit mode
4118  *  2) 32 bit mode
4119  *     - like (1), but FIP and FDP (foo) are only 16 bit.  At least Intel CPUs
4120  *       preserve whole 32 bit values, though, so (1) and (2) are the same wrt.
4121  *       save and restore
4122  *  3) 64-bit mode with REX.W prefix
4123  *     - like (2), but XMM 8-15 are being saved and restored
4124  *  4) 64-bit mode without REX.W prefix
4125  *     - like (3), but FIP and FDP are 64 bit
4126  *
4127  * Emulation uses (3) for (1) and (2) and preserves XMM 8-15 to reach the
4128  * desired result.  (4) is not emulated.
4129  *
4130  * Note: Guest and host CPUID.(EAX=07H,ECX=0H):EBX[bit 13] (deprecate FPU CS
4131  * and FPU DS) should match.
4132  */
em_fxsave(struct x86_emulate_ctxt * ctxt)4133 static int em_fxsave(struct x86_emulate_ctxt *ctxt)
4134 {
4135 	struct fxregs_state fx_state;
4136 	int rc;
4137 
4138 	rc = check_fxsr(ctxt);
4139 	if (rc != X86EMUL_CONTINUE)
4140 		return rc;
4141 
4142 	emulator_get_fpu();
4143 
4144 	rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_state));
4145 
4146 	emulator_put_fpu();
4147 
4148 	if (rc != X86EMUL_CONTINUE)
4149 		return rc;
4150 
4151 	return segmented_write_std(ctxt, ctxt->memop.addr.mem, &fx_state,
4152 		                   fxstate_size(ctxt));
4153 }
4154 
4155 /*
4156  * FXRSTOR might restore XMM registers not provided by the guest. Fill
4157  * in the host registers (via FXSAVE) instead, so they won't be modified.
4158  * (preemption has to stay disabled until FXRSTOR).
4159  *
4160  * Use noinline to keep the stack for other functions called by callers small.
4161  */
fxregs_fixup(struct fxregs_state * fx_state,const size_t used_size)4162 static noinline int fxregs_fixup(struct fxregs_state *fx_state,
4163 				 const size_t used_size)
4164 {
4165 	struct fxregs_state fx_tmp;
4166 	int rc;
4167 
4168 	rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_tmp));
4169 	memcpy((void *)fx_state + used_size, (void *)&fx_tmp + used_size,
4170 	       __fxstate_size(16) - used_size);
4171 
4172 	return rc;
4173 }
4174 
em_fxrstor(struct x86_emulate_ctxt * ctxt)4175 static int em_fxrstor(struct x86_emulate_ctxt *ctxt)
4176 {
4177 	struct fxregs_state fx_state;
4178 	int rc;
4179 	size_t size;
4180 
4181 	rc = check_fxsr(ctxt);
4182 	if (rc != X86EMUL_CONTINUE)
4183 		return rc;
4184 
4185 	size = fxstate_size(ctxt);
4186 	rc = segmented_read_std(ctxt, ctxt->memop.addr.mem, &fx_state, size);
4187 	if (rc != X86EMUL_CONTINUE)
4188 		return rc;
4189 
4190 	emulator_get_fpu();
4191 
4192 	if (size < __fxstate_size(16)) {
4193 		rc = fxregs_fixup(&fx_state, size);
4194 		if (rc != X86EMUL_CONTINUE)
4195 			goto out;
4196 	}
4197 
4198 	if (fx_state.mxcsr >> 16) {
4199 		rc = emulate_gp(ctxt, 0);
4200 		goto out;
4201 	}
4202 
4203 	if (rc == X86EMUL_CONTINUE)
4204 		rc = asm_safe("fxrstor %[fx]", : [fx] "m"(fx_state));
4205 
4206 out:
4207 	emulator_put_fpu();
4208 
4209 	return rc;
4210 }
4211 
em_xsetbv(struct x86_emulate_ctxt * ctxt)4212 static int em_xsetbv(struct x86_emulate_ctxt *ctxt)
4213 {
4214 	u32 eax, ecx, edx;
4215 
4216 	eax = reg_read(ctxt, VCPU_REGS_RAX);
4217 	edx = reg_read(ctxt, VCPU_REGS_RDX);
4218 	ecx = reg_read(ctxt, VCPU_REGS_RCX);
4219 
4220 	if (ctxt->ops->set_xcr(ctxt, ecx, ((u64)edx << 32) | eax))
4221 		return emulate_gp(ctxt, 0);
4222 
4223 	return X86EMUL_CONTINUE;
4224 }
4225 
valid_cr(int nr)4226 static bool valid_cr(int nr)
4227 {
4228 	switch (nr) {
4229 	case 0:
4230 	case 2 ... 4:
4231 	case 8:
4232 		return true;
4233 	default:
4234 		return false;
4235 	}
4236 }
4237 
check_cr_access(struct x86_emulate_ctxt * ctxt)4238 static int check_cr_access(struct x86_emulate_ctxt *ctxt)
4239 {
4240 	if (!valid_cr(ctxt->modrm_reg))
4241 		return emulate_ud(ctxt);
4242 
4243 	return X86EMUL_CONTINUE;
4244 }
4245 
check_dr7_gd(struct x86_emulate_ctxt * ctxt)4246 static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
4247 {
4248 	unsigned long dr7;
4249 
4250 	ctxt->ops->get_dr(ctxt, 7, &dr7);
4251 
4252 	/* Check if DR7.Global_Enable is set */
4253 	return dr7 & (1 << 13);
4254 }
4255 
check_dr_read(struct x86_emulate_ctxt * ctxt)4256 static int check_dr_read(struct x86_emulate_ctxt *ctxt)
4257 {
4258 	int dr = ctxt->modrm_reg;
4259 	u64 cr4;
4260 
4261 	if (dr > 7)
4262 		return emulate_ud(ctxt);
4263 
4264 	cr4 = ctxt->ops->get_cr(ctxt, 4);
4265 	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
4266 		return emulate_ud(ctxt);
4267 
4268 	if (check_dr7_gd(ctxt)) {
4269 		ulong dr6;
4270 
4271 		ctxt->ops->get_dr(ctxt, 6, &dr6);
4272 		dr6 &= ~DR_TRAP_BITS;
4273 		dr6 |= DR6_BD | DR6_RTM;
4274 		ctxt->ops->set_dr(ctxt, 6, dr6);
4275 		return emulate_db(ctxt);
4276 	}
4277 
4278 	return X86EMUL_CONTINUE;
4279 }
4280 
check_dr_write(struct x86_emulate_ctxt * ctxt)4281 static int check_dr_write(struct x86_emulate_ctxt *ctxt)
4282 {
4283 	u64 new_val = ctxt->src.val64;
4284 	int dr = ctxt->modrm_reg;
4285 
4286 	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
4287 		return emulate_gp(ctxt, 0);
4288 
4289 	return check_dr_read(ctxt);
4290 }
4291 
check_svme(struct x86_emulate_ctxt * ctxt)4292 static int check_svme(struct x86_emulate_ctxt *ctxt)
4293 {
4294 	u64 efer = 0;
4295 
4296 	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
4297 
4298 	if (!(efer & EFER_SVME))
4299 		return emulate_ud(ctxt);
4300 
4301 	return X86EMUL_CONTINUE;
4302 }
4303 
check_svme_pa(struct x86_emulate_ctxt * ctxt)4304 static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
4305 {
4306 	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
4307 
4308 	/* Valid physical address? */
4309 	if (rax & 0xffff000000000000ULL)
4310 		return emulate_gp(ctxt, 0);
4311 
4312 	return check_svme(ctxt);
4313 }
4314 
check_rdtsc(struct x86_emulate_ctxt * ctxt)4315 static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
4316 {
4317 	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
4318 
4319 	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
4320 		return emulate_ud(ctxt);
4321 
4322 	return X86EMUL_CONTINUE;
4323 }
4324 
check_rdpmc(struct x86_emulate_ctxt * ctxt)4325 static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
4326 {
4327 	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
4328 	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
4329 
4330 	/*
4331 	 * VMware allows access to these Pseduo-PMCs even when read via RDPMC
4332 	 * in Ring3 when CR4.PCE=0.
4333 	 */
4334 	if (enable_vmware_backdoor && is_vmware_backdoor_pmc(rcx))
4335 		return X86EMUL_CONTINUE;
4336 
4337 	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
4338 	    ctxt->ops->check_pmc(ctxt, rcx))
4339 		return emulate_gp(ctxt, 0);
4340 
4341 	return X86EMUL_CONTINUE;
4342 }
4343 
check_perm_in(struct x86_emulate_ctxt * ctxt)4344 static int check_perm_in(struct x86_emulate_ctxt *ctxt)
4345 {
4346 	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
4347 	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
4348 		return emulate_gp(ctxt, 0);
4349 
4350 	return X86EMUL_CONTINUE;
4351 }
4352 
check_perm_out(struct x86_emulate_ctxt * ctxt)4353 static int check_perm_out(struct x86_emulate_ctxt *ctxt)
4354 {
4355 	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
4356 	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
4357 		return emulate_gp(ctxt, 0);
4358 
4359 	return X86EMUL_CONTINUE;
4360 }
4361 
4362 #define D(_y) { .flags = (_y) }
4363 #define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
4364 #define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
4365 		      .intercept = x86_intercept_##_i, .check_perm = (_p) }
4366 #define N    D(NotImpl)
4367 #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
4368 #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
4369 #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
4370 #define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
4371 #define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
4372 #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
4373 #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
4374 #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
4375 #define II(_f, _e, _i) \
4376 	{ .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
4377 #define IIP(_f, _e, _i, _p) \
4378 	{ .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
4379 	  .intercept = x86_intercept_##_i, .check_perm = (_p) }
4380 #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
4381 
4382 #define D2bv(_f)      D((_f) | ByteOp), D(_f)
4383 #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
4384 #define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
4385 #define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
4386 #define I2bvIP(_f, _e, _i, _p) \
4387 	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
4388 
4389 #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
4390 		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
4391 		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
4392 
4393 static const struct opcode group7_rm0[] = {
4394 	N,
4395 	I(SrcNone | Priv | EmulateOnUD,	em_hypercall),
4396 	N, N, N, N, N, N,
4397 };
4398 
4399 static const struct opcode group7_rm1[] = {
4400 	DI(SrcNone | Priv, monitor),
4401 	DI(SrcNone | Priv, mwait),
4402 	N, N, N, N, N, N,
4403 };
4404 
4405 static const struct opcode group7_rm2[] = {
4406 	N,
4407 	II(ImplicitOps | Priv,			em_xsetbv,	xsetbv),
4408 	N, N, N, N, N, N,
4409 };
4410 
4411 static const struct opcode group7_rm3[] = {
4412 	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
4413 	II(SrcNone  | Prot | EmulateOnUD,	em_hypercall,	vmmcall),
4414 	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
4415 	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
4416 	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
4417 	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
4418 	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
4419 	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
4420 };
4421 
4422 static const struct opcode group7_rm7[] = {
4423 	N,
4424 	DIP(SrcNone, rdtscp, check_rdtsc),
4425 	N, N, N, N, N, N,
4426 };
4427 
4428 static const struct opcode group1[] = {
4429 	F(Lock, em_add),
4430 	F(Lock | PageTable, em_or),
4431 	F(Lock, em_adc),
4432 	F(Lock, em_sbb),
4433 	F(Lock | PageTable, em_and),
4434 	F(Lock, em_sub),
4435 	F(Lock, em_xor),
4436 	F(NoWrite, em_cmp),
4437 };
4438 
4439 static const struct opcode group1A[] = {
4440 	I(DstMem | SrcNone | Mov | Stack | IncSP | TwoMemOp, em_pop), N, N, N, N, N, N, N,
4441 };
4442 
4443 static const struct opcode group2[] = {
4444 	F(DstMem | ModRM, em_rol),
4445 	F(DstMem | ModRM, em_ror),
4446 	F(DstMem | ModRM, em_rcl),
4447 	F(DstMem | ModRM, em_rcr),
4448 	F(DstMem | ModRM, em_shl),
4449 	F(DstMem | ModRM, em_shr),
4450 	F(DstMem | ModRM, em_shl),
4451 	F(DstMem | ModRM, em_sar),
4452 };
4453 
4454 static const struct opcode group3[] = {
4455 	F(DstMem | SrcImm | NoWrite, em_test),
4456 	F(DstMem | SrcImm | NoWrite, em_test),
4457 	F(DstMem | SrcNone | Lock, em_not),
4458 	F(DstMem | SrcNone | Lock, em_neg),
4459 	F(DstXacc | Src2Mem, em_mul_ex),
4460 	F(DstXacc | Src2Mem, em_imul_ex),
4461 	F(DstXacc | Src2Mem, em_div_ex),
4462 	F(DstXacc | Src2Mem, em_idiv_ex),
4463 };
4464 
4465 static const struct opcode group4[] = {
4466 	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
4467 	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
4468 	N, N, N, N, N, N,
4469 };
4470 
4471 static const struct opcode group5[] = {
4472 	F(DstMem | SrcNone | Lock,		em_inc),
4473 	F(DstMem | SrcNone | Lock,		em_dec),
4474 	I(SrcMem | NearBranch,			em_call_near_abs),
4475 	I(SrcMemFAddr | ImplicitOps,		em_call_far),
4476 	I(SrcMem | NearBranch,			em_jmp_abs),
4477 	I(SrcMemFAddr | ImplicitOps,		em_jmp_far),
4478 	I(SrcMem | Stack | TwoMemOp,		em_push), D(Undefined),
4479 };
4480 
4481 static const struct opcode group6[] = {
4482 	II(Prot | DstMem,	   em_sldt, sldt),
4483 	II(Prot | DstMem,	   em_str, str),
4484 	II(Prot | Priv | SrcMem16, em_lldt, lldt),
4485 	II(Prot | Priv | SrcMem16, em_ltr, ltr),
4486 	N, N, N, N,
4487 };
4488 
4489 static const struct group_dual group7 = { {
4490 	II(Mov | DstMem,			em_sgdt, sgdt),
4491 	II(Mov | DstMem,			em_sidt, sidt),
4492 	II(SrcMem | Priv,			em_lgdt, lgdt),
4493 	II(SrcMem | Priv,			em_lidt, lidt),
4494 	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
4495 	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
4496 	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
4497 }, {
4498 	EXT(0, group7_rm0),
4499 	EXT(0, group7_rm1),
4500 	EXT(0, group7_rm2),
4501 	EXT(0, group7_rm3),
4502 	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
4503 	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
4504 	EXT(0, group7_rm7),
4505 } };
4506 
4507 static const struct opcode group8[] = {
4508 	N, N, N, N,
4509 	F(DstMem | SrcImmByte | NoWrite,		em_bt),
4510 	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
4511 	F(DstMem | SrcImmByte | Lock,			em_btr),
4512 	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
4513 };
4514 
4515 /*
4516  * The "memory" destination is actually always a register, since we come
4517  * from the register case of group9.
4518  */
4519 static const struct gprefix pfx_0f_c7_7 = {
4520 	N, N, N, II(DstMem | ModRM | Op3264 | EmulateOnUD, em_rdpid, rdpid),
4521 };
4522 
4523 
4524 static const struct group_dual group9 = { {
4525 	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
4526 }, {
4527 	N, N, N, N, N, N, N,
4528 	GP(0, &pfx_0f_c7_7),
4529 } };
4530 
4531 static const struct opcode group11[] = {
4532 	I(DstMem | SrcImm | Mov | PageTable, em_mov),
4533 	X7(D(Undefined)),
4534 };
4535 
4536 static const struct gprefix pfx_0f_ae_7 = {
4537 	I(SrcMem | ByteOp, em_clflush), I(SrcMem | ByteOp, em_clflushopt), N, N,
4538 };
4539 
4540 static const struct group_dual group15 = { {
4541 	I(ModRM | Aligned16, em_fxsave),
4542 	I(ModRM | Aligned16, em_fxrstor),
4543 	N, N, N, N, N, GP(0, &pfx_0f_ae_7),
4544 }, {
4545 	N, N, N, N, N, N, N, N,
4546 } };
4547 
4548 static const struct gprefix pfx_0f_6f_0f_7f = {
4549 	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
4550 };
4551 
4552 static const struct instr_dual instr_dual_0f_2b = {
4553 	I(0, em_mov), N
4554 };
4555 
4556 static const struct gprefix pfx_0f_2b = {
4557 	ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
4558 };
4559 
4560 static const struct gprefix pfx_0f_10_0f_11 = {
4561 	I(Unaligned, em_mov), I(Unaligned, em_mov), N, N,
4562 };
4563 
4564 static const struct gprefix pfx_0f_28_0f_29 = {
4565 	I(Aligned, em_mov), I(Aligned, em_mov), N, N,
4566 };
4567 
4568 static const struct gprefix pfx_0f_e7 = {
4569 	N, I(Sse, em_mov), N, N,
4570 };
4571 
4572 static const struct escape escape_d9 = { {
4573 	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
4574 }, {
4575 	/* 0xC0 - 0xC7 */
4576 	N, N, N, N, N, N, N, N,
4577 	/* 0xC8 - 0xCF */
4578 	N, N, N, N, N, N, N, N,
4579 	/* 0xD0 - 0xC7 */
4580 	N, N, N, N, N, N, N, N,
4581 	/* 0xD8 - 0xDF */
4582 	N, N, N, N, N, N, N, N,
4583 	/* 0xE0 - 0xE7 */
4584 	N, N, N, N, N, N, N, N,
4585 	/* 0xE8 - 0xEF */
4586 	N, N, N, N, N, N, N, N,
4587 	/* 0xF0 - 0xF7 */
4588 	N, N, N, N, N, N, N, N,
4589 	/* 0xF8 - 0xFF */
4590 	N, N, N, N, N, N, N, N,
4591 } };
4592 
4593 static const struct escape escape_db = { {
4594 	N, N, N, N, N, N, N, N,
4595 }, {
4596 	/* 0xC0 - 0xC7 */
4597 	N, N, N, N, N, N, N, N,
4598 	/* 0xC8 - 0xCF */
4599 	N, N, N, N, N, N, N, N,
4600 	/* 0xD0 - 0xC7 */
4601 	N, N, N, N, N, N, N, N,
4602 	/* 0xD8 - 0xDF */
4603 	N, N, N, N, N, N, N, N,
4604 	/* 0xE0 - 0xE7 */
4605 	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
4606 	/* 0xE8 - 0xEF */
4607 	N, N, N, N, N, N, N, N,
4608 	/* 0xF0 - 0xF7 */
4609 	N, N, N, N, N, N, N, N,
4610 	/* 0xF8 - 0xFF */
4611 	N, N, N, N, N, N, N, N,
4612 } };
4613 
4614 static const struct escape escape_dd = { {
4615 	N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
4616 }, {
4617 	/* 0xC0 - 0xC7 */
4618 	N, N, N, N, N, N, N, N,
4619 	/* 0xC8 - 0xCF */
4620 	N, N, N, N, N, N, N, N,
4621 	/* 0xD0 - 0xC7 */
4622 	N, N, N, N, N, N, N, N,
4623 	/* 0xD8 - 0xDF */
4624 	N, N, N, N, N, N, N, N,
4625 	/* 0xE0 - 0xE7 */
4626 	N, N, N, N, N, N, N, N,
4627 	/* 0xE8 - 0xEF */
4628 	N, N, N, N, N, N, N, N,
4629 	/* 0xF0 - 0xF7 */
4630 	N, N, N, N, N, N, N, N,
4631 	/* 0xF8 - 0xFF */
4632 	N, N, N, N, N, N, N, N,
4633 } };
4634 
4635 static const struct instr_dual instr_dual_0f_c3 = {
4636 	I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
4637 };
4638 
4639 static const struct mode_dual mode_dual_63 = {
4640 	N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
4641 };
4642 
4643 static const struct opcode opcode_table[256] = {
4644 	/* 0x00 - 0x07 */
4645 	F6ALU(Lock, em_add),
4646 	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
4647 	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
4648 	/* 0x08 - 0x0F */
4649 	F6ALU(Lock | PageTable, em_or),
4650 	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
4651 	N,
4652 	/* 0x10 - 0x17 */
4653 	F6ALU(Lock, em_adc),
4654 	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
4655 	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
4656 	/* 0x18 - 0x1F */
4657 	F6ALU(Lock, em_sbb),
4658 	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
4659 	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
4660 	/* 0x20 - 0x27 */
4661 	F6ALU(Lock | PageTable, em_and), N, N,
4662 	/* 0x28 - 0x2F */
4663 	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
4664 	/* 0x30 - 0x37 */
4665 	F6ALU(Lock, em_xor), N, N,
4666 	/* 0x38 - 0x3F */
4667 	F6ALU(NoWrite, em_cmp), N, N,
4668 	/* 0x40 - 0x4F */
4669 	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
4670 	/* 0x50 - 0x57 */
4671 	X8(I(SrcReg | Stack, em_push)),
4672 	/* 0x58 - 0x5F */
4673 	X8(I(DstReg | Stack, em_pop)),
4674 	/* 0x60 - 0x67 */
4675 	I(ImplicitOps | Stack | No64, em_pusha),
4676 	I(ImplicitOps | Stack | No64, em_popa),
4677 	N, MD(ModRM, &mode_dual_63),
4678 	N, N, N, N,
4679 	/* 0x68 - 0x6F */
4680 	I(SrcImm | Mov | Stack, em_push),
4681 	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
4682 	I(SrcImmByte | Mov | Stack, em_push),
4683 	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
4684 	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
4685 	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
4686 	/* 0x70 - 0x7F */
4687 	X16(D(SrcImmByte | NearBranch)),
4688 	/* 0x80 - 0x87 */
4689 	G(ByteOp | DstMem | SrcImm, group1),
4690 	G(DstMem | SrcImm, group1),
4691 	G(ByteOp | DstMem | SrcImm | No64, group1),
4692 	G(DstMem | SrcImmByte, group1),
4693 	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
4694 	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
4695 	/* 0x88 - 0x8F */
4696 	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
4697 	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
4698 	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
4699 	D(ModRM | SrcMem | NoAccess | DstReg),
4700 	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
4701 	G(0, group1A),
4702 	/* 0x90 - 0x97 */
4703 	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
4704 	/* 0x98 - 0x9F */
4705 	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
4706 	I(SrcImmFAddr | No64, em_call_far), N,
4707 	II(ImplicitOps | Stack, em_pushf, pushf),
4708 	II(ImplicitOps | Stack, em_popf, popf),
4709 	I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
4710 	/* 0xA0 - 0xA7 */
4711 	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
4712 	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
4713 	I2bv(SrcSI | DstDI | Mov | String | TwoMemOp, em_mov),
4714 	F2bv(SrcSI | DstDI | String | NoWrite | TwoMemOp, em_cmp_r),
4715 	/* 0xA8 - 0xAF */
4716 	F2bv(DstAcc | SrcImm | NoWrite, em_test),
4717 	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
4718 	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
4719 	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
4720 	/* 0xB0 - 0xB7 */
4721 	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
4722 	/* 0xB8 - 0xBF */
4723 	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
4724 	/* 0xC0 - 0xC7 */
4725 	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
4726 	I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
4727 	I(ImplicitOps | NearBranch, em_ret),
4728 	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
4729 	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
4730 	G(ByteOp, group11), G(0, group11),
4731 	/* 0xC8 - 0xCF */
4732 	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
4733 	I(ImplicitOps | SrcImmU16, em_ret_far_imm),
4734 	I(ImplicitOps, em_ret_far),
4735 	D(ImplicitOps), DI(SrcImmByte, intn),
4736 	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
4737 	/* 0xD0 - 0xD7 */
4738 	G(Src2One | ByteOp, group2), G(Src2One, group2),
4739 	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
4740 	I(DstAcc | SrcImmUByte | No64, em_aam),
4741 	I(DstAcc | SrcImmUByte | No64, em_aad),
4742 	F(DstAcc | ByteOp | No64, em_salc),
4743 	I(DstAcc | SrcXLat | ByteOp, em_mov),
4744 	/* 0xD8 - 0xDF */
4745 	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
4746 	/* 0xE0 - 0xE7 */
4747 	X3(I(SrcImmByte | NearBranch, em_loop)),
4748 	I(SrcImmByte | NearBranch, em_jcxz),
4749 	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
4750 	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
4751 	/* 0xE8 - 0xEF */
4752 	I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
4753 	I(SrcImmFAddr | No64, em_jmp_far),
4754 	D(SrcImmByte | ImplicitOps | NearBranch),
4755 	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
4756 	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
4757 	/* 0xF0 - 0xF7 */
4758 	N, DI(ImplicitOps, icebp), N, N,
4759 	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
4760 	G(ByteOp, group3), G(0, group3),
4761 	/* 0xF8 - 0xFF */
4762 	D(ImplicitOps), D(ImplicitOps),
4763 	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
4764 	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
4765 };
4766 
4767 static const struct opcode twobyte_table[256] = {
4768 	/* 0x00 - 0x0F */
4769 	G(0, group6), GD(0, &group7), N, N,
4770 	N, I(ImplicitOps | EmulateOnUD, em_syscall),
4771 	II(ImplicitOps | Priv, em_clts, clts), N,
4772 	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
4773 	N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
4774 	/* 0x10 - 0x1F */
4775 	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_10_0f_11),
4776 	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_10_0f_11),
4777 	N, N, N, N, N, N,
4778 	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 4 * prefetch + 4 * reserved NOP */
4779 	D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
4780 	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
4781 	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
4782 	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
4783 	D(ImplicitOps | ModRM | SrcMem | NoAccess), /* NOP + 7 * reserved NOP */
4784 	/* 0x20 - 0x2F */
4785 	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_access),
4786 	DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
4787 	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
4788 						check_cr_access),
4789 	IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
4790 						check_dr_write),
4791 	N, N, N, N,
4792 	GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
4793 	GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
4794 	N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
4795 	N, N, N, N,
4796 	/* 0x30 - 0x3F */
4797 	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4798 	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4799 	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4800 	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4801 	I(ImplicitOps | EmulateOnUD, em_sysenter),
4802 	I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
4803 	N, N,
4804 	N, N, N, N, N, N, N, N,
4805 	/* 0x40 - 0x4F */
4806 	X16(D(DstReg | SrcMem | ModRM)),
4807 	/* 0x50 - 0x5F */
4808 	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
4809 	/* 0x60 - 0x6F */
4810 	N, N, N, N,
4811 	N, N, N, N,
4812 	N, N, N, N,
4813 	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4814 	/* 0x70 - 0x7F */
4815 	N, N, N, N,
4816 	N, N, N, N,
4817 	N, N, N, N,
4818 	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4819 	/* 0x80 - 0x8F */
4820 	X16(D(SrcImm | NearBranch)),
4821 	/* 0x90 - 0x9F */
4822 	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4823 	/* 0xA0 - 0xA7 */
4824 	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
4825 	II(ImplicitOps, em_cpuid, cpuid),
4826 	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
4827 	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
4828 	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
4829 	/* 0xA8 - 0xAF */
4830 	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4831 	II(EmulateOnUD | ImplicitOps, em_rsm, rsm),
4832 	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4833 	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
4834 	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
4835 	GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
4836 	/* 0xB0 - 0xB7 */
4837 	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
4838 	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4839 	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4840 	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
4841 	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4842 	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4843 	/* 0xB8 - 0xBF */
4844 	N, N,
4845 	G(BitOp, group8),
4846 	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
4847 	I(DstReg | SrcMem | ModRM, em_bsf_c),
4848 	I(DstReg | SrcMem | ModRM, em_bsr_c),
4849 	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4850 	/* 0xC0 - 0xC7 */
4851 	F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
4852 	N, ID(0, &instr_dual_0f_c3),
4853 	N, N, N, GD(0, &group9),
4854 	/* 0xC8 - 0xCF */
4855 	X8(I(DstReg, em_bswap)),
4856 	/* 0xD0 - 0xDF */
4857 	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
4858 	/* 0xE0 - 0xEF */
4859 	N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
4860 	N, N, N, N, N, N, N, N,
4861 	/* 0xF0 - 0xFF */
4862 	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
4863 };
4864 
4865 static const struct instr_dual instr_dual_0f_38_f0 = {
4866 	I(DstReg | SrcMem | Mov, em_movbe), N
4867 };
4868 
4869 static const struct instr_dual instr_dual_0f_38_f1 = {
4870 	I(DstMem | SrcReg | Mov, em_movbe), N
4871 };
4872 
4873 static const struct gprefix three_byte_0f_38_f0 = {
4874 	ID(0, &instr_dual_0f_38_f0), N, N, N
4875 };
4876 
4877 static const struct gprefix three_byte_0f_38_f1 = {
4878 	ID(0, &instr_dual_0f_38_f1), N, N, N
4879 };
4880 
4881 /*
4882  * Insns below are selected by the prefix which indexed by the third opcode
4883  * byte.
4884  */
4885 static const struct opcode opcode_map_0f_38[256] = {
4886 	/* 0x00 - 0x7f */
4887 	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
4888 	/* 0x80 - 0xef */
4889 	X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
4890 	/* 0xf0 - 0xf1 */
4891 	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
4892 	GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
4893 	/* 0xf2 - 0xff */
4894 	N, N, X4(N), X8(N)
4895 };
4896 
4897 #undef D
4898 #undef N
4899 #undef G
4900 #undef GD
4901 #undef I
4902 #undef GP
4903 #undef EXT
4904 #undef MD
4905 #undef ID
4906 
4907 #undef D2bv
4908 #undef D2bvIP
4909 #undef I2bv
4910 #undef I2bvIP
4911 #undef I6ALU
4912 
imm_size(struct x86_emulate_ctxt * ctxt)4913 static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4914 {
4915 	unsigned size;
4916 
4917 	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4918 	if (size == 8)
4919 		size = 4;
4920 	return size;
4921 }
4922 
decode_imm(struct x86_emulate_ctxt * ctxt,struct operand * op,unsigned size,bool sign_extension)4923 static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
4924 		      unsigned size, bool sign_extension)
4925 {
4926 	int rc = X86EMUL_CONTINUE;
4927 
4928 	op->type = OP_IMM;
4929 	op->bytes = size;
4930 	op->addr.mem.ea = ctxt->_eip;
4931 	/* NB. Immediates are sign-extended as necessary. */
4932 	switch (op->bytes) {
4933 	case 1:
4934 		op->val = insn_fetch(s8, ctxt);
4935 		break;
4936 	case 2:
4937 		op->val = insn_fetch(s16, ctxt);
4938 		break;
4939 	case 4:
4940 		op->val = insn_fetch(s32, ctxt);
4941 		break;
4942 	case 8:
4943 		op->val = insn_fetch(s64, ctxt);
4944 		break;
4945 	}
4946 	if (!sign_extension) {
4947 		switch (op->bytes) {
4948 		case 1:
4949 			op->val &= 0xff;
4950 			break;
4951 		case 2:
4952 			op->val &= 0xffff;
4953 			break;
4954 		case 4:
4955 			op->val &= 0xffffffff;
4956 			break;
4957 		}
4958 	}
4959 done:
4960 	return rc;
4961 }
4962 
decode_operand(struct x86_emulate_ctxt * ctxt,struct operand * op,unsigned d)4963 static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
4964 			  unsigned d)
4965 {
4966 	int rc = X86EMUL_CONTINUE;
4967 
4968 	switch (d) {
4969 	case OpReg:
4970 		decode_register_operand(ctxt, op);
4971 		break;
4972 	case OpImmUByte:
4973 		rc = decode_imm(ctxt, op, 1, false);
4974 		break;
4975 	case OpMem:
4976 		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4977 	mem_common:
4978 		*op = ctxt->memop;
4979 		ctxt->memopp = op;
4980 		if (ctxt->d & BitOp)
4981 			fetch_bit_operand(ctxt);
4982 		op->orig_val = op->val;
4983 		break;
4984 	case OpMem64:
4985 		ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
4986 		goto mem_common;
4987 	case OpAcc:
4988 		op->type = OP_REG;
4989 		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4990 		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4991 		fetch_register_operand(op);
4992 		op->orig_val = op->val;
4993 		break;
4994 	case OpAccLo:
4995 		op->type = OP_REG;
4996 		op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
4997 		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4998 		fetch_register_operand(op);
4999 		op->orig_val = op->val;
5000 		break;
5001 	case OpAccHi:
5002 		if (ctxt->d & ByteOp) {
5003 			op->type = OP_NONE;
5004 			break;
5005 		}
5006 		op->type = OP_REG;
5007 		op->bytes = ctxt->op_bytes;
5008 		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
5009 		fetch_register_operand(op);
5010 		op->orig_val = op->val;
5011 		break;
5012 	case OpDI:
5013 		op->type = OP_MEM;
5014 		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
5015 		op->addr.mem.ea =
5016 			register_address(ctxt, VCPU_REGS_RDI);
5017 		op->addr.mem.seg = VCPU_SREG_ES;
5018 		op->val = 0;
5019 		op->count = 1;
5020 		break;
5021 	case OpDX:
5022 		op->type = OP_REG;
5023 		op->bytes = 2;
5024 		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
5025 		fetch_register_operand(op);
5026 		break;
5027 	case OpCL:
5028 		op->type = OP_IMM;
5029 		op->bytes = 1;
5030 		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
5031 		break;
5032 	case OpImmByte:
5033 		rc = decode_imm(ctxt, op, 1, true);
5034 		break;
5035 	case OpOne:
5036 		op->type = OP_IMM;
5037 		op->bytes = 1;
5038 		op->val = 1;
5039 		break;
5040 	case OpImm:
5041 		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
5042 		break;
5043 	case OpImm64:
5044 		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
5045 		break;
5046 	case OpMem8:
5047 		ctxt->memop.bytes = 1;
5048 		if (ctxt->memop.type == OP_REG) {
5049 			ctxt->memop.addr.reg = decode_register(ctxt,
5050 					ctxt->modrm_rm, true);
5051 			fetch_register_operand(&ctxt->memop);
5052 		}
5053 		goto mem_common;
5054 	case OpMem16:
5055 		ctxt->memop.bytes = 2;
5056 		goto mem_common;
5057 	case OpMem32:
5058 		ctxt->memop.bytes = 4;
5059 		goto mem_common;
5060 	case OpImmU16:
5061 		rc = decode_imm(ctxt, op, 2, false);
5062 		break;
5063 	case OpImmU:
5064 		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
5065 		break;
5066 	case OpSI:
5067 		op->type = OP_MEM;
5068 		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
5069 		op->addr.mem.ea =
5070 			register_address(ctxt, VCPU_REGS_RSI);
5071 		op->addr.mem.seg = ctxt->seg_override;
5072 		op->val = 0;
5073 		op->count = 1;
5074 		break;
5075 	case OpXLat:
5076 		op->type = OP_MEM;
5077 		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
5078 		op->addr.mem.ea =
5079 			address_mask(ctxt,
5080 				reg_read(ctxt, VCPU_REGS_RBX) +
5081 				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
5082 		op->addr.mem.seg = ctxt->seg_override;
5083 		op->val = 0;
5084 		break;
5085 	case OpImmFAddr:
5086 		op->type = OP_IMM;
5087 		op->addr.mem.ea = ctxt->_eip;
5088 		op->bytes = ctxt->op_bytes + 2;
5089 		insn_fetch_arr(op->valptr, op->bytes, ctxt);
5090 		break;
5091 	case OpMemFAddr:
5092 		ctxt->memop.bytes = ctxt->op_bytes + 2;
5093 		goto mem_common;
5094 	case OpES:
5095 		op->type = OP_IMM;
5096 		op->val = VCPU_SREG_ES;
5097 		break;
5098 	case OpCS:
5099 		op->type = OP_IMM;
5100 		op->val = VCPU_SREG_CS;
5101 		break;
5102 	case OpSS:
5103 		op->type = OP_IMM;
5104 		op->val = VCPU_SREG_SS;
5105 		break;
5106 	case OpDS:
5107 		op->type = OP_IMM;
5108 		op->val = VCPU_SREG_DS;
5109 		break;
5110 	case OpFS:
5111 		op->type = OP_IMM;
5112 		op->val = VCPU_SREG_FS;
5113 		break;
5114 	case OpGS:
5115 		op->type = OP_IMM;
5116 		op->val = VCPU_SREG_GS;
5117 		break;
5118 	case OpImplicit:
5119 		/* Special instructions do their own operand decoding. */
5120 	default:
5121 		op->type = OP_NONE; /* Disable writeback. */
5122 		break;
5123 	}
5124 
5125 done:
5126 	return rc;
5127 }
5128 
x86_decode_insn(struct x86_emulate_ctxt * ctxt,void * insn,int insn_len)5129 int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
5130 {
5131 	int rc = X86EMUL_CONTINUE;
5132 	int mode = ctxt->mode;
5133 	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
5134 	bool op_prefix = false;
5135 	bool has_seg_override = false;
5136 	struct opcode opcode;
5137 	u16 dummy;
5138 	struct desc_struct desc;
5139 
5140 	ctxt->memop.type = OP_NONE;
5141 	ctxt->memopp = NULL;
5142 	ctxt->_eip = ctxt->eip;
5143 	ctxt->fetch.ptr = ctxt->fetch.data;
5144 	ctxt->fetch.end = ctxt->fetch.data + insn_len;
5145 	ctxt->opcode_len = 1;
5146 	ctxt->intercept = x86_intercept_none;
5147 	if (insn_len > 0)
5148 		memcpy(ctxt->fetch.data, insn, insn_len);
5149 	else {
5150 		rc = __do_insn_fetch_bytes(ctxt, 1);
5151 		if (rc != X86EMUL_CONTINUE)
5152 			goto done;
5153 	}
5154 
5155 	switch (mode) {
5156 	case X86EMUL_MODE_REAL:
5157 	case X86EMUL_MODE_VM86:
5158 		def_op_bytes = def_ad_bytes = 2;
5159 		ctxt->ops->get_segment(ctxt, &dummy, &desc, NULL, VCPU_SREG_CS);
5160 		if (desc.d)
5161 			def_op_bytes = def_ad_bytes = 4;
5162 		break;
5163 	case X86EMUL_MODE_PROT16:
5164 		def_op_bytes = def_ad_bytes = 2;
5165 		break;
5166 	case X86EMUL_MODE_PROT32:
5167 		def_op_bytes = def_ad_bytes = 4;
5168 		break;
5169 #ifdef CONFIG_X86_64
5170 	case X86EMUL_MODE_PROT64:
5171 		def_op_bytes = 4;
5172 		def_ad_bytes = 8;
5173 		break;
5174 #endif
5175 	default:
5176 		return EMULATION_FAILED;
5177 	}
5178 
5179 	ctxt->op_bytes = def_op_bytes;
5180 	ctxt->ad_bytes = def_ad_bytes;
5181 
5182 	/* Legacy prefixes. */
5183 	for (;;) {
5184 		switch (ctxt->b = insn_fetch(u8, ctxt)) {
5185 		case 0x66:	/* operand-size override */
5186 			op_prefix = true;
5187 			/* switch between 2/4 bytes */
5188 			ctxt->op_bytes = def_op_bytes ^ 6;
5189 			break;
5190 		case 0x67:	/* address-size override */
5191 			if (mode == X86EMUL_MODE_PROT64)
5192 				/* switch between 4/8 bytes */
5193 				ctxt->ad_bytes = def_ad_bytes ^ 12;
5194 			else
5195 				/* switch between 2/4 bytes */
5196 				ctxt->ad_bytes = def_ad_bytes ^ 6;
5197 			break;
5198 		case 0x26:	/* ES override */
5199 			has_seg_override = true;
5200 			ctxt->seg_override = VCPU_SREG_ES;
5201 			break;
5202 		case 0x2e:	/* CS override */
5203 			has_seg_override = true;
5204 			ctxt->seg_override = VCPU_SREG_CS;
5205 			break;
5206 		case 0x36:	/* SS override */
5207 			has_seg_override = true;
5208 			ctxt->seg_override = VCPU_SREG_SS;
5209 			break;
5210 		case 0x3e:	/* DS override */
5211 			has_seg_override = true;
5212 			ctxt->seg_override = VCPU_SREG_DS;
5213 			break;
5214 		case 0x64:	/* FS override */
5215 			has_seg_override = true;
5216 			ctxt->seg_override = VCPU_SREG_FS;
5217 			break;
5218 		case 0x65:	/* GS override */
5219 			has_seg_override = true;
5220 			ctxt->seg_override = VCPU_SREG_GS;
5221 			break;
5222 		case 0x40 ... 0x4f: /* REX */
5223 			if (mode != X86EMUL_MODE_PROT64)
5224 				goto done_prefixes;
5225 			ctxt->rex_prefix = ctxt->b;
5226 			continue;
5227 		case 0xf0:	/* LOCK */
5228 			ctxt->lock_prefix = 1;
5229 			break;
5230 		case 0xf2:	/* REPNE/REPNZ */
5231 		case 0xf3:	/* REP/REPE/REPZ */
5232 			ctxt->rep_prefix = ctxt->b;
5233 			break;
5234 		default:
5235 			goto done_prefixes;
5236 		}
5237 
5238 		/* Any legacy prefix after a REX prefix nullifies its effect. */
5239 
5240 		ctxt->rex_prefix = 0;
5241 	}
5242 
5243 done_prefixes:
5244 
5245 	/* REX prefix. */
5246 	if (ctxt->rex_prefix & 8)
5247 		ctxt->op_bytes = 8;	/* REX.W */
5248 
5249 	/* Opcode byte(s). */
5250 	opcode = opcode_table[ctxt->b];
5251 	/* Two-byte opcode? */
5252 	if (ctxt->b == 0x0f) {
5253 		ctxt->opcode_len = 2;
5254 		ctxt->b = insn_fetch(u8, ctxt);
5255 		opcode = twobyte_table[ctxt->b];
5256 
5257 		/* 0F_38 opcode map */
5258 		if (ctxt->b == 0x38) {
5259 			ctxt->opcode_len = 3;
5260 			ctxt->b = insn_fetch(u8, ctxt);
5261 			opcode = opcode_map_0f_38[ctxt->b];
5262 		}
5263 	}
5264 	ctxt->d = opcode.flags;
5265 
5266 	if (ctxt->d & ModRM)
5267 		ctxt->modrm = insn_fetch(u8, ctxt);
5268 
5269 	/* vex-prefix instructions are not implemented */
5270 	if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
5271 	    (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
5272 		ctxt->d = NotImpl;
5273 	}
5274 
5275 	while (ctxt->d & GroupMask) {
5276 		switch (ctxt->d & GroupMask) {
5277 		case Group:
5278 			goffset = (ctxt->modrm >> 3) & 7;
5279 			opcode = opcode.u.group[goffset];
5280 			break;
5281 		case GroupDual:
5282 			goffset = (ctxt->modrm >> 3) & 7;
5283 			if ((ctxt->modrm >> 6) == 3)
5284 				opcode = opcode.u.gdual->mod3[goffset];
5285 			else
5286 				opcode = opcode.u.gdual->mod012[goffset];
5287 			break;
5288 		case RMExt:
5289 			goffset = ctxt->modrm & 7;
5290 			opcode = opcode.u.group[goffset];
5291 			break;
5292 		case Prefix:
5293 			if (ctxt->rep_prefix && op_prefix)
5294 				return EMULATION_FAILED;
5295 			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
5296 			switch (simd_prefix) {
5297 			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
5298 			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
5299 			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
5300 			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
5301 			}
5302 			break;
5303 		case Escape:
5304 			if (ctxt->modrm > 0xbf) {
5305 				size_t size = ARRAY_SIZE(opcode.u.esc->high);
5306 				u32 index = array_index_nospec(
5307 					ctxt->modrm - 0xc0, size);
5308 
5309 				opcode = opcode.u.esc->high[index];
5310 			} else {
5311 				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
5312 			}
5313 			break;
5314 		case InstrDual:
5315 			if ((ctxt->modrm >> 6) == 3)
5316 				opcode = opcode.u.idual->mod3;
5317 			else
5318 				opcode = opcode.u.idual->mod012;
5319 			break;
5320 		case ModeDual:
5321 			if (ctxt->mode == X86EMUL_MODE_PROT64)
5322 				opcode = opcode.u.mdual->mode64;
5323 			else
5324 				opcode = opcode.u.mdual->mode32;
5325 			break;
5326 		default:
5327 			return EMULATION_FAILED;
5328 		}
5329 
5330 		ctxt->d &= ~(u64)GroupMask;
5331 		ctxt->d |= opcode.flags;
5332 	}
5333 
5334 	/* Unrecognised? */
5335 	if (ctxt->d == 0)
5336 		return EMULATION_FAILED;
5337 
5338 	ctxt->execute = opcode.u.execute;
5339 
5340 	if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
5341 		return EMULATION_FAILED;
5342 
5343 	if (unlikely(ctxt->d &
5344 	    (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
5345 	     No16))) {
5346 		/*
5347 		 * These are copied unconditionally here, and checked unconditionally
5348 		 * in x86_emulate_insn.
5349 		 */
5350 		ctxt->check_perm = opcode.check_perm;
5351 		ctxt->intercept = opcode.intercept;
5352 
5353 		if (ctxt->d & NotImpl)
5354 			return EMULATION_FAILED;
5355 
5356 		if (mode == X86EMUL_MODE_PROT64) {
5357 			if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
5358 				ctxt->op_bytes = 8;
5359 			else if (ctxt->d & NearBranch)
5360 				ctxt->op_bytes = 8;
5361 		}
5362 
5363 		if (ctxt->d & Op3264) {
5364 			if (mode == X86EMUL_MODE_PROT64)
5365 				ctxt->op_bytes = 8;
5366 			else
5367 				ctxt->op_bytes = 4;
5368 		}
5369 
5370 		if ((ctxt->d & No16) && ctxt->op_bytes == 2)
5371 			ctxt->op_bytes = 4;
5372 
5373 		if (ctxt->d & Sse)
5374 			ctxt->op_bytes = 16;
5375 		else if (ctxt->d & Mmx)
5376 			ctxt->op_bytes = 8;
5377 	}
5378 
5379 	/* ModRM and SIB bytes. */
5380 	if (ctxt->d & ModRM) {
5381 		rc = decode_modrm(ctxt, &ctxt->memop);
5382 		if (!has_seg_override) {
5383 			has_seg_override = true;
5384 			ctxt->seg_override = ctxt->modrm_seg;
5385 		}
5386 	} else if (ctxt->d & MemAbs)
5387 		rc = decode_abs(ctxt, &ctxt->memop);
5388 	if (rc != X86EMUL_CONTINUE)
5389 		goto done;
5390 
5391 	if (!has_seg_override)
5392 		ctxt->seg_override = VCPU_SREG_DS;
5393 
5394 	ctxt->memop.addr.mem.seg = ctxt->seg_override;
5395 
5396 	/*
5397 	 * Decode and fetch the source operand: register, memory
5398 	 * or immediate.
5399 	 */
5400 	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
5401 	if (rc != X86EMUL_CONTINUE)
5402 		goto done;
5403 
5404 	/*
5405 	 * Decode and fetch the second source operand: register, memory
5406 	 * or immediate.
5407 	 */
5408 	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
5409 	if (rc != X86EMUL_CONTINUE)
5410 		goto done;
5411 
5412 	/* Decode and fetch the destination operand: register or memory. */
5413 	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
5414 
5415 	if (ctxt->rip_relative && likely(ctxt->memopp))
5416 		ctxt->memopp->addr.mem.ea = address_mask(ctxt,
5417 					ctxt->memopp->addr.mem.ea + ctxt->_eip);
5418 
5419 done:
5420 	if (rc == X86EMUL_PROPAGATE_FAULT)
5421 		ctxt->have_exception = true;
5422 	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
5423 }
5424 
x86_page_table_writing_insn(struct x86_emulate_ctxt * ctxt)5425 bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
5426 {
5427 	return ctxt->d & PageTable;
5428 }
5429 
string_insn_completed(struct x86_emulate_ctxt * ctxt)5430 static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
5431 {
5432 	/* The second termination condition only applies for REPE
5433 	 * and REPNE. Test if the repeat string operation prefix is
5434 	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
5435 	 * corresponding termination condition according to:
5436 	 * 	- if REPE/REPZ and ZF = 0 then done
5437 	 * 	- if REPNE/REPNZ and ZF = 1 then done
5438 	 */
5439 	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
5440 	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
5441 	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
5442 		 ((ctxt->eflags & X86_EFLAGS_ZF) == 0))
5443 		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
5444 		    ((ctxt->eflags & X86_EFLAGS_ZF) == X86_EFLAGS_ZF))))
5445 		return true;
5446 
5447 	return false;
5448 }
5449 
flush_pending_x87_faults(struct x86_emulate_ctxt * ctxt)5450 static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
5451 {
5452 	int rc;
5453 
5454 	emulator_get_fpu();
5455 	rc = asm_safe("fwait");
5456 	emulator_put_fpu();
5457 
5458 	if (unlikely(rc != X86EMUL_CONTINUE))
5459 		return emulate_exception(ctxt, MF_VECTOR, 0, false);
5460 
5461 	return X86EMUL_CONTINUE;
5462 }
5463 
fetch_possible_mmx_operand(struct operand * op)5464 static void fetch_possible_mmx_operand(struct operand *op)
5465 {
5466 	if (op->type == OP_MM)
5467 		read_mmx_reg(&op->mm_val, op->addr.mm);
5468 }
5469 
fastop(struct x86_emulate_ctxt * ctxt,fastop_t fop)5470 static int fastop(struct x86_emulate_ctxt *ctxt, fastop_t fop)
5471 {
5472 	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
5473 
5474 	if (!(ctxt->d & ByteOp))
5475 		fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
5476 
5477 	asm("push %[flags]; popf; " CALL_NOSPEC " ; pushf; pop %[flags]\n"
5478 	    : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
5479 	      [thunk_target]"+S"(fop), ASM_CALL_CONSTRAINT
5480 	    : "c"(ctxt->src2.val));
5481 
5482 	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
5483 	if (!fop) /* exception is returned in fop variable */
5484 		return emulate_de(ctxt);
5485 	return X86EMUL_CONTINUE;
5486 }
5487 
init_decode_cache(struct x86_emulate_ctxt * ctxt)5488 void init_decode_cache(struct x86_emulate_ctxt *ctxt)
5489 {
5490 	memset(&ctxt->rip_relative, 0,
5491 	       (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
5492 
5493 	ctxt->io_read.pos = 0;
5494 	ctxt->io_read.end = 0;
5495 	ctxt->mem_read.end = 0;
5496 }
5497 
x86_emulate_insn(struct x86_emulate_ctxt * ctxt)5498 int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
5499 {
5500 	const struct x86_emulate_ops *ops = ctxt->ops;
5501 	int rc = X86EMUL_CONTINUE;
5502 	int saved_dst_type = ctxt->dst.type;
5503 	unsigned emul_flags;
5504 
5505 	ctxt->mem_read.pos = 0;
5506 
5507 	/* LOCK prefix is allowed only with some instructions */
5508 	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
5509 		rc = emulate_ud(ctxt);
5510 		goto done;
5511 	}
5512 
5513 	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
5514 		rc = emulate_ud(ctxt);
5515 		goto done;
5516 	}
5517 
5518 	emul_flags = ctxt->ops->get_hflags(ctxt);
5519 	if (unlikely(ctxt->d &
5520 		     (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
5521 		if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
5522 				(ctxt->d & Undefined)) {
5523 			rc = emulate_ud(ctxt);
5524 			goto done;
5525 		}
5526 
5527 		if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
5528 		    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
5529 			rc = emulate_ud(ctxt);
5530 			goto done;
5531 		}
5532 
5533 		if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
5534 			rc = emulate_nm(ctxt);
5535 			goto done;
5536 		}
5537 
5538 		if (ctxt->d & Mmx) {
5539 			rc = flush_pending_x87_faults(ctxt);
5540 			if (rc != X86EMUL_CONTINUE)
5541 				goto done;
5542 			/*
5543 			 * Now that we know the fpu is exception safe, we can fetch
5544 			 * operands from it.
5545 			 */
5546 			fetch_possible_mmx_operand(&ctxt->src);
5547 			fetch_possible_mmx_operand(&ctxt->src2);
5548 			if (!(ctxt->d & Mov))
5549 				fetch_possible_mmx_operand(&ctxt->dst);
5550 		}
5551 
5552 		if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && ctxt->intercept) {
5553 			rc = emulator_check_intercept(ctxt, ctxt->intercept,
5554 						      X86_ICPT_PRE_EXCEPT);
5555 			if (rc != X86EMUL_CONTINUE)
5556 				goto done;
5557 		}
5558 
5559 		/* Instruction can only be executed in protected mode */
5560 		if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
5561 			rc = emulate_ud(ctxt);
5562 			goto done;
5563 		}
5564 
5565 		/* Privileged instruction can be executed only in CPL=0 */
5566 		if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
5567 			if (ctxt->d & PrivUD)
5568 				rc = emulate_ud(ctxt);
5569 			else
5570 				rc = emulate_gp(ctxt, 0);
5571 			goto done;
5572 		}
5573 
5574 		/* Do instruction specific permission checks */
5575 		if (ctxt->d & CheckPerm) {
5576 			rc = ctxt->check_perm(ctxt);
5577 			if (rc != X86EMUL_CONTINUE)
5578 				goto done;
5579 		}
5580 
5581 		if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
5582 			rc = emulator_check_intercept(ctxt, ctxt->intercept,
5583 						      X86_ICPT_POST_EXCEPT);
5584 			if (rc != X86EMUL_CONTINUE)
5585 				goto done;
5586 		}
5587 
5588 		if (ctxt->rep_prefix && (ctxt->d & String)) {
5589 			/* All REP prefixes have the same first termination condition */
5590 			if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
5591 				string_registers_quirk(ctxt);
5592 				ctxt->eip = ctxt->_eip;
5593 				ctxt->eflags &= ~X86_EFLAGS_RF;
5594 				goto done;
5595 			}
5596 		}
5597 	}
5598 
5599 	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
5600 		rc = segmented_read(ctxt, ctxt->src.addr.mem,
5601 				    ctxt->src.valptr, ctxt->src.bytes);
5602 		if (rc != X86EMUL_CONTINUE)
5603 			goto done;
5604 		ctxt->src.orig_val64 = ctxt->src.val64;
5605 	}
5606 
5607 	if (ctxt->src2.type == OP_MEM) {
5608 		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
5609 				    &ctxt->src2.val, ctxt->src2.bytes);
5610 		if (rc != X86EMUL_CONTINUE)
5611 			goto done;
5612 	}
5613 
5614 	if ((ctxt->d & DstMask) == ImplicitOps)
5615 		goto special_insn;
5616 
5617 
5618 	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
5619 		/* optimisation - avoid slow emulated read if Mov */
5620 		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
5621 				   &ctxt->dst.val, ctxt->dst.bytes);
5622 		if (rc != X86EMUL_CONTINUE) {
5623 			if (!(ctxt->d & NoWrite) &&
5624 			    rc == X86EMUL_PROPAGATE_FAULT &&
5625 			    ctxt->exception.vector == PF_VECTOR)
5626 				ctxt->exception.error_code |= PFERR_WRITE_MASK;
5627 			goto done;
5628 		}
5629 	}
5630 	/* Copy full 64-bit value for CMPXCHG8B.  */
5631 	ctxt->dst.orig_val64 = ctxt->dst.val64;
5632 
5633 special_insn:
5634 
5635 	if (unlikely(emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
5636 		rc = emulator_check_intercept(ctxt, ctxt->intercept,
5637 					      X86_ICPT_POST_MEMACCESS);
5638 		if (rc != X86EMUL_CONTINUE)
5639 			goto done;
5640 	}
5641 
5642 	if (ctxt->rep_prefix && (ctxt->d & String))
5643 		ctxt->eflags |= X86_EFLAGS_RF;
5644 	else
5645 		ctxt->eflags &= ~X86_EFLAGS_RF;
5646 
5647 	if (ctxt->execute) {
5648 		if (ctxt->d & Fastop)
5649 			rc = fastop(ctxt, ctxt->fop);
5650 		else
5651 			rc = ctxt->execute(ctxt);
5652 		if (rc != X86EMUL_CONTINUE)
5653 			goto done;
5654 		goto writeback;
5655 	}
5656 
5657 	if (ctxt->opcode_len == 2)
5658 		goto twobyte_insn;
5659 	else if (ctxt->opcode_len == 3)
5660 		goto threebyte_insn;
5661 
5662 	switch (ctxt->b) {
5663 	case 0x70 ... 0x7f: /* jcc (short) */
5664 		if (test_cc(ctxt->b, ctxt->eflags))
5665 			rc = jmp_rel(ctxt, ctxt->src.val);
5666 		break;
5667 	case 0x8d: /* lea r16/r32, m */
5668 		ctxt->dst.val = ctxt->src.addr.mem.ea;
5669 		break;
5670 	case 0x90 ... 0x97: /* nop / xchg reg, rax */
5671 		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
5672 			ctxt->dst.type = OP_NONE;
5673 		else
5674 			rc = em_xchg(ctxt);
5675 		break;
5676 	case 0x98: /* cbw/cwde/cdqe */
5677 		switch (ctxt->op_bytes) {
5678 		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
5679 		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
5680 		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
5681 		}
5682 		break;
5683 	case 0xcc:		/* int3 */
5684 		rc = emulate_int(ctxt, 3);
5685 		break;
5686 	case 0xcd:		/* int n */
5687 		rc = emulate_int(ctxt, ctxt->src.val);
5688 		break;
5689 	case 0xce:		/* into */
5690 		if (ctxt->eflags & X86_EFLAGS_OF)
5691 			rc = emulate_int(ctxt, 4);
5692 		break;
5693 	case 0xe9: /* jmp rel */
5694 	case 0xeb: /* jmp rel short */
5695 		rc = jmp_rel(ctxt, ctxt->src.val);
5696 		ctxt->dst.type = OP_NONE; /* Disable writeback. */
5697 		break;
5698 	case 0xf4:              /* hlt */
5699 		ctxt->ops->halt(ctxt);
5700 		break;
5701 	case 0xf5:	/* cmc */
5702 		/* complement carry flag from eflags reg */
5703 		ctxt->eflags ^= X86_EFLAGS_CF;
5704 		break;
5705 	case 0xf8: /* clc */
5706 		ctxt->eflags &= ~X86_EFLAGS_CF;
5707 		break;
5708 	case 0xf9: /* stc */
5709 		ctxt->eflags |= X86_EFLAGS_CF;
5710 		break;
5711 	case 0xfc: /* cld */
5712 		ctxt->eflags &= ~X86_EFLAGS_DF;
5713 		break;
5714 	case 0xfd: /* std */
5715 		ctxt->eflags |= X86_EFLAGS_DF;
5716 		break;
5717 	default:
5718 		goto cannot_emulate;
5719 	}
5720 
5721 	if (rc != X86EMUL_CONTINUE)
5722 		goto done;
5723 
5724 writeback:
5725 	if (ctxt->d & SrcWrite) {
5726 		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
5727 		rc = writeback(ctxt, &ctxt->src);
5728 		if (rc != X86EMUL_CONTINUE)
5729 			goto done;
5730 	}
5731 	if (!(ctxt->d & NoWrite)) {
5732 		rc = writeback(ctxt, &ctxt->dst);
5733 		if (rc != X86EMUL_CONTINUE)
5734 			goto done;
5735 	}
5736 
5737 	/*
5738 	 * restore dst type in case the decoding will be reused
5739 	 * (happens for string instruction )
5740 	 */
5741 	ctxt->dst.type = saved_dst_type;
5742 
5743 	if ((ctxt->d & SrcMask) == SrcSI)
5744 		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
5745 
5746 	if ((ctxt->d & DstMask) == DstDI)
5747 		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
5748 
5749 	if (ctxt->rep_prefix && (ctxt->d & String)) {
5750 		unsigned int count;
5751 		struct read_cache *r = &ctxt->io_read;
5752 		if ((ctxt->d & SrcMask) == SrcSI)
5753 			count = ctxt->src.count;
5754 		else
5755 			count = ctxt->dst.count;
5756 		register_address_increment(ctxt, VCPU_REGS_RCX, -count);
5757 
5758 		if (!string_insn_completed(ctxt)) {
5759 			/*
5760 			 * Re-enter guest when pio read ahead buffer is empty
5761 			 * or, if it is not used, after each 1024 iteration.
5762 			 */
5763 			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
5764 			    (r->end == 0 || r->end != r->pos)) {
5765 				/*
5766 				 * Reset read cache. Usually happens before
5767 				 * decode, but since instruction is restarted
5768 				 * we have to do it here.
5769 				 */
5770 				ctxt->mem_read.end = 0;
5771 				writeback_registers(ctxt);
5772 				return EMULATION_RESTART;
5773 			}
5774 			goto done; /* skip rip writeback */
5775 		}
5776 		ctxt->eflags &= ~X86_EFLAGS_RF;
5777 	}
5778 
5779 	ctxt->eip = ctxt->_eip;
5780 	if (ctxt->mode != X86EMUL_MODE_PROT64)
5781 		ctxt->eip = (u32)ctxt->_eip;
5782 
5783 done:
5784 	if (rc == X86EMUL_PROPAGATE_FAULT) {
5785 		WARN_ON(ctxt->exception.vector > 0x1f);
5786 		ctxt->have_exception = true;
5787 	}
5788 	if (rc == X86EMUL_INTERCEPTED)
5789 		return EMULATION_INTERCEPTED;
5790 
5791 	if (rc == X86EMUL_CONTINUE)
5792 		writeback_registers(ctxt);
5793 
5794 	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
5795 
5796 twobyte_insn:
5797 	switch (ctxt->b) {
5798 	case 0x09:		/* wbinvd */
5799 		(ctxt->ops->wbinvd)(ctxt);
5800 		break;
5801 	case 0x08:		/* invd */
5802 	case 0x0d:		/* GrpP (prefetch) */
5803 	case 0x18:		/* Grp16 (prefetch/nop) */
5804 	case 0x1f:		/* nop */
5805 		break;
5806 	case 0x20: /* mov cr, reg */
5807 		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
5808 		break;
5809 	case 0x21: /* mov from dr to reg */
5810 		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
5811 		break;
5812 	case 0x40 ... 0x4f:	/* cmov */
5813 		if (test_cc(ctxt->b, ctxt->eflags))
5814 			ctxt->dst.val = ctxt->src.val;
5815 		else if (ctxt->op_bytes != 4)
5816 			ctxt->dst.type = OP_NONE; /* no writeback */
5817 		break;
5818 	case 0x80 ... 0x8f: /* jnz rel, etc*/
5819 		if (test_cc(ctxt->b, ctxt->eflags))
5820 			rc = jmp_rel(ctxt, ctxt->src.val);
5821 		break;
5822 	case 0x90 ... 0x9f:     /* setcc r/m8 */
5823 		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
5824 		break;
5825 	case 0xb6 ... 0xb7:	/* movzx */
5826 		ctxt->dst.bytes = ctxt->op_bytes;
5827 		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
5828 						       : (u16) ctxt->src.val;
5829 		break;
5830 	case 0xbe ... 0xbf:	/* movsx */
5831 		ctxt->dst.bytes = ctxt->op_bytes;
5832 		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
5833 							(s16) ctxt->src.val;
5834 		break;
5835 	default:
5836 		goto cannot_emulate;
5837 	}
5838 
5839 threebyte_insn:
5840 
5841 	if (rc != X86EMUL_CONTINUE)
5842 		goto done;
5843 
5844 	goto writeback;
5845 
5846 cannot_emulate:
5847 	return EMULATION_FAILED;
5848 }
5849 
emulator_invalidate_register_cache(struct x86_emulate_ctxt * ctxt)5850 void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
5851 {
5852 	invalidate_registers(ctxt);
5853 }
5854 
emulator_writeback_register_cache(struct x86_emulate_ctxt * ctxt)5855 void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
5856 {
5857 	writeback_registers(ctxt);
5858 }
5859 
emulator_can_use_gpa(struct x86_emulate_ctxt * ctxt)5860 bool emulator_can_use_gpa(struct x86_emulate_ctxt *ctxt)
5861 {
5862 	if (ctxt->rep_prefix && (ctxt->d & String))
5863 		return false;
5864 
5865 	if (ctxt->d & TwoMemOp)
5866 		return false;
5867 
5868 	return true;
5869 }
5870