1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef __LINUX_GPIO_DRIVER_H
3 #define __LINUX_GPIO_DRIVER_H
4
5 #include <linux/device.h>
6 #include <linux/types.h>
7 #include <linux/irq.h>
8 #include <linux/irqchip/chained_irq.h>
9 #include <linux/irqdomain.h>
10 #include <linux/lockdep.h>
11 #include <linux/pinctrl/pinctrl.h>
12 #include <linux/pinctrl/pinconf-generic.h>
13
14 struct gpio_desc;
15 struct of_phandle_args;
16 struct device_node;
17 struct seq_file;
18 struct gpio_device;
19 struct module;
20 enum gpiod_flags;
21 enum gpio_lookup_flags;
22
23 struct gpio_chip;
24
25 #define GPIO_LINE_DIRECTION_IN 1
26 #define GPIO_LINE_DIRECTION_OUT 0
27
28 /**
29 * struct gpio_irq_chip - GPIO interrupt controller
30 */
31 struct gpio_irq_chip {
32 /**
33 * @chip:
34 *
35 * GPIO IRQ chip implementation, provided by GPIO driver.
36 */
37 struct irq_chip *chip;
38
39 /**
40 * @domain:
41 *
42 * Interrupt translation domain; responsible for mapping between GPIO
43 * hwirq number and Linux IRQ number.
44 */
45 struct irq_domain *domain;
46
47 /**
48 * @domain_ops:
49 *
50 * Table of interrupt domain operations for this IRQ chip.
51 */
52 const struct irq_domain_ops *domain_ops;
53
54 #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
55 /**
56 * @fwnode:
57 *
58 * Firmware node corresponding to this gpiochip/irqchip, necessary
59 * for hierarchical irqdomain support.
60 */
61 struct fwnode_handle *fwnode;
62
63 /**
64 * @parent_domain:
65 *
66 * If non-NULL, will be set as the parent of this GPIO interrupt
67 * controller's IRQ domain to establish a hierarchical interrupt
68 * domain. The presence of this will activate the hierarchical
69 * interrupt support.
70 */
71 struct irq_domain *parent_domain;
72
73 /**
74 * @child_to_parent_hwirq:
75 *
76 * This callback translates a child hardware IRQ offset to a parent
77 * hardware IRQ offset on a hierarchical interrupt chip. The child
78 * hardware IRQs correspond to the GPIO index 0..ngpio-1 (see the
79 * ngpio field of struct gpio_chip) and the corresponding parent
80 * hardware IRQ and type (such as IRQ_TYPE_*) shall be returned by
81 * the driver. The driver can calculate this from an offset or using
82 * a lookup table or whatever method is best for this chip. Return
83 * 0 on successful translation in the driver.
84 *
85 * If some ranges of hardware IRQs do not have a corresponding parent
86 * HWIRQ, return -EINVAL, but also make sure to fill in @valid_mask and
87 * @need_valid_mask to make these GPIO lines unavailable for
88 * translation.
89 */
90 int (*child_to_parent_hwirq)(struct gpio_chip *gc,
91 unsigned int child_hwirq,
92 unsigned int child_type,
93 unsigned int *parent_hwirq,
94 unsigned int *parent_type);
95
96 /**
97 * @populate_parent_alloc_arg :
98 *
99 * This optional callback allocates and populates the specific struct
100 * for the parent's IRQ domain. If this is not specified, then
101 * &gpiochip_populate_parent_fwspec_twocell will be used. A four-cell
102 * variant named &gpiochip_populate_parent_fwspec_fourcell is also
103 * available.
104 */
105 void *(*populate_parent_alloc_arg)(struct gpio_chip *gc,
106 unsigned int parent_hwirq,
107 unsigned int parent_type);
108
109 /**
110 * @child_offset_to_irq:
111 *
112 * This optional callback is used to translate the child's GPIO line
113 * offset on the GPIO chip to an IRQ number for the GPIO to_irq()
114 * callback. If this is not specified, then a default callback will be
115 * provided that returns the line offset.
116 */
117 unsigned int (*child_offset_to_irq)(struct gpio_chip *gc,
118 unsigned int pin);
119
120 /**
121 * @child_irq_domain_ops:
122 *
123 * The IRQ domain operations that will be used for this GPIO IRQ
124 * chip. If no operations are provided, then default callbacks will
125 * be populated to setup the IRQ hierarchy. Some drivers need to
126 * supply their own translate function.
127 */
128 struct irq_domain_ops child_irq_domain_ops;
129 #endif
130
131 /**
132 * @handler:
133 *
134 * The IRQ handler to use (often a predefined IRQ core function) for
135 * GPIO IRQs, provided by GPIO driver.
136 */
137 irq_flow_handler_t handler;
138
139 /**
140 * @default_type:
141 *
142 * Default IRQ triggering type applied during GPIO driver
143 * initialization, provided by GPIO driver.
144 */
145 unsigned int default_type;
146
147 /**
148 * @lock_key:
149 *
150 * Per GPIO IRQ chip lockdep class for IRQ lock.
151 */
152 struct lock_class_key *lock_key;
153
154 /**
155 * @request_key:
156 *
157 * Per GPIO IRQ chip lockdep class for IRQ request.
158 */
159 struct lock_class_key *request_key;
160
161 /**
162 * @parent_handler:
163 *
164 * The interrupt handler for the GPIO chip's parent interrupts, may be
165 * NULL if the parent interrupts are nested rather than cascaded.
166 */
167 irq_flow_handler_t parent_handler;
168
169 /**
170 * @parent_handler_data:
171 *
172 * Data associated, and passed to, the handler for the parent
173 * interrupt.
174 */
175 void *parent_handler_data;
176
177 /**
178 * @num_parents:
179 *
180 * The number of interrupt parents of a GPIO chip.
181 */
182 unsigned int num_parents;
183
184 /**
185 * @parents:
186 *
187 * A list of interrupt parents of a GPIO chip. This is owned by the
188 * driver, so the core will only reference this list, not modify it.
189 */
190 unsigned int *parents;
191
192 /**
193 * @map:
194 *
195 * A list of interrupt parents for each line of a GPIO chip.
196 */
197 unsigned int *map;
198
199 /**
200 * @threaded:
201 *
202 * True if set the interrupt handling uses nested threads.
203 */
204 bool threaded;
205
206 /**
207 * @init_hw: optional routine to initialize hardware before
208 * an IRQ chip will be added. This is quite useful when
209 * a particular driver wants to clear IRQ related registers
210 * in order to avoid undesired events.
211 */
212 int (*init_hw)(struct gpio_chip *gc);
213
214 /**
215 * @init_valid_mask: optional routine to initialize @valid_mask, to be
216 * used if not all GPIO lines are valid interrupts. Sometimes some
217 * lines just cannot fire interrupts, and this routine, when defined,
218 * is passed a bitmap in "valid_mask" and it will have ngpios
219 * bits from 0..(ngpios-1) set to "1" as in valid. The callback can
220 * then directly set some bits to "0" if they cannot be used for
221 * interrupts.
222 */
223 void (*init_valid_mask)(struct gpio_chip *gc,
224 unsigned long *valid_mask,
225 unsigned int ngpios);
226
227 /**
228 * @valid_mask:
229 *
230 * If not %NULL holds bitmask of GPIOs which are valid to be included
231 * in IRQ domain of the chip.
232 */
233 unsigned long *valid_mask;
234
235 /**
236 * @first:
237 *
238 * Required for static IRQ allocation. If set, irq_domain_add_simple()
239 * will allocate and map all IRQs during initialization.
240 */
241 unsigned int first;
242
243 /**
244 * @irq_enable:
245 *
246 * Store old irq_chip irq_enable callback
247 */
248 void (*irq_enable)(struct irq_data *data);
249
250 /**
251 * @irq_disable:
252 *
253 * Store old irq_chip irq_disable callback
254 */
255 void (*irq_disable)(struct irq_data *data);
256 /**
257 * @irq_unmask:
258 *
259 * Store old irq_chip irq_unmask callback
260 */
261 void (*irq_unmask)(struct irq_data *data);
262
263 /**
264 * @irq_mask:
265 *
266 * Store old irq_chip irq_mask callback
267 */
268 void (*irq_mask)(struct irq_data *data);
269 };
270
271 /**
272 * struct gpio_chip - abstract a GPIO controller
273 * @label: a functional name for the GPIO device, such as a part
274 * number or the name of the SoC IP-block implementing it.
275 * @gpiodev: the internal state holder, opaque struct
276 * @parent: optional parent device providing the GPIOs
277 * @owner: helps prevent removal of modules exporting active GPIOs
278 * @request: optional hook for chip-specific activation, such as
279 * enabling module power and clock; may sleep
280 * @free: optional hook for chip-specific deactivation, such as
281 * disabling module power and clock; may sleep
282 * @get_direction: returns direction for signal "offset", 0=out, 1=in,
283 * (same as GPIO_LINE_DIRECTION_OUT / GPIO_LINE_DIRECTION_IN),
284 * or negative error. It is recommended to always implement this
285 * function, even on input-only or output-only gpio chips.
286 * @direction_input: configures signal "offset" as input, or returns error
287 * This can be omitted on input-only or output-only gpio chips.
288 * @direction_output: configures signal "offset" as output, or returns error
289 * This can be omitted on input-only or output-only gpio chips.
290 * @get: returns value for signal "offset", 0=low, 1=high, or negative error
291 * @get_multiple: reads values for multiple signals defined by "mask" and
292 * stores them in "bits", returns 0 on success or negative error
293 * @set: assigns output value for signal "offset"
294 * @set_multiple: assigns output values for multiple signals defined by "mask"
295 * @set_config: optional hook for all kinds of settings. Uses the same
296 * packed config format as generic pinconf.
297 * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
298 * implementation may not sleep
299 * @dbg_show: optional routine to show contents in debugfs; default code
300 * will be used when this is omitted, but custom code can show extra
301 * state (such as pullup/pulldown configuration).
302 * @init_valid_mask: optional routine to initialize @valid_mask, to be used if
303 * not all GPIOs are valid.
304 * @add_pin_ranges: optional routine to initialize pin ranges, to be used when
305 * requires special mapping of the pins that provides GPIO functionality.
306 * It is called after adding GPIO chip and before adding IRQ chip.
307 * @base: identifies the first GPIO number handled by this chip;
308 * or, if negative during registration, requests dynamic ID allocation.
309 * DEPRECATION: providing anything non-negative and nailing the base
310 * offset of GPIO chips is deprecated. Please pass -1 as base to
311 * let gpiolib select the chip base in all possible cases. We want to
312 * get rid of the static GPIO number space in the long run.
313 * @ngpio: the number of GPIOs handled by this controller; the last GPIO
314 * handled is (base + ngpio - 1).
315 * @names: if set, must be an array of strings to use as alternative
316 * names for the GPIOs in this chip. Any entry in the array
317 * may be NULL if there is no alias for the GPIO, however the
318 * array must be @ngpio entries long. A name can include a single printk
319 * format specifier for an unsigned int. It is substituted by the actual
320 * number of the gpio.
321 * @can_sleep: flag must be set iff get()/set() methods sleep, as they
322 * must while accessing GPIO expander chips over I2C or SPI. This
323 * implies that if the chip supports IRQs, these IRQs need to be threaded
324 * as the chip access may sleep when e.g. reading out the IRQ status
325 * registers.
326 * @read_reg: reader function for generic GPIO
327 * @write_reg: writer function for generic GPIO
328 * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
329 * line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
330 * generic GPIO core. It is for internal housekeeping only.
331 * @reg_dat: data (in) register for generic GPIO
332 * @reg_set: output set register (out=high) for generic GPIO
333 * @reg_clr: output clear register (out=low) for generic GPIO
334 * @reg_dir_out: direction out setting register for generic GPIO
335 * @reg_dir_in: direction in setting register for generic GPIO
336 * @bgpio_dir_unreadable: indicates that the direction register(s) cannot
337 * be read and we need to rely on out internal state tracking.
338 * @bgpio_bits: number of register bits used for a generic GPIO i.e.
339 * <register width> * 8
340 * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
341 * shadowed and real data registers writes together.
342 * @bgpio_data: shadowed data register for generic GPIO to clear/set bits
343 * safely.
344 * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
345 * direction safely. A "1" in this word means the line is set as
346 * output.
347 *
348 * A gpio_chip can help platforms abstract various sources of GPIOs so
349 * they can all be accessed through a common programing interface.
350 * Example sources would be SOC controllers, FPGAs, multifunction
351 * chips, dedicated GPIO expanders, and so on.
352 *
353 * Each chip controls a number of signals, identified in method calls
354 * by "offset" values in the range 0..(@ngpio - 1). When those signals
355 * are referenced through calls like gpio_get_value(gpio), the offset
356 * is calculated by subtracting @base from the gpio number.
357 */
358 struct gpio_chip {
359 const char *label;
360 struct gpio_device *gpiodev;
361 struct device *parent;
362 struct module *owner;
363
364 int (*request)(struct gpio_chip *gc,
365 unsigned int offset);
366 void (*free)(struct gpio_chip *gc,
367 unsigned int offset);
368 int (*get_direction)(struct gpio_chip *gc,
369 unsigned int offset);
370 int (*direction_input)(struct gpio_chip *gc,
371 unsigned int offset);
372 int (*direction_output)(struct gpio_chip *gc,
373 unsigned int offset, int value);
374 int (*get)(struct gpio_chip *gc,
375 unsigned int offset);
376 int (*get_multiple)(struct gpio_chip *gc,
377 unsigned long *mask,
378 unsigned long *bits);
379 void (*set)(struct gpio_chip *gc,
380 unsigned int offset, int value);
381 void (*set_multiple)(struct gpio_chip *gc,
382 unsigned long *mask,
383 unsigned long *bits);
384 int (*set_config)(struct gpio_chip *gc,
385 unsigned int offset,
386 unsigned long config);
387 int (*to_irq)(struct gpio_chip *gc,
388 unsigned int offset);
389
390 void (*dbg_show)(struct seq_file *s,
391 struct gpio_chip *gc);
392
393 int (*init_valid_mask)(struct gpio_chip *gc,
394 unsigned long *valid_mask,
395 unsigned int ngpios);
396
397 int (*add_pin_ranges)(struct gpio_chip *gc);
398
399 int base;
400 u16 ngpio;
401 const char *const *names;
402 bool can_sleep;
403
404 #if IS_ENABLED(CONFIG_GPIO_GENERIC)
405 unsigned long (*read_reg)(void __iomem *reg);
406 void (*write_reg)(void __iomem *reg, unsigned long data);
407 bool be_bits;
408 void __iomem *reg_dat;
409 void __iomem *reg_set;
410 void __iomem *reg_clr;
411 void __iomem *reg_dir_out;
412 void __iomem *reg_dir_in;
413 bool bgpio_dir_unreadable;
414 int bgpio_bits;
415 spinlock_t bgpio_lock;
416 unsigned long bgpio_data;
417 unsigned long bgpio_dir;
418 #endif /* CONFIG_GPIO_GENERIC */
419
420 #ifdef CONFIG_GPIOLIB_IRQCHIP
421 /*
422 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
423 * to handle IRQs for most practical cases.
424 */
425
426 /**
427 * @irq:
428 *
429 * Integrates interrupt chip functionality with the GPIO chip. Can be
430 * used to handle IRQs for most practical cases.
431 */
432 struct gpio_irq_chip irq;
433 #endif /* CONFIG_GPIOLIB_IRQCHIP */
434
435 /**
436 * @valid_mask:
437 *
438 * If not %NULL holds bitmask of GPIOs which are valid to be used
439 * from the chip.
440 */
441 unsigned long *valid_mask;
442
443 #if defined(CONFIG_OF_GPIO)
444 /*
445 * If CONFIG_OF is enabled, then all GPIO controllers described in the
446 * device tree automatically may have an OF translation
447 */
448
449 /**
450 * @of_node:
451 *
452 * Pointer to a device tree node representing this GPIO controller.
453 */
454 struct device_node *of_node;
455
456 /**
457 * @of_gpio_n_cells:
458 *
459 * Number of cells used to form the GPIO specifier.
460 */
461 unsigned int of_gpio_n_cells;
462
463 /**
464 * @of_xlate:
465 *
466 * Callback to translate a device tree GPIO specifier into a chip-
467 * relative GPIO number and flags.
468 */
469 int (*of_xlate)(struct gpio_chip *gc,
470 const struct of_phandle_args *gpiospec, u32 *flags);
471 #endif /* CONFIG_OF_GPIO */
472 };
473
474 extern const char *gpiochip_is_requested(struct gpio_chip *gc,
475 unsigned int offset);
476
477 /**
478 * for_each_requested_gpio_in_range - iterates over requested GPIOs in a given range
479 * @chip: the chip to query
480 * @i: loop variable
481 * @base: first GPIO in the range
482 * @size: amount of GPIOs to check starting from @base
483 * @label: label of current GPIO
484 */
485 #define for_each_requested_gpio_in_range(chip, i, base, size, label) \
486 for (i = 0; i < size; i++) \
487 if ((label = gpiochip_is_requested(chip, base + i)) == NULL) {} else
488
489 /* Iterates over all requested GPIO of the given @chip */
490 #define for_each_requested_gpio(chip, i, label) \
491 for_each_requested_gpio_in_range(chip, i, 0, chip->ngpio, label)
492
493 /* add/remove chips */
494 extern int gpiochip_add_data_with_key(struct gpio_chip *gc, void *data,
495 struct lock_class_key *lock_key,
496 struct lock_class_key *request_key);
497
498 /**
499 * gpiochip_add_data() - register a gpio_chip
500 * @gc: the chip to register, with gc->base initialized
501 * @data: driver-private data associated with this chip
502 *
503 * Context: potentially before irqs will work
504 *
505 * When gpiochip_add_data() is called very early during boot, so that GPIOs
506 * can be freely used, the gc->parent device must be registered before
507 * the gpio framework's arch_initcall(). Otherwise sysfs initialization
508 * for GPIOs will fail rudely.
509 *
510 * gpiochip_add_data() must only be called after gpiolib initialization,
511 * ie after core_initcall().
512 *
513 * If gc->base is negative, this requests dynamic assignment of
514 * a range of valid GPIOs.
515 *
516 * Returns:
517 * A negative errno if the chip can't be registered, such as because the
518 * gc->base is invalid or already associated with a different chip.
519 * Otherwise it returns zero as a success code.
520 */
521 #ifdef CONFIG_LOCKDEP
522 #define gpiochip_add_data(gc, data) ({ \
523 static struct lock_class_key lock_key; \
524 static struct lock_class_key request_key; \
525 gpiochip_add_data_with_key(gc, data, &lock_key, \
526 &request_key); \
527 })
528 #define devm_gpiochip_add_data(dev, gc, data) ({ \
529 static struct lock_class_key lock_key; \
530 static struct lock_class_key request_key; \
531 devm_gpiochip_add_data_with_key(dev, gc, data, &lock_key, \
532 &request_key); \
533 })
534 #else
535 #define gpiochip_add_data(gc, data) gpiochip_add_data_with_key(gc, data, NULL, NULL)
536 #define devm_gpiochip_add_data(dev, gc, data) \
537 devm_gpiochip_add_data_with_key(dev, gc, data, NULL, NULL)
538 #endif /* CONFIG_LOCKDEP */
539
gpiochip_add(struct gpio_chip * gc)540 static inline int gpiochip_add(struct gpio_chip *gc)
541 {
542 return gpiochip_add_data(gc, NULL);
543 }
544 extern void gpiochip_remove(struct gpio_chip *gc);
545 extern int devm_gpiochip_add_data_with_key(struct device *dev, struct gpio_chip *gc, void *data,
546 struct lock_class_key *lock_key,
547 struct lock_class_key *request_key);
548
549 extern struct gpio_chip *gpiochip_find(void *data,
550 int (*match)(struct gpio_chip *gc, void *data));
551
552 bool gpiochip_line_is_irq(struct gpio_chip *gc, unsigned int offset);
553 int gpiochip_reqres_irq(struct gpio_chip *gc, unsigned int offset);
554 void gpiochip_relres_irq(struct gpio_chip *gc, unsigned int offset);
555 void gpiochip_disable_irq(struct gpio_chip *gc, unsigned int offset);
556 void gpiochip_enable_irq(struct gpio_chip *gc, unsigned int offset);
557
558 /* Line status inquiry for drivers */
559 bool gpiochip_line_is_open_drain(struct gpio_chip *gc, unsigned int offset);
560 bool gpiochip_line_is_open_source(struct gpio_chip *gc, unsigned int offset);
561
562 /* Sleep persistence inquiry for drivers */
563 bool gpiochip_line_is_persistent(struct gpio_chip *gc, unsigned int offset);
564 bool gpiochip_line_is_valid(const struct gpio_chip *gc, unsigned int offset);
565
566 /* get driver data */
567 void *gpiochip_get_data(struct gpio_chip *gc);
568
569 struct bgpio_pdata {
570 const char *label;
571 int base;
572 int ngpio;
573 };
574
575 #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
576
577 void *gpiochip_populate_parent_fwspec_twocell(struct gpio_chip *gc,
578 unsigned int parent_hwirq,
579 unsigned int parent_type);
580 void *gpiochip_populate_parent_fwspec_fourcell(struct gpio_chip *gc,
581 unsigned int parent_hwirq,
582 unsigned int parent_type);
583
584 #else
585
gpiochip_populate_parent_fwspec_twocell(struct gpio_chip * gc,unsigned int parent_hwirq,unsigned int parent_type)586 static inline void *gpiochip_populate_parent_fwspec_twocell(struct gpio_chip *gc,
587 unsigned int parent_hwirq,
588 unsigned int parent_type)
589 {
590 return NULL;
591 }
592
gpiochip_populate_parent_fwspec_fourcell(struct gpio_chip * gc,unsigned int parent_hwirq,unsigned int parent_type)593 static inline void *gpiochip_populate_parent_fwspec_fourcell(struct gpio_chip *gc,
594 unsigned int parent_hwirq,
595 unsigned int parent_type)
596 {
597 return NULL;
598 }
599
600 #endif /* CONFIG_IRQ_DOMAIN_HIERARCHY */
601
602 int bgpio_init(struct gpio_chip *gc, struct device *dev,
603 unsigned long sz, void __iomem *dat, void __iomem *set,
604 void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
605 unsigned long flags);
606
607 #define BGPIOF_BIG_ENDIAN BIT(0)
608 #define BGPIOF_UNREADABLE_REG_SET BIT(1) /* reg_set is unreadable */
609 #define BGPIOF_UNREADABLE_REG_DIR BIT(2) /* reg_dir is unreadable */
610 #define BGPIOF_BIG_ENDIAN_BYTE_ORDER BIT(3)
611 #define BGPIOF_READ_OUTPUT_REG_SET BIT(4) /* reg_set stores output value */
612 #define BGPIOF_NO_OUTPUT BIT(5) /* only input */
613 #define BGPIOF_NO_SET_ON_INPUT BIT(6)
614
615 int gpiochip_irq_map(struct irq_domain *d, unsigned int irq,
616 irq_hw_number_t hwirq);
617 void gpiochip_irq_unmap(struct irq_domain *d, unsigned int irq);
618
619 int gpiochip_irq_domain_activate(struct irq_domain *domain,
620 struct irq_data *data, bool reserve);
621 void gpiochip_irq_domain_deactivate(struct irq_domain *domain,
622 struct irq_data *data);
623
624 void gpiochip_set_nested_irqchip(struct gpio_chip *gc,
625 struct irq_chip *irqchip,
626 unsigned int parent_irq);
627
628 int gpiochip_irqchip_add_key(struct gpio_chip *gc,
629 struct irq_chip *irqchip,
630 unsigned int first_irq,
631 irq_flow_handler_t handler,
632 unsigned int type,
633 bool threaded,
634 struct lock_class_key *lock_key,
635 struct lock_class_key *request_key);
636
637 bool gpiochip_irqchip_irq_valid(const struct gpio_chip *gc,
638 unsigned int offset);
639
640 #ifdef CONFIG_GPIOLIB_IRQCHIP
641 int gpiochip_irqchip_add_domain(struct gpio_chip *gc,
642 struct irq_domain *domain);
643 #else
gpiochip_irqchip_add_domain(struct gpio_chip * gc,struct irq_domain * domain)644 static inline int gpiochip_irqchip_add_domain(struct gpio_chip *gc,
645 struct irq_domain *domain)
646 {
647 WARN_ON(1);
648 return -EINVAL;
649 }
650 #endif
651
652 #ifdef CONFIG_LOCKDEP
653
654 /*
655 * Lockdep requires that each irqchip instance be created with a
656 * unique key so as to avoid unnecessary warnings. This upfront
657 * boilerplate static inlines provides such a key for each
658 * unique instance.
659 */
gpiochip_irqchip_add(struct gpio_chip * gc,struct irq_chip * irqchip,unsigned int first_irq,irq_flow_handler_t handler,unsigned int type)660 static inline int gpiochip_irqchip_add(struct gpio_chip *gc,
661 struct irq_chip *irqchip,
662 unsigned int first_irq,
663 irq_flow_handler_t handler,
664 unsigned int type)
665 {
666 static struct lock_class_key lock_key;
667 static struct lock_class_key request_key;
668
669 return gpiochip_irqchip_add_key(gc, irqchip, first_irq,
670 handler, type, false,
671 &lock_key, &request_key);
672 }
673
gpiochip_irqchip_add_nested(struct gpio_chip * gc,struct irq_chip * irqchip,unsigned int first_irq,irq_flow_handler_t handler,unsigned int type)674 static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gc,
675 struct irq_chip *irqchip,
676 unsigned int first_irq,
677 irq_flow_handler_t handler,
678 unsigned int type)
679 {
680
681 static struct lock_class_key lock_key;
682 static struct lock_class_key request_key;
683
684 return gpiochip_irqchip_add_key(gc, irqchip, first_irq,
685 handler, type, true,
686 &lock_key, &request_key);
687 }
688 #else /* ! CONFIG_LOCKDEP */
gpiochip_irqchip_add(struct gpio_chip * gc,struct irq_chip * irqchip,unsigned int first_irq,irq_flow_handler_t handler,unsigned int type)689 static inline int gpiochip_irqchip_add(struct gpio_chip *gc,
690 struct irq_chip *irqchip,
691 unsigned int first_irq,
692 irq_flow_handler_t handler,
693 unsigned int type)
694 {
695 return gpiochip_irqchip_add_key(gc, irqchip, first_irq,
696 handler, type, false, NULL, NULL);
697 }
698
gpiochip_irqchip_add_nested(struct gpio_chip * gc,struct irq_chip * irqchip,unsigned int first_irq,irq_flow_handler_t handler,unsigned int type)699 static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gc,
700 struct irq_chip *irqchip,
701 unsigned int first_irq,
702 irq_flow_handler_t handler,
703 unsigned int type)
704 {
705 return gpiochip_irqchip_add_key(gc, irqchip, first_irq,
706 handler, type, true, NULL, NULL);
707 }
708 #endif /* CONFIG_LOCKDEP */
709
710 int gpiochip_generic_request(struct gpio_chip *gc, unsigned int offset);
711 void gpiochip_generic_free(struct gpio_chip *gc, unsigned int offset);
712 int gpiochip_generic_config(struct gpio_chip *gc, unsigned int offset,
713 unsigned long config);
714
715 /**
716 * struct gpio_pin_range - pin range controlled by a gpio chip
717 * @node: list for maintaining set of pin ranges, used internally
718 * @pctldev: pinctrl device which handles corresponding pins
719 * @range: actual range of pins controlled by a gpio controller
720 */
721 struct gpio_pin_range {
722 struct list_head node;
723 struct pinctrl_dev *pctldev;
724 struct pinctrl_gpio_range range;
725 };
726
727 #ifdef CONFIG_PINCTRL
728
729 int gpiochip_add_pin_range(struct gpio_chip *gc, const char *pinctl_name,
730 unsigned int gpio_offset, unsigned int pin_offset,
731 unsigned int npins);
732 int gpiochip_add_pingroup_range(struct gpio_chip *gc,
733 struct pinctrl_dev *pctldev,
734 unsigned int gpio_offset, const char *pin_group);
735 void gpiochip_remove_pin_ranges(struct gpio_chip *gc);
736
737 #else /* ! CONFIG_PINCTRL */
738
739 static inline int
gpiochip_add_pin_range(struct gpio_chip * gc,const char * pinctl_name,unsigned int gpio_offset,unsigned int pin_offset,unsigned int npins)740 gpiochip_add_pin_range(struct gpio_chip *gc, const char *pinctl_name,
741 unsigned int gpio_offset, unsigned int pin_offset,
742 unsigned int npins)
743 {
744 return 0;
745 }
746 static inline int
gpiochip_add_pingroup_range(struct gpio_chip * gc,struct pinctrl_dev * pctldev,unsigned int gpio_offset,const char * pin_group)747 gpiochip_add_pingroup_range(struct gpio_chip *gc,
748 struct pinctrl_dev *pctldev,
749 unsigned int gpio_offset, const char *pin_group)
750 {
751 return 0;
752 }
753
754 static inline void
gpiochip_remove_pin_ranges(struct gpio_chip * gc)755 gpiochip_remove_pin_ranges(struct gpio_chip *gc)
756 {
757 }
758
759 #endif /* CONFIG_PINCTRL */
760
761 struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *gc,
762 unsigned int hwnum,
763 const char *label,
764 enum gpio_lookup_flags lflags,
765 enum gpiod_flags dflags);
766 void gpiochip_free_own_desc(struct gpio_desc *desc);
767
768 #ifdef CONFIG_GPIOLIB
769
770 /* lock/unlock as IRQ */
771 int gpiochip_lock_as_irq(struct gpio_chip *gc, unsigned int offset);
772 void gpiochip_unlock_as_irq(struct gpio_chip *gc, unsigned int offset);
773
774
775 struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
776
777 #else /* CONFIG_GPIOLIB */
778
gpiod_to_chip(const struct gpio_desc * desc)779 static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
780 {
781 /* GPIO can never have been requested */
782 WARN_ON(1);
783 return ERR_PTR(-ENODEV);
784 }
785
gpiochip_lock_as_irq(struct gpio_chip * gc,unsigned int offset)786 static inline int gpiochip_lock_as_irq(struct gpio_chip *gc,
787 unsigned int offset)
788 {
789 WARN_ON(1);
790 return -EINVAL;
791 }
792
gpiochip_unlock_as_irq(struct gpio_chip * gc,unsigned int offset)793 static inline void gpiochip_unlock_as_irq(struct gpio_chip *gc,
794 unsigned int offset)
795 {
796 WARN_ON(1);
797 }
798 #endif /* CONFIG_GPIOLIB */
799
800 #endif /* __LINUX_GPIO_DRIVER_H */
801