Home
last modified time | relevance | path

Searched full:csi_sel (Results 1 – 7 of 7) sorted by relevance

/kernel/linux/linux-5.10/drivers/clk/imx/
Dclk-imx31.c36 static const char *csi_sel[] = { "upll", "spll", }; variable
79 clk[csi] = imx_clk_mux("csi_sel", base + MXC_CCM_CCMR, 25, 1, csi_sel, ARRAY_SIZE(csi_sel)); in _mx31_clocks_init()
81 clk[csi_div] = imx_clk_divider("csi_div", "csi_sel", base + MXC_CCM_PDR0, 23, 9); in _mx31_clocks_init()
Dclk-imx35.c79 /* 75 */ max_gate, admux_gate, csi_gate, csi_div, csi_sel, iim_gate, enumerator
162 clk[csi_sel] = imx_clk_mux("csi_sel", base + MX35_CCM_PDR2, 7, 1, std_sel, ARRAY_SIZE(std_sel)); in _mx35_clocks_init()
163 clk[csi_div] = imx_clk_divider("csi_div", "csi_sel", base + MX35_CCM_PDR2, 16, 6); in _mx35_clocks_init()
Dclk-imx6sl.c301 …hws[IMX6SL_CLK_CSI_SEL] = imx_clk_hw_mux("csi_sel", base + 0x3c, 9, 2, csi_sels… in imx6sl_clocks_init()
332 …hws[IMX6SL_CLK_CSI_PODF] = imx_clk_hw_divider("csi_podf", "csi_sel", b… in imx6sl_clocks_init()
Dclk-imx6ul.c272 …hws[IMX6UL_CLK_CSI_SEL] = imx_clk_hw_mux("csi_sel", base + 0x3c, 9, 2, csi_sels, ARRAY_SIZE(csi… in imx6ul_clocks_init()
322 …hws[IMX6UL_CLK_CSI_PODF] = imx_clk_hw_divider("csi_podf", "csi_sel", base + 0… in imx6ul_clocks_init()
Dclk-imx6sx.c300 …hws[IMX6SX_CLK_CSI_SEL] = imx_clk_hw_mux("csi_sel", base + 0x3c, 9, 2, … in imx6sx_clocks_init()
350 …hws[IMX6SX_CLK_CSI_PODF] = imx_clk_hw_divider("csi_podf", "csi_sel", bas… in imx6sx_clocks_init()
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/clock/
Dimx35-clock.yaml98 csi_sel 79
Dimx31-clock.yaml32 csi_sel 13