Home
last modified time | relevance | path

Searched refs:BIT_ULL (Results 1 – 25 of 301) sorted by relevance

12345678910>>...13

/kernel/linux/linux-5.10/drivers/gpu/drm/panfrost/
Dpanfrost_features.h45 BIT_ULL(HW_FEATURE_LD_ST_LEA_TEX) | \
46 BIT_ULL(HW_FEATURE_LINEAR_FILTER_FLOAT) | \
47 BIT_ULL(HW_FEATURE_THREAD_GROUP_SPLIT) | \
48 BIT_ULL(HW_FEATURE_V4))
51 BIT_ULL(HW_FEATURE_LD_ST_LEA_TEX) | \
52 BIT_ULL(HW_FEATURE_LINEAR_FILTER_FLOAT) | \
53 BIT_ULL(HW_FEATURE_ATTR_AUTO_TYPE_INFERRAL) | \
54 BIT_ULL(HW_FEATURE_THREAD_GROUP_SPLIT) | \
55 BIT_ULL(HW_FEATURE_V4))
58 BIT_ULL(HW_FEATURE_32_BIT_UNIFORM_ADDRESS) | \
[all …]
Dpanfrost_issues.h132 BIT_ULL(HW_ISSUE_9435))
135 BIT_ULL(HW_ISSUE_6367) | \
136 BIT_ULL(HW_ISSUE_6787) | \
137 BIT_ULL(HW_ISSUE_8408) | \
138 BIT_ULL(HW_ISSUE_9510) | \
139 BIT_ULL(HW_ISSUE_10649) | \
140 BIT_ULL(HW_ISSUE_10676) | \
141 BIT_ULL(HW_ISSUE_10883) | \
142 BIT_ULL(HW_ISSUE_11020) | \
143 BIT_ULL(HW_ISSUE_11035) | \
[all …]
/kernel/linux/linux-5.10/drivers/mmc/host/
Dcavium.h120 #define MIO_EMM_DMA_FIFO_CFG_CLR BIT_ULL(16)
124 #define MIO_EMM_DMA_FIFO_CMD_RW BIT_ULL(62)
125 #define MIO_EMM_DMA_FIFO_CMD_INTDIS BIT_ULL(60)
126 #define MIO_EMM_DMA_FIFO_CMD_SWAP32 BIT_ULL(59)
127 #define MIO_EMM_DMA_FIFO_CMD_SWAP16 BIT_ULL(58)
128 #define MIO_EMM_DMA_FIFO_CMD_SWAP8 BIT_ULL(57)
129 #define MIO_EMM_DMA_FIFO_CMD_ENDIAN BIT_ULL(56)
132 #define MIO_EMM_CMD_SKIP_BUSY BIT_ULL(62)
134 #define MIO_EMM_CMD_VAL BIT_ULL(59)
135 #define MIO_EMM_CMD_DBUF BIT_ULL(55)
[all …]
/kernel/linux/linux-5.10/drivers/net/ethernet/cavium/thunder/
Dthunder_bgx.h36 #define CMR_PKT_TX_EN BIT_ULL(13)
37 #define CMR_PKT_RX_EN BIT_ULL(14)
38 #define CMR_EN BIT_ULL(15)
40 #define CMR_GLOBAL_CFG_FCS_STRIP BIT_ULL(6)
57 #define RX_DMACX_CAM_EN BIT_ULL(48)
87 #define SPU_CTL_LOW_POWER BIT_ULL(11)
88 #define SPU_CTL_LOOPBACK BIT_ULL(14)
89 #define SPU_CTL_RESET BIT_ULL(15)
91 #define SPU_STATUS1_RCV_LNK BIT_ULL(2)
93 #define SPU_STATUS2_RCVFLT BIT_ULL(10)
[all …]
Dthunder_xcv.c25 #define PORT_EN BIT_ULL(63)
26 #define CLK_RESET BIT_ULL(15)
27 #define DLL_RESET BIT_ULL(11)
28 #define COMP_EN BIT_ULL(7)
29 #define TX_PKT_RESET BIT_ULL(3)
30 #define TX_DATA_RESET BIT_ULL(2)
31 #define RX_PKT_RESET BIT_ULL(1)
32 #define RX_DATA_RESET BIT_ULL(0)
34 #define CLKRX_BYP BIT_ULL(23)
35 #define CLKTX_BYP BIT_ULL(15)
[all …]
/kernel/linux/linux-5.10/arch/mips/include/asm/
Dcpu.h366 #define MIPS_CPU_TLB BIT_ULL( 0) /* CPU has TLB */
367 #define MIPS_CPU_4KEX BIT_ULL( 1) /* "R4K" exception model */
368 #define MIPS_CPU_3K_CACHE BIT_ULL( 2) /* R3000-style caches */
369 #define MIPS_CPU_4K_CACHE BIT_ULL( 3) /* R4000-style caches */
370 #define MIPS_CPU_TX39_CACHE BIT_ULL( 4) /* TX3900-style caches */
371 #define MIPS_CPU_FPU BIT_ULL( 5) /* CPU has FPU */
372 #define MIPS_CPU_32FPR BIT_ULL( 6) /* 32 dbl. prec. FP registers */
373 #define MIPS_CPU_COUNTER BIT_ULL( 7) /* Cycle count/compare */
374 #define MIPS_CPU_WATCH BIT_ULL( 8) /* watchpoint registers */
375 #define MIPS_CPU_DIVEC BIT_ULL( 9) /* dedicated interrupt vector */
[all …]
/kernel/linux/linux-5.10/drivers/gpu/drm/arm/display/komeda/
Dkomeda_dev.h16 #define KOMEDA_EVENT_VSYNC BIT_ULL(0)
17 #define KOMEDA_EVENT_FLIP BIT_ULL(1)
18 #define KOMEDA_EVENT_URUN BIT_ULL(2)
19 #define KOMEDA_EVENT_IBSY BIT_ULL(3)
20 #define KOMEDA_EVENT_OVR BIT_ULL(4)
21 #define KOMEDA_EVENT_EOW BIT_ULL(5)
22 #define KOMEDA_EVENT_MODE BIT_ULL(6)
23 #define KOMEDA_EVENT_FULL BIT_ULL(7)
24 #define KOMEDA_EVENT_EMPTY BIT_ULL(8)
26 #define KOMEDA_ERR_TETO BIT_ULL(14)
[all …]
/kernel/linux/linux-5.10/arch/x86/include/asm/
Dmce.h13 #define MCG_CTL_P BIT_ULL(8) /* MCG_CTL register available */
14 #define MCG_EXT_P BIT_ULL(9) /* Extended registers available */
15 #define MCG_CMCI_P BIT_ULL(10) /* CMCI supported */
19 #define MCG_SER_P BIT_ULL(24) /* MCA recovery/new status bits */
20 #define MCG_ELOG_P BIT_ULL(26) /* Extended error log supported */
21 #define MCG_LMCE_P BIT_ULL(27) /* Local machine check supported */
24 #define MCG_STATUS_RIPV BIT_ULL(0) /* restart ip valid */
25 #define MCG_STATUS_EIPV BIT_ULL(1) /* ip points to correct instruction */
26 #define MCG_STATUS_MCIP BIT_ULL(2) /* machine check in progress */
27 #define MCG_STATUS_LMCES BIT_ULL(3) /* LMCE signaled */
[all …]
Dperf_event.h63 #define AMD64_L3_EN_ALL_CORES BIT_ULL(47)
64 #define AMD64_L3_EN_ALL_SLICES BIT_ULL(46)
103 #define PEBS_DATACFG_MEMINFO BIT_ULL(0)
104 #define PEBS_DATACFG_GP BIT_ULL(1)
105 #define PEBS_DATACFG_XMMS BIT_ULL(2)
106 #define PEBS_DATACFG_LBRS BIT_ULL(3)
299 #define GLOBAL_STATUS_COND_CHG BIT_ULL(63)
301 #define GLOBAL_STATUS_BUFFER_OVF BIT_ULL(GLOBAL_STATUS_BUFFER_OVF_BIT)
302 #define GLOBAL_STATUS_UNC_OVF BIT_ULL(61)
303 #define GLOBAL_STATUS_ASIF BIT_ULL(60)
[all …]
/kernel/linux/linux-5.10/drivers/firmware/efi/
Dcper-x86.c10 #define VALID_LAPIC_ID BIT_ULL(0)
11 #define VALID_CPUID_INFO BIT_ULL(1)
28 #define INFO_VALID_CHECK_INFO BIT_ULL(0)
29 #define INFO_VALID_TARGET_ID BIT_ULL(1)
30 #define INFO_VALID_REQUESTOR_ID BIT_ULL(2)
31 #define INFO_VALID_RESPONDER_ID BIT_ULL(3)
32 #define INFO_VALID_IP BIT_ULL(4)
34 #define CHECK_VALID_TRANS_TYPE BIT_ULL(0)
35 #define CHECK_VALID_OPERATION BIT_ULL(1)
36 #define CHECK_VALID_LEVEL BIT_ULL(2)
[all …]
/kernel/linux/linux-5.10/drivers/gpu/drm/i915/display/
Dintel_display_power.c219 for_each_power_domain_well_reverse(dev_priv, power_well, BIT_ULL(domain)) { in __intel_display_power_is_enabled()
2038 power_domains->async_put_domains[0] &= ~BIT_ULL(domain); in async_put_domains_clear_domain()
2039 power_domains->async_put_domains[1] &= ~BIT_ULL(domain); in async_put_domains_clear_domain()
2049 if (!(async_put_domains_mask(power_domains) & BIT_ULL(domain))) in intel_display_power_grab_async_put_ref()
2078 for_each_power_domain_well(dev_priv, power_well, BIT_ULL(domain)) in __intel_display_power_get_domain()
2166 async_put_domains_mask(power_domains) & BIT_ULL(domain), in __intel_display_power_put_domain()
2172 for_each_power_domain_well_reverse(dev_priv, power_well, BIT_ULL(domain)) in __intel_display_power_put_domain()
2320 power_domains->async_put_domains[1] |= BIT_ULL(domain); in __intel_display_power_put_async()
2322 power_domains->async_put_domains[0] |= BIT_ULL(domain); in __intel_display_power_put_async()
2415 BIT_ULL(POWER_DOMAIN_PIPE_A) | \
[all …]
/kernel/linux/linux-5.10/include/media/
Drc-map.h15 #define RC_PROTO_BIT_UNKNOWN BIT_ULL(RC_PROTO_UNKNOWN)
16 #define RC_PROTO_BIT_OTHER BIT_ULL(RC_PROTO_OTHER)
17 #define RC_PROTO_BIT_RC5 BIT_ULL(RC_PROTO_RC5)
18 #define RC_PROTO_BIT_RC5X_20 BIT_ULL(RC_PROTO_RC5X_20)
19 #define RC_PROTO_BIT_RC5_SZ BIT_ULL(RC_PROTO_RC5_SZ)
20 #define RC_PROTO_BIT_JVC BIT_ULL(RC_PROTO_JVC)
21 #define RC_PROTO_BIT_SONY12 BIT_ULL(RC_PROTO_SONY12)
22 #define RC_PROTO_BIT_SONY15 BIT_ULL(RC_PROTO_SONY15)
23 #define RC_PROTO_BIT_SONY20 BIT_ULL(RC_PROTO_SONY20)
24 #define RC_PROTO_BIT_NEC BIT_ULL(RC_PROTO_NEC)
[all …]
/kernel/linux/linux-5.10/drivers/net/ethernet/intel/ice/
Dice_flow.h12 (BIT_ULL(ICE_FLOW_FIELD_IDX_IPV4_SA) | \
13 BIT_ULL(ICE_FLOW_FIELD_IDX_IPV4_DA))
15 (BIT_ULL(ICE_FLOW_FIELD_IDX_IPV6_SA) | \
16 BIT_ULL(ICE_FLOW_FIELD_IDX_IPV6_DA))
18 (BIT_ULL(ICE_FLOW_FIELD_IDX_TCP_SRC_PORT) | \
19 BIT_ULL(ICE_FLOW_FIELD_IDX_TCP_DST_PORT))
21 (BIT_ULL(ICE_FLOW_FIELD_IDX_UDP_SRC_PORT) | \
22 BIT_ULL(ICE_FLOW_FIELD_IDX_UDP_DST_PORT))
24 (BIT_ULL(ICE_FLOW_FIELD_IDX_SCTP_SRC_PORT) | \
25 BIT_ULL(ICE_FLOW_FIELD_IDX_SCTP_DST_PORT))
[all …]
Dice_adminq_cmd.h886 #define ICE_PHY_TYPE_LOW_100BASE_TX BIT_ULL(0)
887 #define ICE_PHY_TYPE_LOW_100M_SGMII BIT_ULL(1)
888 #define ICE_PHY_TYPE_LOW_1000BASE_T BIT_ULL(2)
889 #define ICE_PHY_TYPE_LOW_1000BASE_SX BIT_ULL(3)
890 #define ICE_PHY_TYPE_LOW_1000BASE_LX BIT_ULL(4)
891 #define ICE_PHY_TYPE_LOW_1000BASE_KX BIT_ULL(5)
892 #define ICE_PHY_TYPE_LOW_1G_SGMII BIT_ULL(6)
893 #define ICE_PHY_TYPE_LOW_2500BASE_T BIT_ULL(7)
894 #define ICE_PHY_TYPE_LOW_2500BASE_X BIT_ULL(8)
895 #define ICE_PHY_TYPE_LOW_2500BASE_KX BIT_ULL(9)
[all …]
/kernel/linux/linux-5.10/drivers/net/ethernet/marvell/octeontx2/af/
Dcgx.h30 #define CMR_EN BIT_ULL(55)
31 #define DATA_PKT_TX_EN BIT_ULL(53)
32 #define DATA_PKT_RX_EN BIT_ULL(54)
36 #define FW_CGX_INT BIT_ULL(1)
42 #define CGX_DMAC_CTL0_CAM_ENABLE BIT_ULL(3)
43 #define CGX_DMAC_CAM_ACCEPT BIT_ULL(3)
44 #define CGX_DMAC_MCAST_MODE BIT_ULL(1)
45 #define CGX_DMAC_BCAST_MODE BIT_ULL(0)
47 #define CGX_DMAC_CAM_ADDR_ENABLE BIT_ULL(48)
55 #define CGXX_SPUX_CONTROL1_LBK BIT_ULL(14)
[all …]
/kernel/linux/linux-5.10/drivers/net/ethernet/cavium/liquidio/
Dcn66xx_regs.h367 #define CN6XXX_INTR_DMA0_FORCE BIT_ULL(32)
368 #define CN6XXX_INTR_DMA1_FORCE BIT_ULL(33)
369 #define CN6XXX_INTR_DMA0_COUNT BIT_ULL(34)
370 #define CN6XXX_INTR_DMA1_COUNT BIT_ULL(35)
371 #define CN6XXX_INTR_DMA0_TIME BIT_ULL(36)
372 #define CN6XXX_INTR_DMA1_TIME BIT_ULL(37)
373 #define CN6XXX_INTR_INSTR_DB_OF_ERR BIT_ULL(48)
374 #define CN6XXX_INTR_SLIST_DB_OF_ERR BIT_ULL(49)
375 #define CN6XXX_INTR_POUT_ERR BIT_ULL(50)
376 #define CN6XXX_INTR_PIN_BP_ERR BIT_ULL(51)
[all …]
Dcn23xx_pf_regs.h137 #define CN23XX_PKT_MAC_CTL_RINFO_TRS BIT_ULL(16)
186 #define CN23XX_PKT_INPUT_CTL_VF_NUM BIT_ULL(32)
233 #define CN23XX_IN_DONE_CNTS_PI_INT BIT_ULL(62)
234 #define CN23XX_IN_DONE_CNTS_CINT_ENB BIT_ULL(48)
389 #define CN23XX_MSIX_ENTRY_VECTOR_CTL BIT_ULL(32)
425 #define CN23XX_INTR_PO_INT BIT_ULL(63)
426 #define CN23XX_INTR_PI_INT BIT_ULL(62)
427 #define CN23XX_INTR_MBOX_INT BIT_ULL(61)
428 #define CN23XX_INTR_RESEND BIT_ULL(60)
430 #define CN23XX_INTR_CINT_ENB BIT_ULL(48)
[all …]
Dcn23xx_vf_regs.h86 #define CN23XX_PKT_INPUT_CTL_VF_NUM BIT_ULL(32)
133 #define CN23XX_IN_DONE_CNTS_PI_INT BIT_ULL(62)
134 #define CN23XX_IN_DONE_CNTS_CINT_ENB BIT_ULL(48)
231 #define CN23XX_INTR_PO_INT BIT_ULL(63)
232 #define CN23XX_INTR_PI_INT BIT_ULL(62)
233 #define CN23XX_INTR_MBOX_INT BIT_ULL(61)
234 #define CN23XX_INTR_RESEND BIT_ULL(60)
236 #define CN23XX_INTR_CINT_ENB BIT_ULL(48)
266 #define CN23XX_MSIX_ENTRY_VECTOR_CTL BIT_ULL(32)
/kernel/linux/linux-5.10/drivers/gpu/drm/i915/
Di915_gem_gtt.h36 #define PIN_NOEVICT BIT_ULL(0)
37 #define PIN_NOSEARCH BIT_ULL(1)
38 #define PIN_NONBLOCK BIT_ULL(2)
39 #define PIN_MAPPABLE BIT_ULL(3)
40 #define PIN_ZONE_4G BIT_ULL(4)
41 #define PIN_HIGH BIT_ULL(5)
42 #define PIN_OFFSET_BIAS BIT_ULL(6)
43 #define PIN_OFFSET_FIXED BIT_ULL(7)
45 #define PIN_GLOBAL BIT_ULL(10) /* I915_VMA_GLOBAL_BIND */
46 #define PIN_USER BIT_ULL(11) /* I915_VMA_LOCAL_BIND */
/kernel/linux/linux-5.10/drivers/extcon/
Dextcon-fsa9480.c127 [DEV_USB_OTG] = BIT_ULL(EXTCON_USB_HOST),
128 [DEV_DEDICATED_CHG] = BIT_ULL(EXTCON_USB) | BIT_ULL(EXTCON_CHG_USB_DCP),
129 [DEV_USB_CHG] = BIT_ULL(EXTCON_USB) | BIT_ULL(EXTCON_CHG_USB_SDP),
130 [DEV_CAR_KIT] = BIT_ULL(EXTCON_USB) | BIT_ULL(EXTCON_CHG_USB_SDP)
131 | BIT_ULL(EXTCON_JACK_LINE_OUT),
132 [DEV_UART] = BIT_ULL(EXTCON_JIG),
133 [DEV_USB] = BIT_ULL(EXTCON_USB) | BIT_ULL(EXTCON_CHG_USB_SDP),
134 [DEV_AUDIO_2] = BIT_ULL(EXTCON_JACK_LINE_OUT),
135 [DEV_AUDIO_1] = BIT_ULL(EXTCON_JACK_LINE_OUT),
136 [DEV_AV] = BIT_ULL(EXTCON_JACK_LINE_OUT)
[all …]
/kernel/linux/linux-5.10/drivers/net/ethernet/freescale/dpaa2/
Ddpmac.h93 #define DPMAC_LINK_OPT_AUTONEG BIT_ULL(0)
97 #define DPMAC_LINK_OPT_HALF_DUPLEX BIT_ULL(1)
101 #define DPMAC_LINK_OPT_PAUSE BIT_ULL(2)
105 #define DPMAC_LINK_OPT_ASYM_PAUSE BIT_ULL(3)
110 #define DPMAC_ADVERTISED_10BASET_FULL BIT_ULL(0)
111 #define DPMAC_ADVERTISED_100BASET_FULL BIT_ULL(1)
112 #define DPMAC_ADVERTISED_1000BASET_FULL BIT_ULL(2)
113 #define DPMAC_ADVERTISED_10000BASET_FULL BIT_ULL(4)
114 #define DPMAC_ADVERTISED_2500BASEX_FULL BIT_ULL(5)
119 #define DPMAC_ADVERTISED_AUTONEG BIT_ULL(3)
/kernel/linux/linux-5.10/drivers/net/ethernet/intel/i40e/
Di40e_type.h193 #define I40E_CAP_PHY_TYPE_SGMII BIT_ULL(I40E_PHY_TYPE_SGMII)
194 #define I40E_CAP_PHY_TYPE_1000BASE_KX BIT_ULL(I40E_PHY_TYPE_1000BASE_KX)
195 #define I40E_CAP_PHY_TYPE_10GBASE_KX4 BIT_ULL(I40E_PHY_TYPE_10GBASE_KX4)
196 #define I40E_CAP_PHY_TYPE_10GBASE_KR BIT_ULL(I40E_PHY_TYPE_10GBASE_KR)
197 #define I40E_CAP_PHY_TYPE_40GBASE_KR4 BIT_ULL(I40E_PHY_TYPE_40GBASE_KR4)
198 #define I40E_CAP_PHY_TYPE_XAUI BIT_ULL(I40E_PHY_TYPE_XAUI)
199 #define I40E_CAP_PHY_TYPE_XFI BIT_ULL(I40E_PHY_TYPE_XFI)
200 #define I40E_CAP_PHY_TYPE_SFI BIT_ULL(I40E_PHY_TYPE_SFI)
201 #define I40E_CAP_PHY_TYPE_XLAUI BIT_ULL(I40E_PHY_TYPE_XLAUI)
202 #define I40E_CAP_PHY_TYPE_XLPPI BIT_ULL(I40E_PHY_TYPE_XLPPI)
[all …]
Di40e_txrx.h73 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_UDP) | \
74 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_SCTP) | \
75 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP) | \
76 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_OTHER) | \
77 BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV4) | \
78 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_UDP) | \
79 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP) | \
80 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_SCTP) | \
81 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_OTHER) | \
82 BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV6) | \
[all …]
/kernel/linux/linux-5.10/drivers/i2c/busses/
Di2c-octeon-core.h12 #define SW_TWSI_V BIT_ULL(63) /* Valid bit */
13 #define SW_TWSI_EIA BIT_ULL(61) /* Extended internal address */
14 #define SW_TWSI_R BIT_ULL(56) /* Result or read bit */
15 #define SW_TWSI_SOVR BIT_ULL(55) /* Size override */
77 #define TWSI_INT_ST_INT BIT_ULL(0)
78 #define TWSI_INT_TS_INT BIT_ULL(1)
79 #define TWSI_INT_CORE_INT BIT_ULL(2)
80 #define TWSI_INT_ST_EN BIT_ULL(4)
81 #define TWSI_INT_TS_EN BIT_ULL(5)
82 #define TWSI_INT_CORE_EN BIT_ULL(6)
[all …]
/kernel/linux/linux-5.10/drivers/net/ethernet/intel/iavf/
Diavf_txrx.h64 BIT_ULL(IAVF_FILTER_PCTYPE_NONF_IPV4_UDP) | \
65 BIT_ULL(IAVF_FILTER_PCTYPE_NONF_IPV4_SCTP) | \
66 BIT_ULL(IAVF_FILTER_PCTYPE_NONF_IPV4_TCP) | \
67 BIT_ULL(IAVF_FILTER_PCTYPE_NONF_IPV4_OTHER) | \
68 BIT_ULL(IAVF_FILTER_PCTYPE_FRAG_IPV4) | \
69 BIT_ULL(IAVF_FILTER_PCTYPE_NONF_IPV6_UDP) | \
70 BIT_ULL(IAVF_FILTER_PCTYPE_NONF_IPV6_TCP) | \
71 BIT_ULL(IAVF_FILTER_PCTYPE_NONF_IPV6_SCTP) | \
72 BIT_ULL(IAVF_FILTER_PCTYPE_NONF_IPV6_OTHER) | \
73 BIT_ULL(IAVF_FILTER_PCTYPE_FRAG_IPV6) | \
[all …]

12345678910>>...13