1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /* Copyright (c) 2016-2017 Hisilicon Limited. */
3
4 #ifndef __HCLGEVF_CMD_H
5 #define __HCLGEVF_CMD_H
6 #include <linux/io.h>
7 #include <linux/types.h>
8 #include "hnae3.h"
9
10 #define HCLGEVF_CMDQ_TX_TIMEOUT 30000
11 #define HCLGEVF_CMDQ_CLEAR_WAIT_TIME 200
12 #define HCLGEVF_CMDQ_RX_INVLD_B 0
13 #define HCLGEVF_CMDQ_RX_OUTVLD_B 1
14
15 struct hclgevf_hw;
16 struct hclgevf_dev;
17
18 struct hclgevf_desc {
19 __le16 opcode;
20 __le16 flag;
21 __le16 retval;
22 __le16 rsv;
23 __le32 data[6];
24 };
25
26 struct hclgevf_desc_cb {
27 dma_addr_t dma;
28 void *va;
29 u32 length;
30 };
31
32 struct hclgevf_cmq_ring {
33 dma_addr_t desc_dma_addr;
34 struct hclgevf_desc *desc;
35 struct hclgevf_desc_cb *desc_cb;
36 struct hclgevf_dev *dev;
37 u32 head;
38 u32 tail;
39
40 u16 buf_size;
41 u16 desc_num;
42 int next_to_use;
43 int next_to_clean;
44 u8 flag;
45 spinlock_t lock; /* Command queue lock */
46 };
47
48 enum hclgevf_cmd_return_status {
49 HCLGEVF_CMD_EXEC_SUCCESS = 0,
50 HCLGEVF_CMD_NO_AUTH = 1,
51 HCLGEVF_CMD_NOT_SUPPORTED = 2,
52 HCLGEVF_CMD_QUEUE_FULL = 3,
53 HCLGEVF_CMD_NEXT_ERR = 4,
54 HCLGEVF_CMD_UNEXE_ERR = 5,
55 HCLGEVF_CMD_PARA_ERR = 6,
56 HCLGEVF_CMD_RESULT_ERR = 7,
57 HCLGEVF_CMD_TIMEOUT = 8,
58 HCLGEVF_CMD_HILINK_ERR = 9,
59 HCLGEVF_CMD_QUEUE_ILLEGAL = 10,
60 HCLGEVF_CMD_INVALID = 11,
61 };
62
63 enum hclgevf_cmd_status {
64 HCLGEVF_STATUS_SUCCESS = 0,
65 HCLGEVF_ERR_CSQ_FULL = -1,
66 HCLGEVF_ERR_CSQ_TIMEOUT = -2,
67 HCLGEVF_ERR_CSQ_ERROR = -3
68 };
69
70 struct hclgevf_cmq {
71 struct hclgevf_cmq_ring csq;
72 struct hclgevf_cmq_ring crq;
73 u16 tx_timeout; /* Tx timeout */
74 enum hclgevf_cmd_status last_status;
75 };
76
77 #define HCLGEVF_CMD_FLAG_IN_VALID_SHIFT 0
78 #define HCLGEVF_CMD_FLAG_OUT_VALID_SHIFT 1
79 #define HCLGEVF_CMD_FLAG_NEXT_SHIFT 2
80 #define HCLGEVF_CMD_FLAG_WR_OR_RD_SHIFT 3
81 #define HCLGEVF_CMD_FLAG_NO_INTR_SHIFT 4
82 #define HCLGEVF_CMD_FLAG_ERR_INTR_SHIFT 5
83
84 #define HCLGEVF_CMD_FLAG_IN BIT(HCLGEVF_CMD_FLAG_IN_VALID_SHIFT)
85 #define HCLGEVF_CMD_FLAG_OUT BIT(HCLGEVF_CMD_FLAG_OUT_VALID_SHIFT)
86 #define HCLGEVF_CMD_FLAG_NEXT BIT(HCLGEVF_CMD_FLAG_NEXT_SHIFT)
87 #define HCLGEVF_CMD_FLAG_WR BIT(HCLGEVF_CMD_FLAG_WR_OR_RD_SHIFT)
88 #define HCLGEVF_CMD_FLAG_NO_INTR BIT(HCLGEVF_CMD_FLAG_NO_INTR_SHIFT)
89 #define HCLGEVF_CMD_FLAG_ERR_INTR BIT(HCLGEVF_CMD_FLAG_ERR_INTR_SHIFT)
90
91 enum hclgevf_opcode_type {
92 /* Generic command */
93 HCLGEVF_OPC_QUERY_FW_VER = 0x0001,
94 HCLGEVF_OPC_QUERY_VF_RSRC = 0x0024,
95 HCLGEVF_OPC_QUERY_DEV_SPECS = 0x0050,
96
97 /* TQP command */
98 HCLGEVF_OPC_QUERY_TX_STATUS = 0x0B03,
99 HCLGEVF_OPC_QUERY_RX_STATUS = 0x0B13,
100 HCLGEVF_OPC_CFG_COM_TQP_QUEUE = 0x0B20,
101 /* GRO command */
102 HCLGEVF_OPC_GRO_GENERIC_CONFIG = 0x0C10,
103 /* RSS cmd */
104 HCLGEVF_OPC_RSS_GENERIC_CONFIG = 0x0D01,
105 HCLGEVF_OPC_RSS_INPUT_TUPLE = 0x0D02,
106 HCLGEVF_OPC_RSS_INDIR_TABLE = 0x0D07,
107 HCLGEVF_OPC_RSS_TC_MODE = 0x0D08,
108 /* Mailbox cmd */
109 HCLGEVF_OPC_MBX_VF_TO_PF = 0x2001,
110 };
111
112 #define HCLGEVF_TQP_REG_OFFSET 0x80000
113 #define HCLGEVF_TQP_REG_SIZE 0x200
114
115 struct hclgevf_tqp_map {
116 __le16 tqp_id; /* Absolute tqp id for in this pf */
117 u8 tqp_vf; /* VF id */
118 #define HCLGEVF_TQP_MAP_TYPE_PF 0
119 #define HCLGEVF_TQP_MAP_TYPE_VF 1
120 #define HCLGEVF_TQP_MAP_TYPE_B 0
121 #define HCLGEVF_TQP_MAP_EN_B 1
122 u8 tqp_flag; /* Indicate it's pf or vf tqp */
123 __le16 tqp_vid; /* Virtual id in this pf/vf */
124 u8 rsv[18];
125 };
126
127 #define HCLGEVF_VECTOR_ELEMENTS_PER_CMD 10
128
129 enum hclgevf_int_type {
130 HCLGEVF_INT_TX = 0,
131 HCLGEVF_INT_RX,
132 HCLGEVF_INT_EVENT,
133 };
134
135 struct hclgevf_ctrl_vector_chain {
136 u8 int_vector_id;
137 u8 int_cause_num;
138 #define HCLGEVF_INT_TYPE_S 0
139 #define HCLGEVF_INT_TYPE_M 0x3
140 #define HCLGEVF_TQP_ID_S 2
141 #define HCLGEVF_TQP_ID_M (0x3fff << HCLGEVF_TQP_ID_S)
142 __le16 tqp_type_and_id[HCLGEVF_VECTOR_ELEMENTS_PER_CMD];
143 u8 vfid;
144 u8 resv;
145 };
146
147 enum HCLGEVF_CAP_BITS {
148 HCLGEVF_CAP_UDP_GSO_B,
149 HCLGEVF_CAP_QB_B,
150 HCLGEVF_CAP_FD_FORWARD_TC_B,
151 HCLGEVF_CAP_PTP_B,
152 HCLGEVF_CAP_INT_QL_B,
153 HCLGEVF_CAP_SIMPLE_BD_B,
154 HCLGEVF_CAP_TX_PUSH_B,
155 HCLGEVF_CAP_PHY_IMP_B,
156 HCLGEVF_CAP_TQP_TXRX_INDEP_B,
157 HCLGEVF_CAP_HW_PAD_B,
158 HCLGEVF_CAP_STASH_B,
159 };
160
161 #define HCLGEVF_QUERY_CAP_LENGTH 3
162 struct hclgevf_query_version_cmd {
163 __le32 firmware;
164 __le32 hardware;
165 __le32 rsv;
166 __le32 caps[HCLGEVF_QUERY_CAP_LENGTH]; /* capabilities of device */
167 };
168
169 #define HCLGEVF_MSIX_OFT_ROCEE_S 0
170 #define HCLGEVF_MSIX_OFT_ROCEE_M (0xffff << HCLGEVF_MSIX_OFT_ROCEE_S)
171 #define HCLGEVF_VEC_NUM_S 0
172 #define HCLGEVF_VEC_NUM_M (0xff << HCLGEVF_VEC_NUM_S)
173 struct hclgevf_query_res_cmd {
174 __le16 tqp_num;
175 __le16 reserved;
176 __le16 msixcap_localid_ba_nic;
177 __le16 msixcap_localid_ba_rocee;
178 __le16 vf_intr_vector_number;
179 __le16 rsv[7];
180 };
181
182 #define HCLGEVF_GRO_EN_B 0
183 struct hclgevf_cfg_gro_status_cmd {
184 u8 gro_en;
185 u8 rsv[23];
186 };
187
188 #define HCLGEVF_RSS_DEFAULT_OUTPORT_B 4
189 #define HCLGEVF_RSS_HASH_KEY_OFFSET_B 4
190 #define HCLGEVF_RSS_HASH_KEY_NUM 16
191 struct hclgevf_rss_config_cmd {
192 u8 hash_config;
193 u8 rsv[7];
194 u8 hash_key[HCLGEVF_RSS_HASH_KEY_NUM];
195 };
196
197 struct hclgevf_rss_input_tuple_cmd {
198 u8 ipv4_tcp_en;
199 u8 ipv4_udp_en;
200 u8 ipv4_sctp_en;
201 u8 ipv4_fragment_en;
202 u8 ipv6_tcp_en;
203 u8 ipv6_udp_en;
204 u8 ipv6_sctp_en;
205 u8 ipv6_fragment_en;
206 u8 rsv[16];
207 };
208
209 #define HCLGEVF_RSS_CFG_TBL_SIZE 16
210
211 struct hclgevf_rss_indirection_table_cmd {
212 u16 start_table_index;
213 u16 rss_set_bitmap;
214 u8 rsv[4];
215 u8 rss_result[HCLGEVF_RSS_CFG_TBL_SIZE];
216 };
217
218 #define HCLGEVF_RSS_TC_OFFSET_S 0
219 #define HCLGEVF_RSS_TC_OFFSET_M (0x3ff << HCLGEVF_RSS_TC_OFFSET_S)
220 #define HCLGEVF_RSS_TC_SIZE_S 12
221 #define HCLGEVF_RSS_TC_SIZE_M (0x7 << HCLGEVF_RSS_TC_SIZE_S)
222 #define HCLGEVF_RSS_TC_VALID_B 15
223 #define HCLGEVF_MAX_TC_NUM 8
224 struct hclgevf_rss_tc_mode_cmd {
225 u16 rss_tc_mode[HCLGEVF_MAX_TC_NUM];
226 u8 rsv[8];
227 };
228
229 #define HCLGEVF_LINK_STS_B 0
230 #define HCLGEVF_LINK_STATUS BIT(HCLGEVF_LINK_STS_B)
231 struct hclgevf_link_status_cmd {
232 u8 status;
233 u8 rsv[23];
234 };
235
236 #define HCLGEVF_RING_ID_MASK 0x3ff
237 #define HCLGEVF_TQP_ENABLE_B 0
238
239 struct hclgevf_cfg_com_tqp_queue_cmd {
240 __le16 tqp_id;
241 __le16 stream_id;
242 u8 enable;
243 u8 rsv[19];
244 };
245
246 struct hclgevf_cfg_tx_queue_pointer_cmd {
247 __le16 tqp_id;
248 __le16 tx_tail;
249 __le16 tx_head;
250 __le16 fbd_num;
251 __le16 ring_offset;
252 u8 rsv[14];
253 };
254
255 #define HCLGEVF_TYPE_CRQ 0
256 #define HCLGEVF_TYPE_CSQ 1
257 #define HCLGEVF_NIC_CSQ_BASEADDR_L_REG 0x27000
258 #define HCLGEVF_NIC_CSQ_BASEADDR_H_REG 0x27004
259 #define HCLGEVF_NIC_CSQ_DEPTH_REG 0x27008
260 #define HCLGEVF_NIC_CSQ_TAIL_REG 0x27010
261 #define HCLGEVF_NIC_CSQ_HEAD_REG 0x27014
262 #define HCLGEVF_NIC_CRQ_BASEADDR_L_REG 0x27018
263 #define HCLGEVF_NIC_CRQ_BASEADDR_H_REG 0x2701c
264 #define HCLGEVF_NIC_CRQ_DEPTH_REG 0x27020
265 #define HCLGEVF_NIC_CRQ_TAIL_REG 0x27024
266 #define HCLGEVF_NIC_CRQ_HEAD_REG 0x27028
267
268 /* this bit indicates that the driver is ready for hardware reset */
269 #define HCLGEVF_NIC_SW_RST_RDY_B 16
270 #define HCLGEVF_NIC_SW_RST_RDY BIT(HCLGEVF_NIC_SW_RST_RDY_B)
271
272 #define HCLGEVF_NIC_CMQ_DESC_NUM 1024
273 #define HCLGEVF_NIC_CMQ_DESC_NUM_S 3
274 #define HCLGEVF_NIC_CMDQ_INT_SRC_REG 0x27100
275
276 #define HCLGEVF_QUERY_DEV_SPECS_BD_NUM 4
277
278 struct hclgevf_dev_specs_0_cmd {
279 __le32 rsv0;
280 __le32 mac_entry_num;
281 __le32 mng_entry_num;
282 __le16 rss_ind_tbl_size;
283 __le16 rss_key_size;
284 __le16 int_ql_max;
285 u8 max_non_tso_bd_num;
286 u8 rsv1[5];
287 };
288
hclgevf_write_reg(void __iomem * base,u32 reg,u32 value)289 static inline void hclgevf_write_reg(void __iomem *base, u32 reg, u32 value)
290 {
291 writel(value, base + reg);
292 }
293
hclgevf_read_reg(u8 __iomem * base,u32 reg)294 static inline u32 hclgevf_read_reg(u8 __iomem *base, u32 reg)
295 {
296 u8 __iomem *reg_addr = READ_ONCE(base);
297
298 return readl(reg_addr + reg);
299 }
300
301 #define hclgevf_write_dev(a, reg, value) \
302 hclgevf_write_reg((a)->io_base, (reg), (value))
303 #define hclgevf_read_dev(a, reg) \
304 hclgevf_read_reg((a)->io_base, (reg))
305
306 #define HCLGEVF_SEND_SYNC(flag) \
307 ((flag) & HCLGEVF_CMD_FLAG_NO_INTR)
308
309 int hclgevf_cmd_init(struct hclgevf_dev *hdev);
310 void hclgevf_cmd_uninit(struct hclgevf_dev *hdev);
311 int hclgevf_cmd_queue_init(struct hclgevf_dev *hdev);
312
313 int hclgevf_cmd_send(struct hclgevf_hw *hw, struct hclgevf_desc *desc, int num);
314 void hclgevf_cmd_setup_basic_desc(struct hclgevf_desc *desc,
315 enum hclgevf_opcode_type opcode,
316 bool is_read);
317 #endif
318