Home
last modified time | relevance | path

Searched refs:SPRN_L1CSR1 (Results 1 – 5 of 5) sorted by relevance

/kernel/linux/linux-5.10/arch/powerpc/mm/nohash/
Dfsl_booke.c231 tmp = mfspr(SPRN_L1CSR1); in flush_instruction_cache()
233 mtspr(SPRN_L1CSR1, tmp); in flush_instruction_cache()
/kernel/linux/linux-5.10/arch/powerpc/kernel/
Dcpu_setup_fsl_booke.S20 mfspr r0, SPRN_L1CSR1
25 mtspr SPRN_L1CSR1, r0 /* Enable I-Cache */
Dtraps.c635 mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI); in machine_check_e500mc()
636 while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI) in machine_check_e500mc()
/kernel/linux/linux-5.10/arch/powerpc/kvm/
De500_emulate.c252 case SPRN_L1CSR1: in kvmppc_core_emulate_mtspr_e500()
381 case SPRN_L1CSR1: in kvmppc_core_emulate_mfspr_e500()
/kernel/linux/linux-5.10/arch/powerpc/include/asm/
Dreg_booke.h174 #define SPRN_L1CSR1 0x3F3 /* L1 Cache Control and Status Register 1 */ macro