Home
last modified time | relevance | path

Searched refs:VM_L2_CNTL2 (Results 1 – 17 of 17) sorted by relevance

/kernel/linux/linux-5.10/drivers/gpu/drm/amd/amdgpu/
Dgfxhub_v1_0.c157 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in gfxhub_v1_0_init_cache_regs()
158 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in gfxhub_v1_0_init_cache_regs()
Dmmhub_v1_0.c177 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in mmhub_v1_0_init_cache_regs()
178 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in mmhub_v1_0_init_cache_regs()
Dgmc_v7_0.c642 tmp = REG_SET_FIELD(0, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in gmc_v7_0_gart_enable()
643 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in gmc_v7_0_gart_enable()
Dgmc_v8_0.c876 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in gmc_v8_0_gart_enable()
877 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in gmc_v8_0_gart_enable()
Dsid.h379 #define VM_L2_CNTL2 0x501 macro
/kernel/linux/linux-5.10/drivers/gpu/drm/radeon/
Drv770.c913 WREG32(VM_L2_CNTL2, 0); in rv770_pcie_gart_enable()
959 WREG32(VM_L2_CNTL2, 0); in rv770_pcie_gart_disable()
990 WREG32(VM_L2_CNTL2, 0); in rv770_agp_enable()
Drv770d.h647 #define VM_L2_CNTL2 0x1404 macro
Dnid.h117 #define VM_L2_CNTL2 0x1404 macro
Dni.c1300 WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE); in cayman_pcie_gart_enable()
1379 WREG32(VM_L2_CNTL2, 0); in cayman_pcie_gart_disable()
Dsid.h378 #define VM_L2_CNTL2 0x1404 macro
Dcikd.h496 #define VM_L2_CNTL2 0x1404 macro
Devergreen.c2413 WREG32(VM_L2_CNTL2, 0); in evergreen_pcie_gart_enable()
2466 WREG32(VM_L2_CNTL2, 0); in evergreen_pcie_gart_disable()
2496 WREG32(VM_L2_CNTL2, 0); in evergreen_agp_enable()
Devergreend.h1155 #define VM_L2_CNTL2 0x1404 macro
Dr600d.h592 #define VM_L2_CNTL2 0x1404 macro
Dr600.c1146 WREG32(VM_L2_CNTL2, 0); in r600_pcie_gart_enable()
1238 WREG32(VM_L2_CNTL2, 0); in r600_agp_enable()
Dsi.c4311 WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE); in si_pcie_gart_enable()
4397 WREG32(VM_L2_CNTL2, 0); in si_pcie_gart_disable()
Dcik.c5455 WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE); in cik_pcie_gart_enable()
5572 WREG32(VM_L2_CNTL2, 0); in cik_pcie_gart_disable()