Home
last modified time | relevance | path

Searched refs:nitrox_write_csr (Results 1 – 5 of 5) sorted by relevance

/kernel/linux/linux-5.10/drivers/crypto/cavium/nitrox/
Dnitrox_hal.c30 nitrox_write_csr(ndev, EMU_AE_ENABLEX(i), emu_ae.value); in emu_enable_cores()
31 nitrox_write_csr(ndev, EMU_SE_ENABLEX(i), emu_se.value); in emu_enable_cores()
58 nitrox_write_csr(ndev, offset, emu_wd_int.value); in nitrox_config_emu_unit()
60 nitrox_write_csr(ndev, offset, emu_ge_int.value); in nitrox_config_emu_unit()
75 nitrox_write_csr(ndev, offset, pkt_in_ctl.value); in reset_pkt_input_ring()
89 nitrox_write_csr(ndev, offset, pkt_in_cnts.value); in reset_pkt_input_ring()
104 nitrox_write_csr(ndev, offset, pkt_in_ctl.value); in enable_pkt_input_ring()
137 nitrox_write_csr(ndev, offset, cmdq->dma); in nitrox_config_pkt_input_rings()
143 nitrox_write_csr(ndev, offset, pkt_in_rsize.value); in nitrox_config_pkt_input_rings()
147 nitrox_write_csr(ndev, offset, 0xffffffff); in nitrox_config_pkt_input_rings()
[all …]
Dnitrox_isr.c47 nitrox_write_csr(ndev, NPS_CORE_INT, value); in clear_nps_core_err_intr()
65 nitrox_write_csr(ndev, offset, value); in clear_nps_pkt_err_intr()
71 nitrox_write_csr(ndev, offset, value); in clear_nps_pkt_err_intr()
81 nitrox_write_csr(ndev, offset, value); in clear_nps_pkt_err_intr()
89 nitrox_write_csr(ndev, offset, value); in clear_nps_pkt_err_intr()
94 nitrox_write_csr(ndev, offset, value); in clear_nps_pkt_err_intr()
104 nitrox_write_csr(ndev, offset, value); in clear_nps_pkt_err_intr()
115 nitrox_write_csr(ndev, POM_INT, value); in clear_pom_err_intr()
124 nitrox_write_csr(ndev, PEM0_INT, value); in clear_pem_err_intr()
141 nitrox_write_csr(ndev, offset, value); in clear_lbc_err_intr()
[all …]
Dnitrox_main.c104 nitrox_write_csr(ndev, offset, block_num); in write_to_ucd_unit()
111 nitrox_write_csr(ndev, offset, data); in write_to_ucd_unit()
163 nitrox_write_csr(ndev, offset, (~0ULL)); in nitrox_load_fw()
179 nitrox_write_csr(ndev, offset, core_2_eid_val.value); in nitrox_load_fw()
215 nitrox_write_csr(ndev, offset, aqm_grp_execmask_lo.value); in nitrox_load_fw()
218 nitrox_write_csr(ndev, offset, aqm_grp_execmask_hi.value); in nitrox_load_fw()
234 nitrox_write_csr(ndev, offset, core_2_eid_val.value); in nitrox_load_fw()
Dnitrox_mbx.c51 nitrox_write_csr(ndev, reg_addr, value); in pf2vf_write_mbox()
147 nitrox_write_csr(ndev, reg_addr, BIT_ULL(i)); in nitrox_pf2vf_mbox_handler()
170 nitrox_write_csr(ndev, reg_addr, BIT_ULL(i)); in nitrox_pf2vf_mbox_handler()
Dnitrox_dev.h286 static inline void nitrox_write_csr(struct nitrox_device *ndev, u64 offset, in nitrox_write_csr() function