Home
last modified time | relevance | path

Searched refs:VECREDUCE_UMIN (Results 1 – 14 of 14) sorted by relevance

/third_party/skia/third_party/externals/swiftshader/third_party/llvm-10.0/llvm/include/llvm/CodeGen/
DISDOpcodes.h939 VECREDUCE_SMAX, VECREDUCE_SMIN, VECREDUCE_UMAX, VECREDUCE_UMIN, enumerator
/third_party/skia/third_party/externals/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/SelectionDAG/
DLegalizeVectorOps.cpp482 case ISD::VECREDUCE_UMIN: in LegalizeOp()
986 case ISD::VECREDUCE_UMIN: in Expand()
DSelectionDAGDumper.cpp448 case ISD::VECREDUCE_UMIN: return "vecreduce_umin"; in getOperationName()
DLegalizeVectorTypes.cpp614 case ISD::VECREDUCE_UMIN: in ScalarizeVectorOperand()
1994 case ISD::VECREDUCE_UMIN: in SplitVectorOperand()
2080 case ISD::VECREDUCE_UMIN: CombineOpc = ISD::UMIN; break; in SplitVecOp_VECREDUCE()
4235 case ISD::VECREDUCE_UMIN: in WidenVectorOperand()
4700 case ISD::VECREDUCE_UMIN: in WidenVecOp_VECREDUCE()
DLegalizeIntegerTypes.cpp198 case ISD::VECREDUCE_UMIN: in PromoteIntegerResult()
1321 case ISD::VECREDUCE_UMIN: Res = PromoteIntOp_VECREDUCE(N); break; in PromoteIntegerOperand()
1748 case ISD::VECREDUCE_UMIN: in PromoteIntOp_VECREDUCE()
1927 case ISD::VECREDUCE_UMIN: ExpandIntRes_VECREDUCE(N, Lo, Hi); break; in ExpandIntegerResult()
DLegalizeDAG.cpp1158 case ISD::VECREDUCE_UMIN: in LegalizeOp()
3807 case ISD::VECREDUCE_UMIN: in ExpandNode()
DTargetLowering.cpp7621 case ISD::VECREDUCE_UMIN: BaseOpcode = ISD::UMIN; break; in expandVecReduce()
DDAGCombiner.cpp1623 case ISD::VECREDUCE_UMIN: in visit()
19757 ? ISD::VECREDUCE_UMIN : ISD::VECREDUCE_UMAX; in visitVECREDUCE()
DSelectionDAGBuilder.cpp9005 Res = DAG.getNode(ISD::VECREDUCE_UMIN, dl, VT, Op1); in visitVectorReduce()
/third_party/skia/third_party/externals/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/
DTargetLoweringBase.cpp722 setOperationAction(ISD::VECREDUCE_UMIN, VT, Expand); in initActions()
/third_party/skia/third_party/externals/swiftshader/third_party/llvm-10.0/llvm/include/llvm/Target/
DTargetSelectionDAG.td431 def vecreduce_umin : SDNode<"ISD::VECREDUCE_UMIN", SDTVecReduce>;
/third_party/skia/third_party/externals/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/
DAArch64ISelLowering.cpp787 setOperationAction(ISD::VECREDUCE_UMIN, VT, Custom); in AArch64TargetLowering()
3272 case ISD::VECREDUCE_UMIN: in LowerOperation()
8555 case ISD::VECREDUCE_UMIN: in LowerVECREDUCE()
12936 case ISD::VECREDUCE_UMIN: in ReplaceNodeResults()
/third_party/skia/third_party/externals/swiftshader/third_party/llvm-10.0/llvm/lib/Target/ARM/
DARMISelLowering.cpp294 setOperationAction(ISD::VECREDUCE_UMIN, VT, Legal); in addMVEVectorTypes()
/third_party/skia/third_party/externals/swiftshader/third_party/llvm-10.0/configs/common/lib/Target/ARM/
DARMGenDAGISel.inc50992 /*110432*/ /*SwitchOpcode*/ 9|128,1/*137*/, TARGET_VAL(ISD::VECREDUCE_UMIN),// ->110573