Lines Matching refs:regmap
200 struct regmap *regmap; member
336 regmap_write(priv->regmap, 0x03, 0x04); in ch7033_bridge_disable()
337 regmap_update_bits(priv->regmap, 0x52, RESETDB, 0x00); in ch7033_bridge_disable()
344 regmap_write(priv->regmap, 0x03, 0x04); in ch7033_bridge_enable()
345 regmap_update_bits(priv->regmap, 0x52, RESETDB, RESETDB); in ch7033_bridge_enable()
361 regmap_write(priv->regmap, 0x03, 0x04); in ch7033_bridge_mode_set()
364 regmap_write(priv->regmap, 0x52, 0x00); in ch7033_bridge_mode_set()
366 regmap_write(priv->regmap, 0x52, RESETIB); in ch7033_bridge_mode_set()
371 regmap_write(priv->regmap, 0x03, 0x00); in ch7033_bridge_mode_set()
374 regmap_update_bits(priv->regmap, 0x07, DRI_PD | IO_PD, 0); in ch7033_bridge_mode_set()
375 regmap_update_bits(priv->regmap, 0x08, DRI_PDDRI | PDDAC | PANEN, 0); in ch7033_bridge_mode_set()
376 regmap_update_bits(priv->regmap, 0x09, DPD | GCKOFF | in ch7033_bridge_mode_set()
378 regmap_update_bits(priv->regmap, 0x0a, HD_DVIB, 0); in ch7033_bridge_mode_set()
381 regmap_write(priv->regmap, 0x0b, (mode->htotal >> 8) << 3 | in ch7033_bridge_mode_set()
383 regmap_write(priv->regmap, 0x0c, mode->hdisplay); in ch7033_bridge_mode_set()
384 regmap_write(priv->regmap, 0x0d, mode->htotal); in ch7033_bridge_mode_set()
385 regmap_write(priv->regmap, 0x0e, (hsynclen >> 8) << 3 | in ch7033_bridge_mode_set()
387 regmap_write(priv->regmap, 0x0f, hbporch); in ch7033_bridge_mode_set()
388 regmap_write(priv->regmap, 0x10, hsynclen); in ch7033_bridge_mode_set()
391 regmap_write(priv->regmap, 0x11, (mode->vtotal >> 8) << 3 | in ch7033_bridge_mode_set()
393 regmap_write(priv->regmap, 0x12, mode->vdisplay); in ch7033_bridge_mode_set()
394 regmap_write(priv->regmap, 0x13, mode->vtotal); in ch7033_bridge_mode_set()
395 regmap_write(priv->regmap, 0x14, ((vsynclen >> 8) << 3) | in ch7033_bridge_mode_set()
397 regmap_write(priv->regmap, 0x15, vbporch); in ch7033_bridge_mode_set()
398 regmap_write(priv->regmap, 0x16, vsynclen); in ch7033_bridge_mode_set()
401 regmap_update_bits(priv->regmap, 0x18, SWAP, BYTE_SWAP_BGR); in ch7033_bridge_mode_set()
404 regmap_update_bits(priv->regmap, 0x19, 0x1, mode->clock >> 16); in ch7033_bridge_mode_set()
405 regmap_update_bits(priv->regmap, 0x19, HPO_I | VPO_I | GCLKFREQ, in ch7033_bridge_mode_set()
409 regmap_write(priv->regmap, 0x1a, mode->clock >> 8); in ch7033_bridge_mode_set()
410 regmap_write(priv->regmap, 0x1b, mode->clock); in ch7033_bridge_mode_set()
413 regmap_write(priv->regmap, 0x1f, (mode->htotal >> 8) << 3 | in ch7033_bridge_mode_set()
415 regmap_write(priv->regmap, 0x20, mode->hdisplay); in ch7033_bridge_mode_set()
416 regmap_write(priv->regmap, 0x21, mode->htotal); in ch7033_bridge_mode_set()
419 regmap_write(priv->regmap, 0x25, (mode->vtotal >> 8) << 3 | in ch7033_bridge_mode_set()
421 regmap_write(priv->regmap, 0x26, mode->vdisplay); in ch7033_bridge_mode_set()
422 regmap_write(priv->regmap, 0x27, mode->vtotal); in ch7033_bridge_mode_set()
425 regmap_update_bits(priv->regmap, 0x2b, VFMT, 9); in ch7033_bridge_mode_set()
428 regmap_update_bits(priv->regmap, 0x2e, HPO_O | VPO_O, in ch7033_bridge_mode_set()
433 regmap_update_bits(priv->regmap, 0x54, HWO_HDMI_HI | HOO_HDMI_HI, in ch7033_bridge_mode_set()
436 regmap_write(priv->regmap, 0x55, hbporch); in ch7033_bridge_mode_set()
437 regmap_write(priv->regmap, 0x56, hsynclen); in ch7033_bridge_mode_set()
440 regmap_update_bits(priv->regmap, 0x57, VWO_HDMI_HI | VOO_HDMI_HI, in ch7033_bridge_mode_set()
443 regmap_write(priv->regmap, 0x58, vbporch); in ch7033_bridge_mode_set()
444 regmap_write(priv->regmap, 0x59, vsynclen); in ch7033_bridge_mode_set()
447 regmap_update_bits(priv->regmap, 0x7e, HDMI_LVDS_SEL, HDMI_LVDS_SEL); in ch7033_bridge_mode_set()
452 regmap_write(priv->regmap, 0x03, 0x01); in ch7033_bridge_mode_set()
455 regmap_update_bits(priv->regmap, 0x07, CKINV, CKINV); in ch7033_bridge_mode_set()
456 regmap_update_bits(priv->regmap, 0x08, DISPON, DISPON); in ch7033_bridge_mode_set()
459 regmap_update_bits(priv->regmap, 0x0c, DRI_PLL_DIVSEL, DRI_PLL_DIVSEL); in ch7033_bridge_mode_set()
461 regmap_update_bits(priv->regmap, 0x0c, DRI_PLL_N1_1 | in ch7033_bridge_mode_set()
467 regmap_update_bits(priv->regmap, 0x0c, DRI_PLL_N1_1 | in ch7033_bridge_mode_set()
474 regmap_update_bits(priv->regmap, 0x0c, DRI_PLL_N1_1 | in ch7033_bridge_mode_set()
483 regmap_write(priv->regmap, 0x64, 0x29); /* LSB Blue */ in ch7033_bridge_mode_set()
484 regmap_write(priv->regmap, 0x65, 0x29); /* LSB Green */ in ch7033_bridge_mode_set()
485 regmap_write(priv->regmap, 0x66, 0x29); /* LSB Red */ in ch7033_bridge_mode_set()
486 regmap_write(priv->regmap, 0x67, 0x00); /* MSB Blue */ in ch7033_bridge_mode_set()
487 regmap_write(priv->regmap, 0x68, 0x00); /* MSB Green */ in ch7033_bridge_mode_set()
488 regmap_write(priv->regmap, 0x69, 0x00); /* MSB Red */ in ch7033_bridge_mode_set()
490 regmap_update_bits(priv->regmap, 0x6b, DRI_PD_SER, 0x00); in ch7033_bridge_mode_set()
491 regmap_update_bits(priv->regmap, 0x6c, DRI_PLL_PD, 0x00); in ch7033_bridge_mode_set()
496 regmap_write(priv->regmap, 0x03, 0x03); in ch7033_bridge_mode_set()
499 regmap_update_bits(priv->regmap, 0x28, VGACLK_BP | HM_LV_SEL, in ch7033_bridge_mode_set()
501 regmap_update_bits(priv->regmap, 0x2a, HDMICLK_BP | HDMI_BP, in ch7033_bridge_mode_set()
507 regmap_write(priv->regmap, 0x03, 0x04); in ch7033_bridge_mode_set()
510 regmap_write(priv->regmap, 0x10, mode->clock >> 16); in ch7033_bridge_mode_set()
511 regmap_write(priv->regmap, 0x11, mode->clock >> 8); in ch7033_bridge_mode_set()
512 regmap_write(priv->regmap, 0x12, mode->clock); in ch7033_bridge_mode_set()
549 priv->regmap = devm_regmap_init_i2c(client, &ch7033_regmap_config); in ch7033_probe()
550 if (IS_ERR(priv->regmap)) { in ch7033_probe()
552 return PTR_ERR(priv->regmap); in ch7033_probe()
555 ret = regmap_read(priv->regmap, 0x00, &val); in ch7033_probe()
565 regmap_write(priv->regmap, 0x03, 0x04); in ch7033_probe()
566 ret = regmap_read(priv->regmap, 0x51, &val); in ch7033_probe()