• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /******************************************************************************
2  *
3  * Copyright(c) 2007 - 2017 Realtek Corporation.
4  *
5  * This program is free software; you can redistribute it and/or modify it
6  * under the terms of version 2 of the GNU General Public License as
7  * published by the Free Software Foundation.
8  *
9  * This program is distributed in the hope that it will be useful, but WITHOUT
10  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11  * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12  * more details.
13  *
14  *****************************************************************************/
15 #ifndef __HAL_COMMON_REG_H__
16 #define __HAL_COMMON_REG_H__
17 
18 
19 #define MAC_ADDR_LEN				6
20 
21 #define HAL_NAV_UPPER_UNIT		128		/* micro-second */
22 
23 /* 8188E PKT_BUFF_ACCESS_CTRL value */
24 #define TXPKT_BUF_SELECT				0x69
25 #define RXPKT_BUF_SELECT				0xA5
26 #define TXREPORT_BUF_SELECT			0x7F
27 #define DISABLE_TRXPKT_BUF_ACCESS		0x0
28 
29 #ifndef RTW_HALMAC
30 /* ************************************************************
31 *
32 * ************************************************************ */
33 
34 /* -----------------------------------------------------
35 *
36 *	0x0000h ~ 0x00FFh	System Configuration
37 *
38 * ----------------------------------------------------- */
39 #define REG_SYS_ISO_CTRL				0x0000
40 #define REG_SYS_FUNC_EN				0x0002
41 #define REG_APS_FSMCO					0x0004
42 #define REG_SYS_CLKR					0x0008
43 #define REG_SYS_CLK_CTRL				REG_SYS_CLKR
44 #define REG_9346CR						0x000A
45 #define REG_SYS_EEPROM_CTRL			0x000A
46 #define REG_EE_VPD						0x000C
47 #define REG_AFE_MISC					0x0010
48 #define REG_SPS0_CTRL					0x0011
49 #define REG_SPS0_CTRL_6					0x0016
50 #define REG_POWER_OFF_IN_PROCESS		0x0017
51 #define REG_SPS_OCP_CFG				0x0018
52 #define REG_RSV_CTRL					0x001C
53 #define REG_RF_CTRL						0x001F
54 #define REG_LDOA15_CTRL				0x0020
55 #define REG_LDOV12D_CTRL				0x0021
56 #define REG_LDOHCI12_CTRL				0x0022
57 #define REG_LPLDO_CTRL					0x0023
58 #define REG_AFE_XTAL_CTRL				0x0024
59 #define REG_AFE_LDO_CTRL				0x0027 /* 1.5v for 8188EE test chip, 1.4v for MP chip */
60 #define REG_AFE_PLL_CTRL				0x0028
61 #define REG_MAC_PHY_CTRL				0x002c /* for 92d, DMDP, SMSP, DMSP contrl */
62 #define REG_APE_PLL_CTRL_EXT			0x002c
63 #define REG_EFUSE_CTRL					0x0030
64 #define REG_EFUSE_TEST					0x0034
65 #define REG_PWR_DATA					0x0038
66 #define REG_CAL_TIMER					0x003C
67 #define REG_ACLK_MON					0x003E
68 #define REG_GPIO_MUXCFG				0x0040
69 #define REG_GPIO_IO_SEL					0x0042
70 #define REG_MAC_PINMUX_CFG			0x0043
71 #define REG_GPIO_PIN_CTRL				0x0044
72 #define REG_GPIO_INTM					0x0048
73 #define REG_LEDCFG0						0x004C
74 #define REG_LEDCFG1						0x004D
75 #define REG_LEDCFG2						0x004E
76 #define REG_LEDCFG3						0x004F
77 #define REG_FSIMR						0x0050
78 #define REG_FSISR						0x0054
79 #define REG_HSIMR						0x0058
80 #define REG_HSISR						0x005c
81 #define REG_GPIO_PIN_CTRL_2			0x0060 /* RTL8723 WIFI/BT/GPS Multi-Function GPIO Pin Control. */
82 #define REG_GPIO_IO_SEL_2				0x0062 /* RTL8723 WIFI/BT/GPS Multi-Function GPIO Select. */
83 #define REG_PAD_CTRL_1				0x0064
84 #define REG_MULTI_FUNC_CTRL			0x0068 /* RTL8723 WIFI/BT/GPS Multi-Function control source. */
85 #define REG_GSSR						0x006c
86 #define REG_AFE_XTAL_CTRL_EXT			0x0078 /* RTL8188E */
87 #define REG_XCK_OUT_CTRL				0x007c /* RTL8188E */
88 #define REG_MCUFWDL					0x0080
89 #define REG_WOL_EVENT					0x0081 /* RTL8188E */
90 #define REG_MCUTSTCFG					0x0084
91 #define REG_FDHM0						0x0088
92 #define REG_HOST_SUSP_CNT				0x00BC	/* RTL8192C Host suspend counter on FPGA platform */
93 #define REG_SYSTEM_ON_CTRL			0x00CC	/* For 8723AE Reset after S3 */
94 #define REG_EFUSE_ACCESS				0x00CF	/* Efuse access protection for RTL8723 */
95 #define REG_BIST_SCAN					0x00D0
96 #define REG_BIST_RPT					0x00D4
97 #define REG_BIST_ROM_RPT				0x00D8
98 #define REG_USB_SIE_INTF				0x00E0
99 #define REG_PCIE_MIO_INTF				0x00E4
100 #define REG_PCIE_MIO_INTD				0x00E8
101 #define REG_HPON_FSM					0x00EC
102 #define REG_SYS_CFG						0x00F0
103 #define REG_GPIO_OUTSTS				0x00F4	/* For RTL8723 only. */
104 #define REG_TYPE_ID						0x00FC
105 
106 /*
107 * 2010/12/29 MH Add for 92D
108 *   */
109 #define REG_MAC_PHY_CTRL_NORMAL		0x00f8
110 
111 
112 /* -----------------------------------------------------
113 *
114 *	0x0100h ~ 0x01FFh	MACTOP General Configuration
115 *
116 * ----------------------------------------------------- */
117 #define REG_CR							0x0100
118 #define REG_PBP							0x0104
119 #define REG_PKT_BUFF_ACCESS_CTRL		0x0106
120 #define REG_TRXDMA_CTRL				0x010C
121 #define REG_TRXFF_BNDY					0x0114
122 #define REG_TRXFF_STATUS				0x0118
123 #define REG_RXFF_PTR					0x011C
124 #define REG_HIMR						0x0120
125 #define REG_FE1IMR						0x0120
126 #define REG_HISR							0x0124
127 #define REG_HIMRE						0x0128
128 #define REG_HISRE						0x012C
129 #define REG_CPWM						0x012F
130 #define REG_FWIMR						0x0130
131 #define REG_FWISR						0x0134
132 #define REG_FTIMR						0x0138
133 #define REG_FTISR						0x013C /* RTL8192C */
134 #define REG_PKTBUF_DBG_CTRL			0x0140
135 #define REG_RXPKTBUF_CTRL				(REG_PKTBUF_DBG_CTRL+2)
136 #define REG_PKTBUF_DBG_DATA_L			0x0144
137 #define REG_PKTBUF_DBG_DATA_H		0x0148
138 
139 #define REG_TC0_CTRL					0x0150
140 #define REG_TC1_CTRL					0x0154
141 #define REG_TC2_CTRL					0x0158
142 #define REG_TC3_CTRL					0x015C
143 #define REG_TC4_CTRL					0x0160
144 #define REG_TCUNIT_BASE				0x0164
145 #define REG_MBIST_START				0x0174
146 #define REG_MBIST_DONE					0x0178
147 #define REG_MBIST_FAIL					0x017C
148 #define REG_32K_CTRL					0x0194 /* RTL8188E */
149 #define REG_C2HEVT_MSG_NORMAL		0x01A0
150 #define REG_C2HEVT_CLEAR				0x01AF
151 #define REG_MCUTST_1					0x01c0
152 #define REG_MCUTST_WOWLAN			0x01C7	/* Defined after 8188E series. */
153 #define REG_FMETHR						0x01C8
154 #define REG_HMETFR						0x01CC
155 #define REG_HMEBOX_0					0x01D0
156 #define REG_HMEBOX_1					0x01D4
157 #define REG_HMEBOX_2					0x01D8
158 #define REG_HMEBOX_3					0x01DC
159 #define REG_LLT_INIT					0x01E0
160 #define REG_HMEBOX_EXT_0				0x01F0
161 #define REG_HMEBOX_EXT_1				0x01F4
162 #define REG_HMEBOX_EXT_2				0x01F8
163 #define REG_HMEBOX_EXT_3				0x01FC
164 
165 
166 /* -----------------------------------------------------
167 *
168 *	0x0200h ~ 0x027Fh	TXDMA Configuration
169 *
170 * ----------------------------------------------------- */
171 #define REG_RQPN						0x0200
172 #define REG_FIFOPAGE					0x0204
173 #define REG_TDECTRL						0x0208
174 #define REG_TXDMA_OFFSET_CHK			0x020C
175 #define REG_TXDMA_STATUS				0x0210
176 #define REG_RQPN_NPQ					0x0214
177 #define REG_TQPNT1						0x0218
178 #define REG_TQPNT2						0x021C
179 #define REG_AUTO_LLT					0x0224
180 
181 
182 /* -----------------------------------------------------
183 *
184 *	0x0280h ~ 0x02FFh	RXDMA Configuration
185 *
186 * ----------------------------------------------------- */
187 #define REG_RXDMA_AGG_PG_TH			0x0280
188 #define REG_RXPKT_NUM					0x0284
189 #define REG_RXDMA_STATUS				0x0288
190 
191 /* -----------------------------------------------------
192 *
193 *	0x0300h ~ 0x03FFh	PCIe
194 *
195 * ----------------------------------------------------- */
196 #ifndef CONFIG_TRX_BD_ARCH	/* prevent CONFIG_TRX_BD_ARCH to use old registers */
197 
198 #define REG_PCIE_CTRL_REG				0x0300
199 #define REG_INT_MIG					0x0304	/* Interrupt Migration */
200 #define REG_BCNQ_DESA					0x0308	/* TX Beacon Descriptor Address */
201 #define REG_HQ_DESA					0x0310	/* TX High Queue Descriptor Address */
202 #define REG_MGQ_DESA					0x0318	/* TX Manage Queue Descriptor Address */
203 #define REG_VOQ_DESA					0x0320	/* TX VO Queue Descriptor Address */
204 #define REG_VIQ_DESA					0x0328	/* TX VI Queue Descriptor Address */
205 #define REG_BEQ_DESA					0x0330	/* TX BE Queue Descriptor Address */
206 #define REG_BKQ_DESA					0x0338	/* TX BK Queue Descriptor Address */
207 #define REG_RX_DESA					0x0340	/* RX Queue Descriptor Address */
208 /* sherry added for DBI Read/Write  20091126 */
209 #define REG_DBI_WDATA					0x0348	/*  Backdoor REG for Access Configuration */
210 #define REG_DBI_RDATA					0x034C	/* Backdoor REG for Access Configuration */
211 #define REG_DBI_CTRL					0x0350	/* Backdoor REG for Access Configuration */
212 #define REG_DBI_FLAG					0x0352	/* Backdoor REG for Access Configuration */
213 #define REG_MDIO					0x0354	/* MDIO for Access PCIE PHY */
214 #define REG_DBG_SEL					0x0360	/* Debug Selection Register */
215 #define REG_WATCH_DOG					0x0368
216 #define REG_RX_RXBD_NUM					0x0382
217 
218 /* RTL8723 series ------------------------------- */
219 #define REG_PCIE_HISR_EN				0x0394	/* PCIE Local Interrupt Enable Register */
220 #define REG_PCIE_HISR					0x03A0
221 #define REG_PCIE_HISRE					0x03A4
222 #define REG_PCIE_HIMR					0x03A8
223 #define REG_PCIE_HIMRE					0x03AC
224 
225 #endif /* !CONFIG_TRX_BD_ARCH */
226 
227 #define REG_USB_HIMR					0xFE38
228 #define REG_USB_HIMRE					0xFE3C
229 #define REG_USB_HISR					0xFE78
230 #define REG_USB_HISRE					0xFE7C
231 
232 
233 /* -----------------------------------------------------
234 *
235 *	0x0400h ~ 0x047Fh	Protocol Configuration
236 *
237 * ----------------------------------------------------- */
238 
239 /* 92C, 92D */
240 #define REG_VOQ_INFO	0x0400
241 #define REG_VIQ_INFO	0x0404
242 #define REG_BEQ_INFO	0x0408
243 #define REG_BKQ_INFO	0x040C
244 
245 /* 88E, 8723A, 8812A, 8821A, 92E, 8723B */
246 #define REG_Q0_INFO	0x400
247 #define REG_Q1_INFO	0x404
248 #define REG_Q2_INFO	0x408
249 #define REG_Q3_INFO	0x40C
250 
251 #define REG_MGQ_INFO	0x0410
252 #define REG_HGQ_INFO	0x0414
253 #define REG_BCNQ_INFO	0x0418
254 #define REG_TXPKT_EMPTY				0x041A
255 #define REG_CPU_MGQ_INFORMATION		0x041C
256 #define REG_FWHW_TXQ_CTRL				0x0420
257 #define REG_HWSEQ_CTRL					0x0423
258 #define REG_BCNQ_BDNY					0x0424
259 #define REG_MGQ_BDNY					0x0425
260 #define REG_LIFETIME_EN					0x0426
261 #define REG_MULTI_BCNQ_OFFSET			0x0427
262 #define REG_SPEC_SIFS					0x0428
263 #define REG_RETRY_LIMIT					0x042A
264 #define REG_DARFRC						0x0430
265 #define REG_RARFRC						0x0438
266 #define REG_RRSR						0x0440
267 #define REG_ARFR0						0x0444
268 #define REG_ARFR1						0x0448
269 #define REG_ARFR2						0x044C
270 #define REG_ARFR3						0x0450
271 #define REG_CCK_CHECK					0x0454
272 #define REG_BCNQ1_BDNY					0x0457
273 
274 #define REG_AGGLEN_LMT					0x0458
275 #define REG_AMPDU_MIN_SPACE			0x045C
276 #define REG_WMAC_LBK_BF_HD			0x045D
277 #define REG_FAST_EDCA_CTRL				0x0460
278 #define REG_RD_RESP_PKT_TH				0x0463
279 
280 /* 8723A, 8812A, 8821A, 92E, 8723B */
281 #define REG_Q4_INFO	0x468
282 #define REG_Q5_INFO	0x46C
283 #define REG_Q6_INFO	0x470
284 #define REG_Q7_INFO	0x474
285 
286 #define REG_INIRTS_RATE_SEL				0x0480
287 #define REG_INIDATA_RATE_SEL			0x0484
288 
289 /* 8723B, 92E, 8812A, 8821A*/
290 #define REG_MACID_SLEEP_3				0x0484
291 #define REG_MACID_SLEEP_1				0x0488
292 
293 #define REG_POWER_STAGE1				0x04B4
294 #define REG_POWER_STAGE2				0x04B8
295 #define REG_PKT_LIFE_TIME			0x04C0
296 #define REG_PKT_LIFE_TIME_VO_VI		0x04C0
297 #define REG_PKT_LIFE_TIME_BE_BK		0x04C2
298 #define REG_STBC_SETTING				0x04C4
299 #define REG_QUEUE_CTRL					0x04C6
300 #define REG_SINGLE_AMPDU_CTRL			0x04c7
301 #define REG_PROT_MODE_CTRL			0x04C8
302 #define REG_MAX_AGGR_NUM				0x04CA
303 #define REG_RTS_MAX_AGGR_NUM			0x04CB
304 #define REG_BAR_MODE_CTRL				0x04CC
305 #define REG_RA_TRY_RATE_AGG_LMT		0x04CF
306 
307 /* 8723A */
308 #define REG_MACID_DROP	0x04D0
309 
310 /* 88E */
311 #define REG_EARLY_MODE_CONTROL	0x04D0
312 
313 /* 8723B, 92E, 8812A, 8821A */
314 #define REG_MACID_SLEEP_2	0x04D0
315 
316 /* 8723A, 8723B, 92E, 8812A, 8821A */
317 #define REG_MACID_SLEEP	0x04D4
318 
319 #define REG_NQOS_SEQ					0x04DC
320 #define REG_HW_SEQ0						0x04D8
321 #define REG_HW_SEQ1						0x04DA
322 #define REG_HW_SEQ2						0x04DC
323 #define REG_HW_SEQ3						0x04DE
324 
325 #define REG_QOS_SEQ					0x04DE
326 #define REG_NEED_CPU_HANDLE			0x04E0
327 #define REG_PKT_LOSE_RPT				0x04E1
328 #define REG_PTCL_ERR_STATUS			0x04E2
329 #define REG_TX_RPT_CTRL					0x04EC
330 #define REG_TX_RPT_TIME					0x04F0	/* 2 byte */
331 #define REG_DUMMY						0x04FC
332 
333 /* -----------------------------------------------------
334 *
335 *	0x0500h ~ 0x05FFh	EDCA Configuration
336 *
337 * ----------------------------------------------------- */
338 #define REG_EDCA_VO_PARAM				0x0500
339 #define REG_EDCA_VI_PARAM				0x0504
340 #define REG_EDCA_BE_PARAM				0x0508
341 #define REG_EDCA_BK_PARAM				0x050C
342 #define REG_BCNTCFG						0x0510
343 #define REG_PIFS							0x0512
344 #define REG_RDG_PIFS					0x0513
345 #define REG_SIFS_CTX					0x0514
346 #define REG_SIFS_TRX					0x0516
347 #define REG_TSFTR_SYN_OFFSET			0x0518
348 #define REG_AGGR_BREAK_TIME			0x051A
349 #define REG_SLOT						0x051B
350 #define REG_TX_PTCL_CTRL				0x0520
351 #define REG_TXPAUSE						0x0522
352 #define REG_DIS_TXREQ_CLR				0x0523
353 #define REG_RD_CTRL						0x0524
354 /*
355 * Format for offset 540h-542h:
356 *	[3:0]:   TBTT prohibit setup in unit of 32us. The time for HW getting beacon content before TBTT.
357 *	[7:4]:   Reserved.
358 *	[19:8]:  TBTT prohibit hold in unit of 32us. The time for HW holding to send the beacon packet.
359 *	[23:20]: Reserved
360 * Description:
361 *	              |
362 *      |<--Setup--|--Hold------------>|
363 *   --------------|----------------------
364 *                 |
365 *                TBTT
366 * Note: We cannot update beacon content to HW or send any AC packets during the time between Setup and Hold.
367 * Described by Designer Tim and Bruce, 2011-01-14.
368 *   */
369 #define REG_TBTT_PROHIBIT				0x0540
370 #define REG_RD_NAV_NXT					0x0544
371 #define REG_NAV_PROT_LEN				0x0546
372 #define REG_BCN_CTRL					0x0550
373 #define REG_BCN_CTRL_1					0x0551
374 #define REG_MBID_NUM					0x0552
375 #define REG_DUAL_TSF_RST				0x0553
376 #define REG_MBSSID_BCN_SPACE			0x0554
377 #define REG_DRVERLYINT					0x0558
378 #define REG_BCNDMATIM					0x0559
379 #define REG_ATIMWND					0x055A
380 #define REG_USTIME_TSF					0x055C
381 #define REG_BCN_MAX_ERR				0x055D
382 #define REG_RXTSF_OFFSET_CCK			0x055E
383 #define REG_RXTSF_OFFSET_OFDM			0x055F
384 #define REG_TSFTR						0x0560
385 #define REG_TSFTR1						0x0568	/* HW Port 1 TSF Register */
386 #define REG_ATIMWND_1					0x0570
387 #define REG_P2P_CTWIN					0x0572 /* 1 Byte long (in unit of TU) */
388 #define REG_PSTIMER						0x0580
389 #define REG_TIMER0						0x0584
390 #define REG_TIMER1						0x0588
391 #define REG_HIQ_NO_LMT_EN				0x05A7
392 #define REG_ACMHWCTRL					0x05C0
393 #define REG_NOA_DESC_SEL				0x05CF
394 #define REG_NOA_DESC_DURATION		0x05E0
395 #define REG_NOA_DESC_INTERVAL			0x05E4
396 #define REG_NOA_DESC_START			0x05E8
397 #define REG_NOA_DESC_COUNT			0x05EC
398 
399 #define REG_DMC							0x05F0	/* Dual MAC Co-Existence Register */
400 #define REG_SCH_TX_CMD					0x05F8
401 
402 #define REG_FW_RESET_TSF_CNT_1		0x05FC
403 #define REG_FW_RESET_TSF_CNT_0		0x05FD
404 #define REG_FW_BCN_DIS_CNT			0x05FE
405 
406 /* -----------------------------------------------------
407 *
408 *	0x0600h ~ 0x07FFh	WMAC Configuration
409 *
410 * ----------------------------------------------------- */
411 #define REG_APSD_CTRL					0x0600
412 #define REG_BWOPMODE					0x0603
413 #define REG_TCR							0x0604
414 #define REG_RCR							0x0608
415 #define REG_RX_PKT_LIMIT				0x060C
416 #define REG_RX_DLK_TIME				0x060D
417 #define REG_RX_DRVINFO_SZ				0x060F
418 
419 #define REG_MACID						0x0610
420 #define REG_BSSID						0x0618
421 #define REG_MAR							0x0620
422 #define REG_MBIDCAMCFG_1				0x0628
423 #define REG_MBIDCAMCFG_2				0x062C
424 
425 #define REG_PNO_STATUS					0x0631
426 #define REG_USTIME_EDCA				0x0638
427 #define REG_MAC_SPEC_SIFS				0x063A
428 /* 20100719 Joseph: Hardware register definition change. (HW datasheet v54) */
429 #define REG_RESP_SIFS_CCK				0x063C	/* [15:8]SIFS_R2T_OFDM, [7:0]SIFS_R2T_CCK */
430 #define REG_RESP_SIFS_OFDM                    0x063E	/* [15:8]SIFS_T2T_OFDM, [7:0]SIFS_T2T_CCK */
431 
432 #define REG_ACKTO						0x0640
433 #define REG_CTS2TO						0x0641
434 #define REG_EIFS							0x0642
435 
436 /*REG_TCR*/
437 #define BIT_PWRBIT_OW_EN BIT(7)
438 
439 /* RXERR_RPT */
440 #define RXERR_TYPE_OFDM_PPDU			0
441 #define RXERR_TYPE_OFDM_FALSE_ALARM	1
442 #define RXERR_TYPE_OFDM_MPDU_OK		2
443 #define RXERR_TYPE_OFDM_MPDU_FAIL	3
444 #define RXERR_TYPE_CCK_PPDU			4
445 #define RXERR_TYPE_CCK_FALSE_ALARM	5
446 #define RXERR_TYPE_CCK_MPDU_OK		6
447 #define RXERR_TYPE_CCK_MPDU_FAIL		7
448 #define RXERR_TYPE_HT_PPDU				8
449 #define RXERR_TYPE_HT_FALSE_ALARM	9
450 #define RXERR_TYPE_HT_MPDU_TOTAL		10
451 #define RXERR_TYPE_HT_MPDU_OK			11
452 #define RXERR_TYPE_HT_MPDU_FAIL		12
453 #define RXERR_TYPE_RX_FULL_DROP		15
454 
455 #define RXERR_COUNTER_MASK			0xFFFFF
456 #define RXERR_RPT_RST					BIT(27)
457 #define _RXERR_RPT_SEL(type)			((type) << 28)
458 
459 /*
460 * Note:
461 *	The NAV upper value is very important to WiFi 11n 5.2.3 NAV test. The default value is
462 *	always too small, but the WiFi TestPlan test by 25,000 microseconds of NAV through sending
463 *	CTS in the air. We must update this value greater than 25,000 microseconds to pass the item.
464 *	The offset of NAV_UPPER in 8192C Spec is incorrect, and the offset should be 0x0652. Commented
465 *	by SD1 Scott.
466 * By Bruce, 2011-07-18.
467 *   */
468 #define REG_NAV_UPPER					0x0652	/* unit of 128 */
469 
470 /* WMA, BA, CCX */
471 #define REG_NAV_CTRL					0x0650
472 #define REG_BACAMCMD					0x0654
473 #define REG_BACAMCONTENT				0x0658
474 #define REG_LBDLY						0x0660
475 #define REG_FWDLY						0x0661
476 #define REG_RXERR_RPT					0x0664
477 #define REG_WMAC_TRXPTCL_CTL			0x0668
478 
479 /* Security */
480 #define REG_CAMCMD						0x0670
481 #define REG_CAMWRITE					0x0674
482 #define REG_CAMREAD					0x0678
483 #define REG_CAMDBG						0x067C
484 #define REG_SECCFG						0x0680
485 
486 /* Power */
487 #define REG_WOW_CTRL					0x0690
488 #define REG_PS_RX_INFO					0x0692
489 #define REG_WMMPS_UAPSD_TID			0x0693
490 #define REG_WKFMCAM_CMD				0x0698
491 #define REG_WKFMCAM_NUM				REG_WKFMCAM_CMD
492 #define REG_WKFMCAM_RWD				0x069C
493 #define REG_RXFLTMAP0					0x06A0
494 #define REG_RXFLTMAP1					0x06A2
495 #define REG_RXFLTMAP2					0x06A4
496 #define REG_BCN_PSR_RPT				0x06A8
497 #define REG_BT_COEX_TABLE				0x06C0
498 
499 #define BIT_WKFCAM_WE					BIT(16)
500 #define BIT_WKFCAM_POLLING_V1				BIT(31)
501 #define BIT_WKFCAM_CLR_V1				BIT(30)
502 #define BIT_SHIFT_WKFCAM_ADDR_V2			8
503 #define BIT_MASK_WKFCAM_ADDR_V2			0xff
504 #define BIT_WKFCAM_ADDR_V2(x)				(((x) & BIT_MASK_WKFCAM_ADDR_V2) << BIT_SHIFT_WKFCAM_ADDR_V2)
505 
506 /* Hardware Port 1 */
507 #define REG_MACID1						0x0700
508 #define REG_BSSID1						0x0708
509 
510 /* Enable/Disable Port 0 and Port 1 for Specific ICs (ex. 8192F)*/
511 #define REG_WLAN_ACT_MASK_CTRL_1		0x076C
512 
513 /* GPIO Control */
514 #define REG_SW_GPIO_SHARE_CTRL_0		0x1038
515 #define REG_SW_GPIO_SHARE_CTRL_1		0x103C
516 #define REG_SW_GPIO_A_OUT				0x1040
517 #define REG_SW_GPIO_A_OEN				0x1044
518 #define REG_SW_GPIO_B_OEN				0x1058
519 #define REG_SW_GPIO_B_OUT				0x105C
520 
521 /* Hardware Port 2 */
522 #define REG_MACID2						0x1620
523 #define REG_BSSID2						0x1628
524 /* Hardware Port 3*/
525 #define REG_MACID3						0x1630
526 #define REG_BSSID3						0x1638
527 /* Hardware Port 4 */
528 #define REG_MACID4						0x1640
529 #define REG_BSSID4						0x1648
530 
531 
532 #define REG_CR_EXT						0x1100
533 
534 /* -----------------------------------------------------
535 *
536 *	0xFE00h ~ 0xFE55h	USB Configuration
537 *
538 * ----------------------------------------------------- */
539 #define REG_USB_INFO					0xFE17
540 #define REG_USB_SPECIAL_OPTION		0xFE55
541 #define REG_USB_DMA_AGG_TO			0xFE5B
542 #define REG_USB_AGG_TO					0xFE5C
543 #define REG_USB_AGG_TH					0xFE5D
544 
545 #define REG_USB_HRPWM					0xFE58
546 #define REG_USB_HCPWM					0xFE57
547 
548 /* for 92DU high_Queue low_Queue Normal_Queue select */
549 #define REG_USB_High_NORMAL_Queue_Select_MAC0	0xFE44
550 /* #define REG_USB_LOW_Queue_Select_MAC0		0xFE45 */
551 #define REG_USB_High_NORMAL_Queue_Select_MAC1	0xFE47
552 /* #define REG_USB_LOW_Queue_Select_MAC1		0xFE48 */
553 
554 /* For test chip */
555 #define REG_TEST_USB_TXQS				0xFE48
556 #define REG_TEST_SIE_VID				0xFE60		/* 0xFE60~0xFE61 */
557 #define REG_TEST_SIE_PID				0xFE62		/* 0xFE62~0xFE63 */
558 #define REG_TEST_SIE_OPTIONAL			0xFE64
559 #define REG_TEST_SIE_CHIRP_K			0xFE65
560 #define REG_TEST_SIE_PHY				0xFE66		/* 0xFE66~0xFE6B */
561 #define REG_TEST_SIE_MAC_ADDR			0xFE70		/* 0xFE70~0xFE75 */
562 #define REG_TEST_SIE_STRING			0xFE80		/* 0xFE80~0xFEB9 */
563 
564 
565 /* For normal chip */
566 #define REG_NORMAL_SIE_VID				0xFE60		/* 0xFE60~0xFE61 */
567 #define REG_NORMAL_SIE_PID				0xFE62		/* 0xFE62~0xFE63 */
568 #define REG_NORMAL_SIE_OPTIONAL		0xFE64
569 #define REG_NORMAL_SIE_EP				0xFE65		/* 0xFE65~0xFE67 */
570 #define REG_NORMAL_SIE_PHY			0xFE68		/* 0xFE68~0xFE6B */
571 #define REG_NORMAL_SIE_OPTIONAL2		0xFE6C
572 #define REG_NORMAL_SIE_GPS_EP			0xFE6D		/* 0xFE6D, for RTL8723 only. */
573 #define REG_NORMAL_SIE_MAC_ADDR		0xFE70		/* 0xFE70~0xFE75 */
574 #define REG_NORMAL_SIE_STRING			0xFE80		/* 0xFE80~0xFEDF */
575 
576 
577 /* -----------------------------------------------------
578 *
579 *	Redifine 8192C register definition for compatibility
580 *
581 * ----------------------------------------------------- */
582 
583 /* TODO: use these definition when using REG_xxx naming rule.
584 * NOTE: DO NOT Remove these definition. Use later. */
585 
586 #define EFUSE_CTRL				REG_EFUSE_CTRL		/* E-Fuse Control. */
587 #define EFUSE_TEST				REG_EFUSE_TEST		/* E-Fuse Test. */
588 #define MSR						(REG_CR + 2)		/* Media Status register */
589 /* #define ISR						REG_HISR */
590 #define MSR1						REG_CR_EXT
591 
592 #define TSFR						REG_TSFTR			/* Timing Sync Function Timer Register. */
593 #define TSFR1					REG_TSFTR1			/* HW Port 1 TSF Register */
594 
595 #define PBP						REG_PBP
596 
597 /* Redifine MACID register, to compatible prior ICs. */
598 #define IDR0						REG_MACID			/* MAC ID Register, Offset 0x0050-0x0053 */
599 #define IDR4						(REG_MACID + 4)		/* MAC ID Register, Offset 0x0054-0x0055 */
600 
601 /* Unused register */
602 #define UnusedRegister			0x1BF
603 #define DCAM					UnusedRegister
604 #define PSR						UnusedRegister
605 #define BBAddr					UnusedRegister
606 #define PhyDataR					UnusedRegister
607 
608 /* Min Spacing related settings. */
609 #define MAX_MSS_DENSITY_2T			0x13
610 #define MAX_MSS_DENSITY_1T			0x0A
611 
612 /* ----------------------------------------------------------------------------
613 * 8192C Cmd9346CR bits					(Offset 0xA, 16bit)
614 * ---------------------------------------------------------------------------- */
615 #define CmdEEPROM_En				BIT(5)	 /* EEPROM enable when set 1 */
616 #define CmdEERPOMSEL				BIT(4)	/* System EEPROM select, 0: boot from E-FUSE, 1: The EEPROM used is 9346 */
617 #define Cmd9346CR_9356SEL			BIT(4)
618 
619 /* ----------------------------------------------------------------------------
620 * 8192C GPIO MUX Configuration Register (offset 0x40, 4 byte)
621 * ---------------------------------------------------------------------------- */
622 #define GPIOSEL_GPIO				0
623 #define GPIOSEL_ENBT				BIT(5)
624 
625 /* ----------------------------------------------------------------------------
626 * 8192C GPIO PIN Control Register (offset 0x44, 4 byte)
627 * ---------------------------------------------------------------------------- */
628 #define GPIO_IN					REG_GPIO_PIN_CTRL		/* GPIO pins input value */
629 #define GPIO_OUT				(REG_GPIO_PIN_CTRL+1)	/* GPIO pins output value */
630 #define GPIO_IO_SEL				(REG_GPIO_PIN_CTRL+2)	/* GPIO pins output enable when a bit is set to "1"; otherwise, input is configured. */
631 #define GPIO_MOD				(REG_GPIO_PIN_CTRL+3)
632 
633 /* ----------------------------------------------------------------------------
634 * 8811A GPIO PIN Control Register (offset 0x60, 4 byte)
635 * ---------------------------------------------------------------------------- */
636 #define GPIO_IN_8811A			REG_GPIO_PIN_CTRL_2		/* GPIO pins input value */
637 #define GPIO_OUT_8811A			(REG_GPIO_PIN_CTRL_2+1)	/* GPIO pins output value */
638 #define GPIO_IO_SEL_8811A		(REG_GPIO_PIN_CTRL_2+2)	/* GPIO pins output enable when a bit is set to "1"; otherwise, input is configured. */
639 #define GPIO_MOD_8811A			(REG_GPIO_PIN_CTRL_2+3)
640 
641 /* ----------------------------------------------------------------------------
642 * 8723/8188E Host System Interrupt Mask Register (offset 0x58, 32 byte)
643 * ---------------------------------------------------------------------------- */
644 #define HSIMR_GPIO12_0_INT_EN			BIT(0)
645 #define HSIMR_SPS_OCP_INT_EN			BIT(5)
646 #define HSIMR_RON_INT_EN				BIT(6)
647 #define HSIMR_PDN_INT_EN				BIT(7)
648 #define HSIMR_GPIO9_INT_EN				BIT(25)
649 
650 /* ----------------------------------------------------------------------------
651 * 8723/8188E Host System Interrupt Status Register (offset 0x5C, 32 byte)
652 * ---------------------------------------------------------------------------- */
653 #define HSISR_GPIO12_0_INT				BIT(0)
654 #define HSISR_SPS_OCP_INT				BIT(5)
655 #define HSISR_RON_INT					BIT(6)
656 #define HSISR_PDNINT					BIT(7)
657 #define HSISR_GPIO9_INT					BIT(25)
658 
659 /* ----------------------------------------------------------------------------
660 * 8192C (MSR) Media Status Register	(Offset 0x4C, 8 bits)
661 * ---------------------------------------------------------------------------- */
662 /*
663 Network Type
664 00: No link
665 01: Link in ad hoc network
666 10: Link in infrastructure network
667 11: AP mode
668 Default: 00b.
669 */
670 #define MSR_NOLINK				0x00
671 #define MSR_ADHOC				0x01
672 #define MSR_INFRA				0x02
673 #define MSR_AP					0x03
674 
675 /* ----------------------------------------------------------------------------
676 * USB INTR CONTENT
677 * ---------------------------------------------------------------------------- */
678 #define USB_C2H_CMDID_OFFSET					0
679 #define USB_C2H_SEQ_OFFSET					1
680 #define USB_C2H_EVENT_OFFSET					2
681 #define USB_INTR_CPWM_OFFSET					16
682 #define USB_INTR_CONTENT_C2H_OFFSET			0
683 #define USB_INTR_CONTENT_CPWM1_OFFSET		16
684 #define USB_INTR_CONTENT_CPWM2_OFFSET		20
685 #define USB_INTR_CONTENT_HISR_OFFSET			48
686 #define USB_INTR_CONTENT_HISRE_OFFSET		52
687 #define USB_INTR_CONTENT_LENGTH				56
688 
689 
690 /* WOL bit information */
691 #define HAL92C_WOL_PTK_UPDATE_EVENT		BIT(0)
692 #define HAL92C_WOL_GTK_UPDATE_EVENT		BIT(1)
693 #define HAL92C_WOL_DISASSOC_EVENT		BIT(2)
694 #define HAL92C_WOL_DEAUTH_EVENT			BIT(3)
695 #define HAL92C_WOL_FW_DISCONNECT_EVENT	BIT(4)
696 
697 
698 /*----------------------------------------------------------------------------
699 **      REG_CCK_CHECK						(offset 0x454)
700 ------------------------------------------------------------------------------*/
701 #define BIT_BCN_PORT_SEL		BIT(5)
702 #define BIT_EN_BCN_PKT_REL		BIT(6)
703 
704 #endif /* RTW_HALMAC */
705 
706 /* ----------------------------------------------------------------------------
707 * Response Rate Set Register	(offset 0x440, 24bits)
708 * ---------------------------------------------------------------------------- */
709 #define RRSR_1M					BIT(0)
710 #define RRSR_2M					BIT(1)
711 #define RRSR_5_5M				BIT(2)
712 #define RRSR_11M				BIT(3)
713 #define RRSR_6M					BIT(4)
714 #define RRSR_9M					BIT(5)
715 #define RRSR_12M				BIT(6)
716 #define RRSR_18M				BIT(7)
717 #define RRSR_24M				BIT(8)
718 #define RRSR_36M				BIT(9)
719 #define RRSR_48M				BIT(10)
720 #define RRSR_54M				BIT(11)
721 #define RRSR_MCS0				BIT(12)
722 #define RRSR_MCS1				BIT(13)
723 #define RRSR_MCS2				BIT(14)
724 #define RRSR_MCS3				BIT(15)
725 #define RRSR_MCS4				BIT(16)
726 #define RRSR_MCS5				BIT(17)
727 #define RRSR_MCS6				BIT(18)
728 #define RRSR_MCS7				BIT(19)
729 
730 #define RRSR_CCK_RATES (RRSR_11M | RRSR_5_5M | RRSR_2M | RRSR_1M)
731 #define RRSR_OFDM_RATES (RRSR_54M | RRSR_48M | RRSR_36M | RRSR_24M | RRSR_18M | RRSR_12M | RRSR_9M | RRSR_6M)
732 
733 /* ----------------------------------------------------------------------------
734  * Rate Definition
735  * ---------------------------------------------------------------------------- */
736 /* CCK */
737 #define	RATR_1M					0x00000001
738 #define	RATR_2M					0x00000002
739 #define	RATR_55M					0x00000004
740 #define	RATR_11M					0x00000008
741 /* OFDM		 */
742 #define	RATR_6M					0x00000010
743 #define	RATR_9M					0x00000020
744 #define	RATR_12M					0x00000040
745 #define	RATR_18M					0x00000080
746 #define	RATR_24M					0x00000100
747 #define	RATR_36M					0x00000200
748 #define	RATR_48M					0x00000400
749 #define	RATR_54M					0x00000800
750 /* MCS 1 Spatial Stream	 */
751 #define	RATR_MCS0					0x00001000
752 #define	RATR_MCS1					0x00002000
753 #define	RATR_MCS2					0x00004000
754 #define	RATR_MCS3					0x00008000
755 #define	RATR_MCS4					0x00010000
756 #define	RATR_MCS5					0x00020000
757 #define	RATR_MCS6					0x00040000
758 #define	RATR_MCS7					0x00080000
759 /* MCS 2 Spatial Stream */
760 #define	RATR_MCS8					0x00100000
761 #define	RATR_MCS9					0x00200000
762 #define	RATR_MCS10					0x00400000
763 #define	RATR_MCS11					0x00800000
764 #define	RATR_MCS12					0x01000000
765 #define	RATR_MCS13					0x02000000
766 #define	RATR_MCS14					0x04000000
767 #define	RATR_MCS15					0x08000000
768 
769 /* CCK */
770 #define RATE_1M					BIT(0)
771 #define RATE_2M					BIT(1)
772 #define RATE_5_5M				BIT(2)
773 #define RATE_11M				BIT(3)
774 /* OFDM */
775 #define RATE_6M					BIT(4)
776 #define RATE_9M					BIT(5)
777 #define RATE_12M				BIT(6)
778 #define RATE_18M				BIT(7)
779 #define RATE_24M				BIT(8)
780 #define RATE_36M				BIT(9)
781 #define RATE_48M				BIT(10)
782 #define RATE_54M				BIT(11)
783 /* MCS 1 Spatial Stream */
784 #define RATE_MCS0				BIT(12)
785 #define RATE_MCS1				BIT(13)
786 #define RATE_MCS2				BIT(14)
787 #define RATE_MCS3				BIT(15)
788 #define RATE_MCS4				BIT(16)
789 #define RATE_MCS5				BIT(17)
790 #define RATE_MCS6				BIT(18)
791 #define RATE_MCS7				BIT(19)
792 /* MCS 2 Spatial Stream */
793 #define RATE_MCS8				BIT(20)
794 #define RATE_MCS9				BIT(21)
795 #define RATE_MCS10				BIT(22)
796 #define RATE_MCS11				BIT(23)
797 #define RATE_MCS12				BIT(24)
798 #define RATE_MCS13				BIT(25)
799 #define RATE_MCS14				BIT(26)
800 #define RATE_MCS15				BIT(27)
801 
802 
803 /* ALL CCK Rate */
804 #define	RATE_ALL_CCK				(RATR_1M | RATR_2M | RATR_55M | RATR_11M)
805 #define	RATE_ALL_OFDM_AG			(RATR_6M | RATR_9M | RATR_12M | RATR_18M | RATR_24M|\
806 	RATR_36M | RATR_48M | RATR_54M)
807 #define	RATE_ALL_OFDM_1SS			(RATR_MCS0 | RATR_MCS1 | RATR_MCS2 | RATR_MCS3 |\
808 	RATR_MCS4 | RATR_MCS5 | RATR_MCS6 | RATR_MCS7)
809 #define	RATE_ALL_OFDM_2SS			(RATR_MCS8 | RATR_MCS9 | RATR_MCS10 | RATR_MCS11|\
810 	RATR_MCS12 | RATR_MCS13 | RATR_MCS14 | RATR_MCS15)
811 
812 #define RATE_BITMAP_ALL			0xFFFFF
813 
814 /* Only use CCK 1M rate for ACK */
815 #define RATE_RRSR_CCK_ONLY_1M		0xFFFF1
816 #define RATE_RRSR_WITHOUT_CCK		0xFFFF0
817 
818 /* ----------------------------------------------------------------------------
819  * BW_OPMODE bits				(Offset 0x603, 8bit)
820  * ---------------------------------------------------------------------------- */
821 #define BW_OPMODE_20MHZ			BIT(2)
822 #define BW_OPMODE_5G				BIT(1)
823 
824 /* ----------------------------------------------------------------------------
825  * CAM Config Setting (offset 0x680, 1 byte)
826  * ----------------------------------------------------------------------------			 */
827 #define CAM_VALID				BIT(15)
828 #define CAM_NOTVALID			0x0000
829 #define CAM_USEDK				BIT(5)
830 
831 #define CAM_CONTENT_COUNT	8
832 
833 #define CAM_NONE				0x0
834 #define CAM_WEP40				0x01
835 #define CAM_TKIP				0x02
836 #define CAM_AES					0x04
837 #define CAM_WEP104				0x05
838 #define CAM_SMS4				0x6
839 
840 #define TOTAL_CAM_ENTRY		32
841 #define HALF_CAM_ENTRY			16
842 
843 #define CAM_CONFIG_USEDK		_TRUE
844 #define CAM_CONFIG_NO_USEDK	_FALSE
845 
846 #define CAM_WRITE				BIT(16)
847 #define CAM_READ				0x00000000
848 #define CAM_POLLINIG			BIT(31)
849 
850 /*
851  * 10. Power Save Control Registers
852  *   */
853 #define WOW_PMEN				BIT(0) /* Power management Enable. */
854 #define WOW_WOMEN				BIT(1) /* WoW function on or off. */
855 #define WOW_MAGIC				BIT(2) /* Magic packet */
856 #define WOW_UWF				BIT(3) /* Unicast Wakeup frame. */
857 
858 /*
859  * 12. Host Interrupt Status Registers
860  *
861  * ----------------------------------------------------------------------------
862  * 8190 IMR/ISR bits
863  * ---------------------------------------------------------------------------- */
864 #define IMR8190_DISABLED		0x0
865 #define IMR_DISABLED			0x0
866 /* IMR DW0 Bit 0-31 */
867 #define IMR_BCNDMAINT6			BIT(31)		/* Beacon DMA Interrupt 6 */
868 #define IMR_BCNDMAINT5			BIT(30)		/* Beacon DMA Interrupt 5 */
869 #define IMR_BCNDMAINT4			BIT(29)		/* Beacon DMA Interrupt 4 */
870 #define IMR_BCNDMAINT3			BIT(28)		/* Beacon DMA Interrupt 3 */
871 #define IMR_BCNDMAINT2			BIT(27)		/* Beacon DMA Interrupt 2 */
872 #define IMR_BCNDMAINT1			BIT(26)		/* Beacon DMA Interrupt 1 */
873 #define IMR_BCNDOK8				BIT(25)		/* Beacon Queue DMA OK Interrupt 8 */
874 #define IMR_BCNDOK7				BIT(24)		/* Beacon Queue DMA OK Interrupt 7 */
875 #define IMR_BCNDOK6				BIT(23)		/* Beacon Queue DMA OK Interrupt 6 */
876 #define IMR_BCNDOK5				BIT(22)		/* Beacon Queue DMA OK Interrupt 5 */
877 #define IMR_BCNDOK4				BIT(21)		/* Beacon Queue DMA OK Interrupt 4 */
878 #define IMR_BCNDOK3				BIT(20)		/* Beacon Queue DMA OK Interrupt 3 */
879 #define IMR_BCNDOK2				BIT(19)		/* Beacon Queue DMA OK Interrupt 2 */
880 #define IMR_BCNDOK1				BIT(18)		/* Beacon Queue DMA OK Interrupt 1 */
881 #define IMR_TIMEOUT2			BIT(17)		/* Timeout interrupt 2 */
882 #define IMR_TIMEOUT1			BIT(16)		/* Timeout interrupt 1 */
883 #define IMR_TXFOVW				BIT(15)		/* Transmit FIFO Overflow */
884 #define IMR_PSTIMEOUT			BIT(14)		/* Power save time out interrupt */
885 #define IMR_BcnInt				BIT(13)		/* Beacon DMA Interrupt 0 */
886 #define IMR_RXFOVW				BIT(12)		/* Receive FIFO Overflow */
887 #define IMR_RDU					BIT(11)		/* Receive Descriptor Unavailable */
888 #define IMR_ATIMEND				BIT(10)		/* For 92C, ATIM Window End Interrupt. For 8723 and later ICs, it also means P2P CTWin End interrupt. */
889 #define IMR_BDOK				BIT(9)		/* Beacon Queue DMA OK Interrupt */
890 #define IMR_HIGHDOK				BIT(8)		/* High Queue DMA OK Interrupt */
891 #define IMR_TBDOK				BIT(7)		/* Transmit Beacon OK interrupt */
892 #define IMR_MGNTDOK			BIT(6)		/* Management Queue DMA OK Interrupt */
893 #define IMR_TBDER				BIT(5)		/* For 92C, Transmit Beacon Error Interrupt */
894 #define IMR_BKDOK				BIT(4)		/* AC_BK DMA OK Interrupt */
895 #define IMR_BEDOK				BIT(3)		/* AC_BE DMA OK Interrupt */
896 #define IMR_VIDOK				BIT(2)		/* AC_VI DMA OK Interrupt */
897 #define IMR_VODOK				BIT(1)		/* AC_VO DMA Interrupt */
898 #define IMR_ROK					BIT(0)		/* Receive DMA OK Interrupt */
899 
900 /* 13. Host Interrupt Status Extension Register	 (Offset: 0x012C-012Eh) */
901 #define IMR_TSF_BIT32_TOGGLE	BIT(15)
902 #define IMR_BcnInt_E				BIT(12)
903 #define IMR_TXERR				BIT(11)
904 #define IMR_RXERR				BIT(10)
905 #define IMR_C2HCMD				BIT(9)
906 #define IMR_CPWM				BIT(8)
907 /* RSVD [2-7] */
908 #define IMR_OCPINT				BIT(1)
909 #define IMR_WLANOFF			BIT(0)
910 
911 /* ----------------------------------------------------------------------------
912  * 8723E series PCIE Host IMR/ISR bit
913  * ---------------------------------------------------------------------------- */
914 /* IMR DW0 Bit 0-31 */
915 #define PHIMR_TIMEOUT2				BIT(31)
916 #define PHIMR_TIMEOUT1				BIT(30)
917 #define PHIMR_PSTIMEOUT			BIT(29)
918 #define PHIMR_GTINT4				BIT(28)
919 #define PHIMR_GTINT3				BIT(27)
920 #define PHIMR_TXBCNERR				BIT(26)
921 #define PHIMR_TXBCNOK				BIT(25)
922 #define PHIMR_TSF_BIT32_TOGGLE	BIT(24)
923 #define PHIMR_BCNDMAINT3			BIT(23)
924 #define PHIMR_BCNDMAINT2			BIT(22)
925 #define PHIMR_BCNDMAINT1			BIT(21)
926 #define PHIMR_BCNDMAINT0			BIT(20)
927 #define PHIMR_BCNDOK3				BIT(19)
928 #define PHIMR_BCNDOK2				BIT(18)
929 #define PHIMR_BCNDOK1				BIT(17)
930 #define PHIMR_BCNDOK0				BIT(16)
931 #define PHIMR_HSISR_IND_ON			BIT(15)
932 #define PHIMR_BCNDMAINT_E			BIT(14)
933 #define PHIMR_ATIMEND_E			BIT(13)
934 #define PHIMR_ATIM_CTW_END		BIT(12)
935 #define PHIMR_HISRE_IND			BIT(11)	/* RO. HISRE Indicator (HISRE & HIMRE is true, this bit is set to 1) */
936 #define PHIMR_C2HCMD				BIT(10)
937 #define PHIMR_CPWM2				BIT(9)
938 #define PHIMR_CPWM					BIT(8)
939 #define PHIMR_HIGHDOK				BIT(7)		/* High Queue DMA OK Interrupt */
940 #define PHIMR_MGNTDOK				BIT(6)		/* Management Queue DMA OK Interrupt */
941 #define PHIMR_BKDOK					BIT(5)		/* AC_BK DMA OK Interrupt */
942 #define PHIMR_BEDOK					BIT(4)		/* AC_BE DMA OK Interrupt */
943 #define PHIMR_VIDOK					BIT(3)		/* AC_VI DMA OK Interrupt */
944 #define PHIMR_VODOK				BIT(2)		/* AC_VO DMA Interrupt */
945 #define PHIMR_RDU					BIT(1)		/* Receive Descriptor Unavailable */
946 #define PHIMR_ROK					BIT(0)		/* Receive DMA OK Interrupt */
947 
948 /* PCIE Host Interrupt Status Extension bit */
949 #define PHIMR_BCNDMAINT7			BIT(23)
950 #define PHIMR_BCNDMAINT6			BIT(22)
951 #define PHIMR_BCNDMAINT5			BIT(21)
952 #define PHIMR_BCNDMAINT4			BIT(20)
953 #define PHIMR_BCNDOK7				BIT(19)
954 #define PHIMR_BCNDOK6				BIT(18)
955 #define PHIMR_BCNDOK5				BIT(17)
956 #define PHIMR_BCNDOK4				BIT(16)
957 /* bit12 15: RSVD */
958 #define PHIMR_TXERR					BIT(11)
959 #define PHIMR_RXERR					BIT(10)
960 #define PHIMR_TXFOVW				BIT(9)
961 #define PHIMR_RXFOVW				BIT(8)
962 /* bit2-7: RSVD */
963 #define PHIMR_OCPINT				BIT(1)
964 /* bit0: RSVD */
965 
966 #define UHIMR_TIMEOUT2				BIT(31)
967 #define UHIMR_TIMEOUT1				BIT(30)
968 #define UHIMR_PSTIMEOUT			BIT(29)
969 #define UHIMR_GTINT4				BIT(28)
970 #define UHIMR_GTINT3				BIT(27)
971 #define UHIMR_TXBCNERR				BIT(26)
972 #define UHIMR_TXBCNOK				BIT(25)
973 #define UHIMR_TSF_BIT32_TOGGLE	BIT(24)
974 #define UHIMR_BCNDMAINT3			BIT(23)
975 #define UHIMR_BCNDMAINT2			BIT(22)
976 #define UHIMR_BCNDMAINT1			BIT(21)
977 #define UHIMR_BCNDMAINT0			BIT(20)
978 #define UHIMR_BCNDOK3				BIT(19)
979 #define UHIMR_BCNDOK2				BIT(18)
980 #define UHIMR_BCNDOK1				BIT(17)
981 #define UHIMR_BCNDOK0				BIT(16)
982 #define UHIMR_HSISR_IND			BIT(15)
983 #define UHIMR_BCNDMAINT_E			BIT(14)
984 /* RSVD	BIT(13) */
985 #define UHIMR_CTW_END				BIT(12)
986 /* RSVD	BIT(11) */
987 #define UHIMR_C2HCMD				BIT(10)
988 #define UHIMR_CPWM2				BIT(9)
989 #define UHIMR_CPWM					BIT(8)
990 #define UHIMR_HIGHDOK				BIT(7)		/* High Queue DMA OK Interrupt */
991 #define UHIMR_MGNTDOK				BIT(6)		/* Management Queue DMA OK Interrupt */
992 #define UHIMR_BKDOK				BIT(5)		/* AC_BK DMA OK Interrupt */
993 #define UHIMR_BEDOK				BIT(4)		/* AC_BE DMA OK Interrupt */
994 #define UHIMR_VIDOK					BIT(3)		/* AC_VI DMA OK Interrupt */
995 #define UHIMR_VODOK				BIT(2)		/* AC_VO DMA Interrupt */
996 #define UHIMR_RDU					BIT(1)		/* Receive Descriptor Unavailable */
997 #define UHIMR_ROK					BIT(0)		/* Receive DMA OK Interrupt */
998 
999 /* USB Host Interrupt Status Extension bit */
1000 #define UHIMR_BCNDMAINT7			BIT(23)
1001 #define UHIMR_BCNDMAINT6			BIT(22)
1002 #define UHIMR_BCNDMAINT5			BIT(21)
1003 #define UHIMR_BCNDMAINT4			BIT(20)
1004 #define UHIMR_BCNDOK7				BIT(19)
1005 #define UHIMR_BCNDOK6				BIT(18)
1006 #define UHIMR_BCNDOK5				BIT(17)
1007 #define UHIMR_BCNDOK4				BIT(16)
1008 /* bit14-15: RSVD */
1009 #define UHIMR_ATIMEND_E			BIT(13)
1010 #define UHIMR_ATIMEND				BIT(12)
1011 #define UHIMR_TXERR					BIT(11)
1012 #define UHIMR_RXERR					BIT(10)
1013 #define UHIMR_TXFOVW				BIT(9)
1014 #define UHIMR_RXFOVW				BIT(8)
1015 /* bit2-7: RSVD */
1016 #define UHIMR_OCPINT				BIT(1)
1017 /* bit0: RSVD */
1018 
1019 
1020 #define HAL_NIC_UNPLUG_ISR			0xFFFFFFFF	/* The value when the NIC is unplugged for PCI. */
1021 #define HAL_NIC_UNPLUG_PCI_ISR		0xEAEAEAEA	/* The value when the NIC is unplugged for PCI in PCI interrupt (page 3). */
1022 
1023 /* ----------------------------------------------------------------------------
1024  * 8188 IMR/ISR bits
1025  * ---------------------------------------------------------------------------- */
1026 #define IMR_DISABLED_88E			0x0
1027 /* IMR DW0(0x0060-0063) Bit 0-31 */
1028 #define IMR_TXCCK_88E				BIT(30)		/* TXRPT interrupt when CCX bit of the packet is set	 */
1029 #define IMR_PSTIMEOUT_88E			BIT(29)		/* Power Save Time Out Interrupt */
1030 #define IMR_GTINT4_88E				BIT(28)		/* When GTIMER4 expires, this bit is set to 1	 */
1031 #define IMR_GTINT3_88E				BIT(27)		/* When GTIMER3 expires, this bit is set to 1	 */
1032 #define IMR_TBDER_88E				BIT(26)		/* Transmit Beacon0 Error			 */
1033 #define IMR_TBDOK_88E				BIT(25)		/* Transmit Beacon0 OK			 */
1034 #define IMR_TSF_BIT32_TOGGLE_88E	BIT(24)		/* TSF Timer BIT32 toggle indication interrupt			 */
1035 #define IMR_BCNDMAINT0_88E		BIT(20)		/* Beacon DMA Interrupt 0			 */
1036 #define IMR_BCNDERR0_88E			BIT(16)		/* Beacon Queue DMA Error 0 */
1037 #define IMR_HSISR_IND_ON_INT_88E	BIT(15)		/* HSISR Indicator (HSIMR & HSISR is true, this bit is set to 1)			 */
1038 #define IMR_BCNDMAINT_E_88E		BIT(14)		/* Beacon DMA Interrupt Extension for Win7			 */
1039 #define IMR_ATIMEND_88E			BIT(12)		/* CTWidnow End or ATIM Window End */
1040 #define IMR_HISR1_IND_INT_88E		BIT(11)		/* HISR1 Indicator (HISR1 & HIMR1 is true, this bit is set to 1) */
1041 #define IMR_C2HCMD_88E				BIT(10)		/* CPU to Host Command INT Status, Write 1 clear	 */
1042 #define IMR_CPWM2_88E				BIT(9)			/* CPU power Mode exchange INT Status, Write 1 clear	 */
1043 #define IMR_CPWM_88E				BIT(8)			/* CPU power Mode exchange INT Status, Write 1 clear	 */
1044 #define IMR_HIGHDOK_88E			BIT(7)			/* High Queue DMA OK	 */
1045 #define IMR_MGNTDOK_88E			BIT(6)			/* Management Queue DMA OK	 */
1046 #define IMR_BKDOK_88E				BIT(5)			/* AC_BK DMA OK		 */
1047 #define IMR_BEDOK_88E				BIT(4)			/* AC_BE DMA OK	 */
1048 #define IMR_VIDOK_88E				BIT(3)			/* AC_VI DMA OK		 */
1049 #define IMR_VODOK_88E				BIT(2)			/* AC_VO DMA OK	 */
1050 #define IMR_RDU_88E					BIT(1)			/* Rx Descriptor Unavailable	 */
1051 #define IMR_ROK_88E					BIT(0)			/* Receive DMA OK */
1052 
1053 /* IMR DW1(0x00B4-00B7) Bit 0-31 */
1054 #define IMR_BCNDMAINT7_88E		BIT(27)		/* Beacon DMA Interrupt 7 */
1055 #define IMR_BCNDMAINT6_88E		BIT(26)		/* Beacon DMA Interrupt 6 */
1056 #define IMR_BCNDMAINT5_88E		BIT(25)		/* Beacon DMA Interrupt 5 */
1057 #define IMR_BCNDMAINT4_88E		BIT(24)		/* Beacon DMA Interrupt 4 */
1058 #define IMR_BCNDMAINT3_88E		BIT(23)		/* Beacon DMA Interrupt 3 */
1059 #define IMR_BCNDMAINT2_88E		BIT(22)		/* Beacon DMA Interrupt 2 */
1060 #define IMR_BCNDMAINT1_88E		BIT(21)		/* Beacon DMA Interrupt 1 */
1061 #define IMR_BCNDOK7_88E			BIT(20)		/* Beacon Queue DMA OK Interrupt 7 */
1062 #define IMR_BCNDOK6_88E			BIT(19)		/* Beacon Queue DMA OK Interrupt 6 */
1063 #define IMR_BCNDOK5_88E			BIT(18)		/* Beacon Queue DMA OK Interrupt 5 */
1064 #define IMR_BCNDOK4_88E			BIT(17)		/* Beacon Queue DMA OK Interrupt 4 */
1065 #define IMR_BCNDOK3_88E			BIT(16)		/* Beacon Queue DMA OK Interrupt 3 */
1066 #define IMR_BCNDOK2_88E			BIT(15)		/* Beacon Queue DMA OK Interrupt 2 */
1067 #define IMR_BCNDOK1_88E			BIT(14)		/* Beacon Queue DMA OK Interrupt 1 */
1068 #define IMR_ATIMEND_E_88E			BIT(13)		/* ATIM Window End Extension for Win7 */
1069 #define IMR_TXERR_88E				BIT(11)		/* Tx Error Flag Interrupt Status, write 1 clear. */
1070 #define IMR_RXERR_88E				BIT(10)		/* Rx Error Flag INT Status, Write 1 clear */
1071 #define IMR_TXFOVW_88E				BIT(9)			/* Transmit FIFO Overflow */
1072 #define IMR_RXFOVW_88E				BIT(8)			/* Receive FIFO Overflow */
1073 
1074 /*===================================================================
1075 =====================================================================
1076 Here the register defines are for 92C. When the define is as same with 92C,
1077 we will use the 92C's define for the consistency
1078 So the following defines for 92C is not entire!!!!!!
1079 =====================================================================
1080 =====================================================================*/
1081 /*
1082 Based on Datasheet V33---090401
1083 Register Summary
1084 Current IOREG MAP
1085 0x0000h ~ 0x00FFh   System Configuration (256 Bytes)
1086 0x0100h ~ 0x01FFh   MACTOP General Configuration (256 Bytes)
1087 0x0200h ~ 0x027Fh   TXDMA Configuration (128 Bytes)
1088 0x0280h ~ 0x02FFh   RXDMA Configuration (128 Bytes)
1089 0x0300h ~ 0x03FFh   PCIE EMAC Reserved Region (256 Bytes)
1090 0x0400h ~ 0x04FFh   Protocol Configuration (256 Bytes)
1091 0x0500h ~ 0x05FFh   EDCA Configuration (256 Bytes)
1092 0x0600h ~ 0x07FFh   WMAC Configuration (512 Bytes)
1093 0x2000h ~ 0x3FFFh   8051 FW Download Region (8196 Bytes)
1094 */
1095 /* ---------------------------------------------------------------------------- */
1096 /*		 8192C (TXPAUSE) transmission pause 	(Offset 0x522, 8 bits) */
1097 /* ---------------------------------------------------------------------------- */
1098 /* Note:
1099 *	The the bits of stoping AC(VO/VI/BE/BK) queue in datasheet RTL8192S/RTL8192C are wrong,
1100 *	the correct arragement is VO - Bit0, VI - Bit1, BE - Bit2, and BK - Bit3.
1101 *	8723 and 88E may be not correct either in the eralier version. Confirmed with DD Tim.
1102 * By Bruce, 2011-09-22. */
1103 #define StopBecon		BIT(6)
1104 #define StopHigh			BIT(5)
1105 #define StopMgt			BIT(4)
1106 #define StopBK			BIT(3)
1107 #define StopBE			BIT(2)
1108 #define StopVI			BIT(1)
1109 #define StopVO			BIT(0)
1110 
1111 /* ----------------------------------------------------------------------------
1112  * 8192C (RCR) Receive Configuration Register	(Offset 0x608, 32 bits)
1113  * ---------------------------------------------------------------------------- */
1114 #define RCR_APPFCS				BIT(31)	/* WMAC append FCS after pauload */
1115 #define RCR_APP_MIC				BIT(30)	/* MACRX will retain the MIC at the bottom of the packet. */
1116 #define RCR_APP_ICV				BIT(29)	/* MACRX will retain the ICV at the bottom of the packet. */
1117 #define RCR_APP_PHYST_RXFF		BIT(28)	/* PHY Status is appended before RX packet in RXFF */
1118 #define RCR_APP_BA_SSN			BIT(27)	/* SSN of previous TXBA is appended as after original RXDESC as the 4-th DW of RXDESC. */
1119 #define RCR_VHT_DACK			BIT(26)	/* This bit to control response type for vht single mpdu data packet. 1. ACK as response 0. BA as response */
1120 #define RCR_TCPOFLD_EN			BIT(25)	/* Enable TCP checksum offload */
1121 #define RCR_ENMBID				BIT(24)	/* Enable Multiple BssId. Only response ACK to the packets whose DID(A1) matching to the addresses in the MBSSID CAM Entries. */
1122 #define RCR_LSIGEN				BIT(23)	/* Enable LSIG TXOP Protection function. Search KEYCAM for each rx packet to check if LSIGEN bit is set. */
1123 #define RCR_MFBEN				BIT(22)	/* Enable immediate MCS Feedback function. When Rx packet with MRQ = 1'b1, then search KEYCAM to find sender's MCS Feedback function and send response. */
1124 #define RCR_DISCHKPPDLLEN		BIT(21)	/* Do not check PPDU while the PPDU length is smaller than 14 byte. */
1125 #define RCR_PKTCTL_DLEN			BIT(20)	/* While rx path dead lock occurs, reset rx path */
1126 #define RCR_DISGCLK				BIT(19)	/* Disable macrx clock gating control (no used) */
1127 #define RCR_TIM_PARSER_EN		BIT(18)	/* RX Beacon TIM Parser. */
1128 #define RCR_BC_MD_EN			BIT(17)	/* Broadcast data packet more data bit check interrupt enable.*/
1129 #define RCR_UC_MD_EN			BIT(16)	/* Unicast data packet more data bit check interrupt enable. */
1130 #define RCR_RXSK_PERPKT			BIT(15)	/* Executing key search per MPDU */
1131 #define RCR_HTC_LOC_CTRL		BIT(14)	/* MFC<--HTC = 1 MFC-->HTC = 0 */
1132 #define RCR_AMF					BIT(13)	/* Accept management type frame */
1133 #define RCR_ACF					BIT(12)	/* Accept control type frame. Control frames BA, BAR, and PS-Poll (when in AP mode) are not controlled by this bit. They are controlled by ADF. */
1134 #define RCR_ADF					BIT(11)	/* Accept data type frame. This bit also regulates BA, BAR, and PS-Poll (AP mode only). */
1135 #define RCR_DISDECMYPKT			BIT(10)	/* This bit determines whether hw need to do decryption.1: If A1 match, do decryption.0: Do decryption. */
1136 #define RCR_AICV					BIT(9)		/* Accept ICV error packet */
1137 #define RCR_ACRC32				BIT(8)		/* Accept CRC32 error packet */
1138 #define RCR_CBSSID_BCN			BIT(7)		/* Accept BSSID match packet (Rx beacon, probe rsp) */
1139 #define RCR_CBSSID_DATA		BIT(6)		/* Accept BSSID match packet (Data) */
1140 #define RCR_APWRMGT			BIT(5)		/* Accept power management packet */
1141 #define RCR_ADD3				BIT(4)		/* Accept address 3 match packet */
1142 #define RCR_AB					BIT(3)		/* Accept broadcast packet */
1143 #define RCR_AM					BIT(2)		/* Accept multicast packet */
1144 #define RCR_APM					BIT(1)		/* Accept physical match packet */
1145 #define RCR_AAP					BIT(0)		/* Accept all unicast packet */
1146 
1147 
1148 /* -----------------------------------------------------
1149  *
1150  *	0x0000h ~ 0x00FFh	System Configuration
1151  *
1152  * ----------------------------------------------------- */
1153 
1154 /* 2 SYS_ISO_CTRL */
1155 #define ISO_MD2PP				BIT(0)
1156 #define ISO_UA2USB				BIT(1)
1157 #define ISO_UD2CORE				BIT(2)
1158 #define ISO_PA2PCIE				BIT(3)
1159 #define ISO_PD2CORE				BIT(4)
1160 #define ISO_IP2MAC				BIT(5)
1161 #define ISO_DIOP					BIT(6)
1162 #define ISO_DIOE					BIT(7)
1163 #define ISO_EB2CORE				BIT(8)
1164 #define ISO_DIOR					BIT(9)
1165 #define PWC_EV12V				BIT(15)
1166 
1167 
1168 /* 2 SYS_FUNC_EN */
1169 #define FEN_BBRSTB				BIT(0)
1170 #define FEN_BB_GLB_RSTn		BIT(1)
1171 #define FEN_USBA				BIT(2)
1172 #define FEN_UPLL				BIT(3)
1173 #define FEN_USBD				BIT(4)
1174 #define FEN_DIO_PCIE			BIT(5)
1175 #define FEN_PCIEA				BIT(6)
1176 #define FEN_PPLL					BIT(7)
1177 #define FEN_PCIED				BIT(8)
1178 #define FEN_DIOE				BIT(9)
1179 #define FEN_CPUEN				BIT(10)
1180 #define FEN_DCORE				BIT(11)
1181 #define FEN_ELDR				BIT(12)
1182 #define FEN_EN_25_1				BIT(13)
1183 #define FEN_HWPDN				BIT(14)
1184 #define FEN_MREGEN				BIT(15)
1185 
1186 /* 2 APS_FSMCO */
1187 #define PFM_LDALL				BIT(0)
1188 #define PFM_ALDN				BIT(1)
1189 #define PFM_LDKP				BIT(2)
1190 #define PFM_WOWL				BIT(3)
1191 #define EnPDN					BIT(4)
1192 #define PDN_PL					BIT(5)
1193 #define APFM_ONMAC				BIT(8)
1194 #define APFM_OFF				BIT(9)
1195 #define APFM_RSM				BIT(10)
1196 #define AFSM_HSUS				BIT(11)
1197 #define AFSM_PCIE				BIT(12)
1198 #define APDM_MAC				BIT(13)
1199 #define APDM_HOST				BIT(14)
1200 #define APDM_HPDN				BIT(15)
1201 #define RDY_MACON				BIT(16)
1202 #define SUS_HOST				BIT(17)
1203 #define ROP_ALD					BIT(20)
1204 #define ROP_PWR					BIT(21)
1205 #define ROP_SPS					BIT(22)
1206 #define SOP_MRST				BIT(25)
1207 #define SOP_FUSE				BIT(26)
1208 #define SOP_ABG					BIT(27)
1209 #define SOP_AMB					BIT(28)
1210 #define SOP_RCK					BIT(29)
1211 #define SOP_A8M					BIT(30)
1212 #define XOP_BTCK				BIT(31)
1213 
1214 /* 2 SYS_CLKR */
1215 #define ANAD16V_EN				BIT(0)
1216 #define ANA8M					BIT(1)
1217 #define MACSLP					BIT(4)
1218 #define LOADER_CLK_EN			BIT(5)
1219 
1220 
1221 /* 2 9346CR /REG_SYS_EEPROM_CTRL */
1222 #define BOOT_FROM_EEPROM		BIT(4)
1223 #define EEPROMSEL				BIT(4)
1224 #define EEPROM_EN				BIT(5)
1225 
1226 
1227 /* 2 RF_CTRL */
1228 #define RF_EN					BIT(0)
1229 #define RF_RSTB					BIT(1)
1230 #define RF_SDMRSTB				BIT(2)
1231 
1232 
1233 /* 2 LDOV12D_CTRL */
1234 #define LDV12_EN				BIT(0)
1235 #define LDV12_SDBY				BIT(1)
1236 #define LPLDO_HSM				BIT(2)
1237 #define LPLDO_LSM_DIS			BIT(3)
1238 #define _LDV12_VADJ(x)			(((x) & 0xF) << 4)
1239 
1240 
1241 
1242 /* 2 EFUSE_TEST (For RTL8723 partially) */
1243 #define EF_TRPT					BIT(7)
1244 #define EF_CELL_SEL				(BIT(8) | BIT(9)) /* 00: Wifi Efuse, 01: BT Efuse0, 10: BT Efuse1, 11: BT Efuse2 */
1245 #define LDOE25_EN				BIT(31)
1246 #define EFUSE_SEL(x)				(((x) & 0x3) << 8)
1247 #define EFUSE_SEL_MASK			0x300
1248 #define EFUSE_WIFI_SEL_0		0x0
1249 #define EFUSE_BT_SEL_0			0x1
1250 #define EFUSE_BT_SEL_1			0x2
1251 #define EFUSE_BT_SEL_2			0x3
1252 
1253 /* 2 REG_GPIO_INTM				(Offset 0x0048) */
1254 #define BIT_EXTWOL_EN 			BIT(16)
1255 
1256 /* 2 REG_LED_CFG				(Offset 0x004C) */
1257 #define BIT_SW_SPDT_SEL			BIT(22)
1258 
1259 /* 2 REG_SW_GPIO_SHARE_CTRL_0	(Offset 0x1038) */
1260 #define BIT_BTGP_WAKE_LOC		(BIT(10) | BIT(11))
1261 #define BIT_SW_GPIO_FUNC 		BIT(0)
1262 
1263 /* 2 REG_SW_GPIO_SHARE_CTRL_1	(Offset 0x103C) */
1264 #define 	BIT_WLMAC_DBG_LOC	(BIT(9) | BIT(10))
1265 #define 	BIT_WL_GPIO_SEL		(BIT(30) | BIT(31))
1266 
1267 /* 2 8051FWDL
1268  * 2 MCUFWDL */
1269 #define MCUFWDL_EN				BIT(0)
1270 #define MCUFWDL_RDY			BIT(1)
1271 #define FWDL_ChkSum_rpt		BIT(2)
1272 #define MACINI_RDY				BIT(3)
1273 #define BBINI_RDY				BIT(4)
1274 #define RFINI_RDY				BIT(5)
1275 #define WINTINI_RDY				BIT(6)
1276 #define RAM_DL_SEL				BIT(7)
1277 #define CPU_DL_READY			BIT(15) /* add flag  by gw for fw download ready 20130826 */
1278 #define ROM_DLEN				BIT(19)
1279 #define CPRST					BIT(23)
1280 
1281 
1282 /* 2 REG_SYS_CFG */
1283 #define XCLK_VLD				BIT(0)
1284 #define ACLK_VLD				BIT(1)
1285 #define UCLK_VLD				BIT(2)
1286 #define PCLK_VLD				BIT(3)
1287 #define PCIRSTB					BIT(4)
1288 #define V15_VLD					BIT(5)
1289 #define SW_OFFLOAD_EN			BIT(7)
1290 #define SIC_IDLE					BIT(8)
1291 #define BD_MAC2					BIT(9)
1292 #define BD_MAC1					BIT(10)
1293 #define IC_MACPHY_MODE		BIT(11)
1294 #define CHIP_VER				(BIT(12) | BIT(13) | BIT(14) | BIT(15))
1295 #define BT_FUNC					BIT(16)
1296 #define VENDOR_ID				BIT(19)
1297 #define EXT_VENDOR_ID			(BIT(18) | BIT(19)) /* Currently only for RTL8723B */
1298 #define PAD_HWPD_IDN			BIT(22)
1299 #define TRP_VAUX_EN				BIT(23)	/* RTL ID */
1300 #define TRP_BT_EN				BIT(24)
1301 #define BD_PKG_SEL				BIT(25)
1302 #define BD_HCI_SEL				BIT(26)
1303 #define TYPE_ID					BIT(27)
1304 #define RF_TYPE_ID				BIT(27)
1305 
1306 #define RTL_ID					BIT(23) /* TestChip ID, 1:Test(RLE); 0:MP(RL) */
1307 #define SPS_SEL					BIT(24) /* 1:LDO regulator mode; 0:Switching regulator mode */
1308 
1309 
1310 #define CHIP_VER_RTL_MASK		0xF000	/* Bit 12 ~ 15 */
1311 #define CHIP_VER_RTL_SHIFT		12
1312 #define EXT_VENDOR_ID_SHIFT	18
1313 
1314 /* 2 REG_GPIO_OUTSTS (For RTL8723 only) */
1315 #define EFS_HCI_SEL				(BIT(0) | BIT(1))
1316 #define PAD_HCI_SEL				(BIT(2) | BIT(3))
1317 #define HCI_SEL					(BIT(4) | BIT(5))
1318 #define PKG_SEL_HCI				BIT(6)
1319 #define FEN_GPS					BIT(7)
1320 #define FEN_BT					BIT(8)
1321 #define FEN_WL					BIT(9)
1322 #define FEN_PCI					BIT(10)
1323 #define FEN_USB					BIT(11)
1324 #define BTRF_HWPDN_N			BIT(12)
1325 #define WLRF_HWPDN_N			BIT(13)
1326 #define PDN_BT_N				BIT(14)
1327 #define PDN_GPS_N				BIT(15)
1328 #define BT_CTL_HWPDN			BIT(16)
1329 #define GPS_CTL_HWPDN			BIT(17)
1330 #define PPHY_SUSB				BIT(20)
1331 #define UPHY_SUSB				BIT(21)
1332 #define PCI_SUSEN				BIT(22)
1333 #define USB_SUSEN				BIT(23)
1334 #define RF_RL_ID					(BIT(31) | BIT(30) | BIT(29) | BIT(28))
1335 
1336 
1337 /* -----------------------------------------------------
1338  *
1339  *	0x0100h ~ 0x01FFh	MACTOP General Configuration
1340  *
1341  * ----------------------------------------------------- */
1342 
1343 /* 2 Function Enable Registers
1344  * 2 CR */
1345 #define HCI_TXDMA_EN			BIT(0)
1346 #define HCI_RXDMA_EN			BIT(1)
1347 #define TXDMA_EN				BIT(2)
1348 #define RXDMA_EN				BIT(3)
1349 #define PROTOCOL_EN				BIT(4)
1350 #define SCHEDULE_EN				BIT(5)
1351 #define MACTXEN					BIT(6)
1352 #define MACRXEN					BIT(7)
1353 #define ENSWBCN					BIT(8)
1354 #define ENSEC					BIT(9)
1355 #define CALTMR_EN				BIT(10)	/* 32k CAL TMR enable */
1356 
1357 /* Network type */
1358 #define _NETTYPE(x)				(((x) & 0x3) << 16)
1359 #define MASK_NETTYPE			0x30000
1360 #define NT_NO_LINK				0x0
1361 #define NT_LINK_AD_HOC			0x1
1362 #define NT_LINK_AP				0x2
1363 #define NT_AS_AP				0x3
1364 
1365 /* 2 PBP - Page Size Register */
1366 #define GET_RX_PAGE_SIZE(value)			((value) & 0xF)
1367 #define GET_TX_PAGE_SIZE(value)			(((value) & 0xF0) >> 4)
1368 #define _PSRX_MASK				0xF
1369 #define _PSTX_MASK				0xF0
1370 #define _PSRX(x)				(x)
1371 #define _PSTX(x)				((x) << 4)
1372 
1373 #define PBP_64					0x0
1374 #define PBP_128					0x1
1375 #define PBP_256					0x2
1376 #define PBP_512					0x3
1377 #define PBP_1024				0x4
1378 
1379 
1380 /* 2 TX/RXDMA */
1381 #define RXDMA_ARBBW_EN		BIT(0)
1382 #define RXSHFT_EN				BIT(1)
1383 #define RXDMA_AGG_EN			BIT(2)
1384 #define QS_VO_QUEUE			BIT(8)
1385 #define QS_VI_QUEUE				BIT(9)
1386 #define QS_BE_QUEUE			BIT(10)
1387 #define QS_BK_QUEUE			BIT(11)
1388 #define QS_MANAGER_QUEUE		BIT(12)
1389 #define QS_HIGH_QUEUE			BIT(13)
1390 
1391 #define HQSEL_VOQ				BIT(0)
1392 #define HQSEL_VIQ				BIT(1)
1393 #define HQSEL_BEQ				BIT(2)
1394 #define HQSEL_BKQ				BIT(3)
1395 #define HQSEL_MGTQ				BIT(4)
1396 #define HQSEL_HIQ				BIT(5)
1397 
1398 /* For normal driver, 0x10C */
1399 #define _TXDMA_CMQ_MAP(x)			(((x) & 0x3) << 16)
1400 #define _TXDMA_HIQ_MAP(x)			(((x) & 0x3) << 14)
1401 #define _TXDMA_MGQ_MAP(x)			(((x) & 0x3) << 12)
1402 #define _TXDMA_BKQ_MAP(x)			(((x) & 0x3) << 10)
1403 #define _TXDMA_BEQ_MAP(x)			(((x) & 0x3) << 8)
1404 #define _TXDMA_VIQ_MAP(x)			(((x) & 0x3) << 6)
1405 #define _TXDMA_VOQ_MAP(x)			(((x) & 0x3) << 4)
1406 
1407 #define QUEUE_EXTRA				0
1408 #define QUEUE_LOW				1
1409 #define QUEUE_NORMAL			2
1410 #define QUEUE_HIGH				3
1411 #define QUEUE_EXTRA_1			4
1412 #define QUEUE_EXTRA_2			5
1413 
1414 /* 2 TRXFF_BNDY */
1415 
1416 
1417 /* 2 LLT_INIT */
1418 #define _LLT_NO_ACTIVE				0x0
1419 #define _LLT_WRITE_ACCESS			0x1
1420 #define _LLT_READ_ACCESS			0x2
1421 
1422 #define _LLT_INIT_DATA(x)			((x) & 0xFF)
1423 #define _LLT_INIT_ADDR(x)			(((x) & 0xFF) << 8)
1424 #define _LLT_OP(x)					(((x) & 0x3) << 30)
1425 #define _LLT_OP_VALUE(x)			(((x) >> 30) & 0x3)
1426 
1427 
1428 /* -----------------------------------------------------
1429  *
1430  *	0x0200h ~ 0x027Fh	TXDMA Configuration
1431  *
1432  * ----------------------------------------------------- */
1433 /* 2 RQPN */
1434 #define _HPQ(x)					((x) & 0xFF)
1435 #define _LPQ(x)					(((x) & 0xFF) << 8)
1436 #define _PUBQ(x)					(((x) & 0xFF) << 16)
1437 #define _NPQ(x)					((x) & 0xFF)			/* NOTE: in RQPN_NPQ register */
1438 #define _EPQ(x)					(((x) & 0xFF) << 16)	/* NOTE: in RQPN_EPQ register */
1439 
1440 
1441 #define HPQ_PUBLIC_DIS			BIT(24)
1442 #define LPQ_PUBLIC_DIS			BIT(25)
1443 #define LD_RQPN					BIT(31)
1444 
1445 
1446 /* 2 TDECTL */
1447 #define BLK_DESC_NUM_SHIFT			4
1448 #define BLK_DESC_NUM_MASK			0xF
1449 
1450 
1451 /* 2 TXDMA_OFFSET_CHK */
1452 #define DROP_DATA_EN				BIT(9)
1453 
1454 /* 2 AUTO_LLT */
1455 #define BIT_SHIFT_TXPKTNUM 24
1456 #define BIT_MASK_TXPKTNUM 0xff
1457 #define BIT_TXPKTNUM(x) (((x) & BIT_MASK_TXPKTNUM) << BIT_SHIFT_TXPKTNUM)
1458 
1459 #define BIT_TDE_DBG_SEL BIT(23)
1460 #define BIT_AUTO_INIT_LLT BIT(16)
1461 
1462 #define BIT_SHIFT_Tx_OQT_free_space 8
1463 #define BIT_MASK_Tx_OQT_free_space 0xff
1464 #define BIT_Tx_OQT_free_space(x) (((x) & BIT_MASK_Tx_OQT_free_space) << BIT_SHIFT_Tx_OQT_free_space)
1465 
1466 
1467 /* -----------------------------------------------------
1468  *
1469  *	0x0120h ~ 0x0123h	RX DMA Configuration
1470  *
1471  * ----------------------------------------------------- */
1472 #define BIT_FS_RXDONE_INT_EN				BIT(16)
1473 
1474 
1475 /* REG_RXPKT_NUM				(Offset 0x0284) */
1476 #define BIT_RW_RELEASE_EN				BIT(18)
1477 
1478 /* -----------------------------------------------------
1479  *
1480  *	0x0280h ~ 0x028Bh	RX DMA Configuration
1481  *
1482  * ----------------------------------------------------- */
1483 
1484 /* 2 REG_RXDMA_CONTROL, 0x0286h
1485  * Write only. When this bit is set, RXDMA will decrease RX PKT counter by one. Before
1486  * this bit is polled, FW shall update RXFF_RD_PTR first. This register is write pulse and auto clear.
1487  * #define RXPKT_RELEASE_POLL			BIT(0)
1488  * Read only. When RXMA finishes on-going DMA operation, RXMDA will report idle state in
1489  * this bit. FW can start releasing packets after RXDMA entering idle mode.
1490  * #define RXDMA_IDLE					BIT(1)
1491  * When this bit is set, RXDMA will enter this mode after on-going RXDMA packet to host
1492  * completed, and stop DMA packet to host. RXDMA will then report Default: 0;
1493  * #define RW_RELEASE_EN				BIT(2) */
1494 
1495 /* 2 REG_RXPKT_NUM, 0x0284 */
1496 #define	RXPKT_RELEASE_POLL	BIT(16)
1497 #define	RXDMA_IDLE				BIT(17)
1498 #define	RW_RELEASE_EN			BIT(18)
1499 
1500 /* -----------------------------------------------------
1501  *
1502  *	0x0400h ~ 0x047Fh	Protocol Configuration
1503  *
1504  * ----------------------------------------------------- */
1505 /* 2 FWHW_TXQ_CTRL */
1506 #define EN_AMPDU_RTY_NEW			BIT(7)
1507 
1508 
1509 /* 2 SPEC SIFS */
1510 #define _SPEC_SIFS_CCK(x)			((x) & 0xFF)
1511 #define _SPEC_SIFS_OFDM(x)			(((x) & 0xFF) << 8)
1512 
1513 /* 2 RL */
1514 #define BIT_SHIFT_SRL 8
1515 #define BIT_MASK_SRL 0x3f
1516 #define BIT_SRL(x) (((x) & BIT_MASK_SRL) << BIT_SHIFT_SRL)
1517 
1518 #define BIT_SHIFT_LRL 0
1519 #define BIT_MASK_LRL 0x3f
1520 #define BIT_LRL(x) (((x) & BIT_MASK_LRL) << BIT_SHIFT_LRL)
1521 
1522 #define	RL_VAL_AP					7
1523 #ifdef CONFIG_RTW_CUSTOMIZE_RLSTA
1524 #define	RL_VAL_STA					CONFIG_RTW_CUSTOMIZE_RLSTA
1525 #else
1526 #define	RL_VAL_STA					0x30
1527 #endif
1528 /* -----------------------------------------------------
1529  *
1530  *	0x0500h ~ 0x05FFh	EDCA Configuration
1531  *
1532  * ----------------------------------------------------- */
1533 
1534 /* 2 EDCA setting */
1535 #define AC_PARAM_TXOP_LIMIT_OFFSET		16
1536 #define AC_PARAM_ECW_MAX_OFFSET			12
1537 #define AC_PARAM_ECW_MIN_OFFSET			8
1538 #define AC_PARAM_AIFS_OFFSET				0
1539 
1540 /* 2 BCN_CTRL */
1541 #define EN_TXBCN_RPT			BIT(2)
1542 #define EN_BCN_FUNCTION		BIT(3)
1543 #define STOP_BCNQ				BIT(6)
1544 #define DIS_RX_BSSID_FIT		BIT(6)
1545 
1546 #define DIS_ATIM					BIT(0)
1547 #define DIS_BCNQ_SUB			BIT(1)
1548 #define DIS_TSF_UDT				BIT(4)
1549 
1550 /* 2 ACMHWCTRL */
1551 #define AcmHw_HwEn				BIT(0)
1552 #define AcmHw_VoqEn			BIT(1)
1553 #define AcmHw_ViqEn				BIT(2)
1554 #define AcmHw_BeqEn			BIT(3)
1555 #define AcmHw_VoqStatus		BIT(5)
1556 #define AcmHw_ViqStatus			BIT(6)
1557 #define AcmHw_BeqStatus		BIT(7)
1558 
1559 /* 2 */ /* REG_DUAL_TSF_RST (0x553) */
1560 #define DUAL_TSF_RST_P2P		BIT(4)
1561 
1562 /* 2 */ /* REG_NOA_DESC_SEL (0x5CF) */
1563 #define NOA_DESC_SEL_0			0
1564 #define NOA_DESC_SEL_1			BIT(4)
1565 
1566 /* -----------------------------------------------------
1567  *
1568  *	0x0600h ~ 0x07FFh	WMAC Configuration
1569  *
1570  * ----------------------------------------------------- */
1571 
1572 /* 2 APSD_CTRL */
1573 #define APSDOFF					BIT(6)
1574 
1575 /* 2 TCR */
1576 #define TSFRST					BIT(0)
1577 #define DIS_GCLK					BIT(1)
1578 #define PAD_SEL					BIT(2)
1579 #define PWR_ST					BIT(6)
1580 #define PWRBIT_OW_EN			BIT(7)
1581 #define ACRC						BIT(8)
1582 #define CFENDFORM				BIT(9)
1583 #define ICV						BIT(10)
1584 
1585 
1586 /* 2 RCR */
1587 #define AAP						BIT(0)
1588 #define APM						BIT(1)
1589 #define AM						BIT(2)
1590 #define AB						BIT(3)
1591 #define ADD3						BIT(4)
1592 #define APWRMGT				BIT(5)
1593 #define CBSSID					BIT(6)
1594 #define CBSSID_DATA				BIT(6)
1595 #define CBSSID_BCN				BIT(7)
1596 #define ACRC32					BIT(8)
1597 #define AICV						BIT(9)
1598 #define ADF						BIT(11)
1599 #define ACF						BIT(12)
1600 #define AMF						BIT(13)
1601 #define HTC_LOC_CTRL			BIT(14)
1602 #define UC_DATA_EN				BIT(16)
1603 #define BM_DATA_EN				BIT(17)
1604 #define MFBEN					BIT(22)
1605 #define LSIGEN					BIT(23)
1606 #define EnMBID					BIT(24)
1607 #define FORCEACK				BIT(26)
1608 #define APP_BASSN				BIT(27)
1609 #define APP_PHYSTS				BIT(28)
1610 #define APP_ICV					BIT(29)
1611 #define APP_MIC					BIT(30)
1612 #define APP_FCS					BIT(31)
1613 
1614 
1615 /* 2 SECCFG */
1616 #define SCR_TxUseDK				BIT(0)			/* Force Tx Use Default Key */
1617 #define SCR_RxUseDK				BIT(1)			/* Force Rx Use Default Key */
1618 #define SCR_TxEncEnable			BIT(2)			/* Enable Tx Encryption */
1619 #define SCR_RxDecEnable			BIT(3)			/* Enable Rx Decryption */
1620 #define SCR_SKByA2				BIT(4)			/* Search kEY BY A2 */
1621 #define SCR_NoSKMC				BIT(5)			/* No Key Search Multicast */
1622 #define SCR_TXBCUSEDK			BIT(6)			/* Force Tx Broadcast packets Use Default Key */
1623 #define SCR_RXBCUSEDK			BIT(7)			/* Force Rx Broadcast packets Use Default Key */
1624 #define SCR_CHK_KEYID			BIT(8)
1625 #define SCR_CHK_BMC				BIT(9)			/* add option to support a2+keyid+bcm */
1626 
1627 /*REG_MBIDCAMCFG           (Offset 0x0628/0x62C)*/
1628 #define BIT_MBIDCAM_POLL		BIT(31)
1629 #define BIT_MBIDCAM_WT_EN		BIT(30)
1630 
1631 #define MBIDCAM_ADDR_MASK		0x1F
1632 #define MBIDCAM_ADDR_SHIFT		24
1633 
1634 #define BIT_MBIDCAM_VALID		BIT(23)
1635 #define BIT_LSIC_TXOP_EN		BIT(17)
1636 #define BIT_CTS_EN				BIT(16)
1637 
1638 /*REG_RXFLTMAP1 (Offset 0x6A2)*/
1639 #define BIT_CTRLFLT10EN	BIT(10) /*PS-POLL*/
1640 
1641 /*REG_WLAN_ACT_MASK_CTRL_1	(Offset 0x76C)*/
1642 #define EN_PORT_0_FUNCTION		BIT(12)
1643 #define EN_PORT_1_FUNCTION		BIT(13)
1644 
1645 /* -----------------------------------------------------
1646  *
1647  *	SDIO Bus Specification
1648  *
1649  * ----------------------------------------------------- */
1650 
1651 /* I/O bus domain address mapping */
1652 #define SDIO_LOCAL_BASE		0x10250000
1653 #define WLAN_IOREG_BASE		0x10260000
1654 #define FIRMWARE_FIFO_BASE	0x10270000
1655 #define TX_HIQ_BASE				0x10310000
1656 #define TX_MIQ_BASE				0x10320000
1657 #define TX_LOQ_BASE				0x10330000
1658 #define TX_EPQ_BASE				0x10350000
1659 #define RX_RX0FF_BASE			0x10340000
1660 
1661 /* SDIO host local register space mapping. */
1662 #define SDIO_LOCAL_MSK				0x0FFF
1663 #define WLAN_IOREG_MSK		0x7FFF
1664 #define WLAN_FIFO_MSK			      	0x1FFF	/* Aggregation Length[12:0] */
1665 #define WLAN_RX0FF_MSK				0x0003
1666 
1667 #define SDIO_WITHOUT_REF_DEVICE_ID	0	/* Without reference to the SDIO Device ID */
1668 #define SDIO_LOCAL_DEVICE_ID           		0	/* 0b[16], 000b[15:13] */
1669 #define WLAN_TX_HIQ_DEVICE_ID			4	/* 0b[16], 100b[15:13] */
1670 #define WLAN_TX_MIQ_DEVICE_ID 		5	/* 0b[16], 101b[15:13] */
1671 #define WLAN_TX_LOQ_DEVICE_ID 		6	/* 0b[16], 110b[15:13] */
1672 #define WLAN_TX_EXQ_DEVICE_ID		3	/* 0b[16], 011b[15:13] */
1673 #define WLAN_RX0FF_DEVICE_ID 			7	/* 0b[16], 111b[15:13] */
1674 #define WLAN_IOREG_DEVICE_ID 			8	/* 1b[16] */
1675 
1676 /* SDIO Tx Free Page Index */
1677 #define HI_QUEUE_IDX			0
1678 #define MID_QUEUE_IDX			1
1679 #define LOW_QUEUE_IDX				2
1680 #define PUBLIC_QUEUE_IDX			3
1681 
1682 #define SDIO_MAX_TX_QUEUE			3		/* HIQ, MIQ and LOQ */
1683 #define SDIO_MAX_RX_QUEUE			1
1684 
1685 #define SDIO_REG_TX_CTRL			0x0000 /* SDIO Tx Control */
1686 #define SDIO_REG_TIMEOUT			0x0002/*SDIO status timeout*/
1687 #define SDIO_REG_HIMR				0x0014 /* SDIO Host Interrupt Mask */
1688 #define SDIO_REG_HISR				0x0018 /* SDIO Host Interrupt Service Routine */
1689 #define SDIO_REG_HCPWM			0x0019 /* HCI Current Power Mode */
1690 #define SDIO_REG_RX0_REQ_LEN		0x001C /* RXDMA Request Length */
1691 #define SDIO_REG_OQT_FREE_PG		0x001E /* OQT Free Page */
1692 #define SDIO_REG_FREE_TXPG			0x0020 /* Free Tx Buffer Page */
1693 #define SDIO_REG_HCPWM1			0x0024 /* HCI Current Power Mode 1 */
1694 #define SDIO_REG_HCPWM2			0x0026 /* HCI Current Power Mode 2 */
1695 #define SDIO_REG_FREE_TXPG_SEQ	0x0028 /* Free Tx Page Sequence */
1696 #define SDIO_REG_HTSFR_INFO		0x0030 /* HTSF Informaion */
1697 #define SDIO_REG_HRPWM1			0x0080 /* HCI Request Power Mode 1 */
1698 #define SDIO_REG_HRPWM2			0x0082 /* HCI Request Power Mode 2 */
1699 #define SDIO_REG_HPS_CLKR			0x0084 /* HCI Power Save Clock */
1700 #define SDIO_REG_HSUS_CTRL			0x0086 /* SDIO HCI Suspend Control */
1701 #define SDIO_REG_HIMR_ON			0x0090 /* SDIO Host Extension Interrupt Mask Always */
1702 #define SDIO_REG_HISR_ON			0x0091 /* SDIO Host Extension Interrupt Status Always */
1703 
1704 #define SDIO_HIMR_DISABLED			0
1705 
1706 /* RTL8723/RTL8188E SDIO Host Interrupt Mask Register */
1707 #define SDIO_HIMR_RX_REQUEST_MSK		BIT(0)
1708 #define SDIO_HIMR_AVAL_MSK			BIT(1)
1709 #define SDIO_HIMR_TXERR_MSK			BIT(2)
1710 #define SDIO_HIMR_RXERR_MSK			BIT(3)
1711 #define SDIO_HIMR_TXFOVW_MSK			BIT(4)
1712 #define SDIO_HIMR_RXFOVW_MSK			BIT(5)
1713 #define SDIO_HIMR_TXBCNOK_MSK			BIT(6)
1714 #define SDIO_HIMR_TXBCNERR_MSK		BIT(7)
1715 #define SDIO_HIMR_BCNERLY_INT_MSK		BIT(16)
1716 #define SDIO_HIMR_C2HCMD_MSK			BIT(17)
1717 #define SDIO_HIMR_CPWM1_MSK			BIT(18)
1718 #define SDIO_HIMR_CPWM2_MSK			BIT(19)
1719 #define SDIO_HIMR_HSISR_IND_MSK		BIT(20)
1720 #define SDIO_HIMR_GTINT3_IND_MSK		BIT(21)
1721 #define SDIO_HIMR_GTINT4_IND_MSK		BIT(22)
1722 #define SDIO_HIMR_PSTIMEOUT_MSK		BIT(23)
1723 #define SDIO_HIMR_OCPINT_MSK			BIT(24)
1724 #define SDIO_HIMR_ATIMEND_MSK			BIT(25)
1725 #define SDIO_HIMR_ATIMEND_E_MSK		BIT(26)
1726 #define SDIO_HIMR_CTWEND_MSK			BIT(27)
1727 
1728 /* RTL8188E SDIO Specific */
1729 #define SDIO_HIMR_MCU_ERR_MSK			BIT(28)
1730 #define SDIO_HIMR_TSF_BIT32_TOGGLE_MSK		BIT(29)
1731 
1732 /* SDIO Host Interrupt Service Routine */
1733 #define SDIO_HISR_RX_REQUEST			BIT(0)
1734 #define SDIO_HISR_AVAL					BIT(1)
1735 #define SDIO_HISR_TXERR					BIT(2)
1736 #define SDIO_HISR_RXERR					BIT(3)
1737 #define SDIO_HISR_TXFOVW				BIT(4)
1738 #define SDIO_HISR_RXFOVW				BIT(5)
1739 #define SDIO_HISR_TXBCNOK				BIT(6)
1740 #define SDIO_HISR_TXBCNERR				BIT(7)
1741 #define SDIO_HISR_BCNERLY_INT			BIT(16)
1742 #define SDIO_HISR_C2HCMD				BIT(17)
1743 #define SDIO_HISR_CPWM1				BIT(18)
1744 #define SDIO_HISR_CPWM2				BIT(19)
1745 #define SDIO_HISR_HSISR_IND			BIT(20)
1746 #define SDIO_HISR_GTINT3_IND			BIT(21)
1747 #define SDIO_HISR_GTINT4_IND			BIT(22)
1748 #define SDIO_HISR_PSTIMEOUT			BIT(23)
1749 #define SDIO_HISR_OCPINT				BIT(24)
1750 #define SDIO_HISR_ATIMEND				BIT(25)
1751 #define SDIO_HISR_ATIMEND_E			BIT(26)
1752 #define SDIO_HISR_CTWEND				BIT(27)
1753 
1754 /* RTL8188E SDIO Specific */
1755 #define SDIO_HISR_MCU_ERR				BIT(28)
1756 #define SDIO_HISR_TSF_BIT32_TOGGLE	BIT(29)
1757 
1758 #define MASK_SDIO_HISR_CLEAR		(SDIO_HISR_TXERR |\
1759 		SDIO_HISR_RXERR |\
1760 		SDIO_HISR_TXFOVW |\
1761 		SDIO_HISR_RXFOVW |\
1762 		SDIO_HISR_TXBCNOK |\
1763 		SDIO_HISR_TXBCNERR |\
1764 		SDIO_HISR_C2HCMD |\
1765 		SDIO_HISR_CPWM1 |\
1766 		SDIO_HISR_CPWM2 |\
1767 		SDIO_HISR_HSISR_IND |\
1768 		SDIO_HISR_GTINT3_IND |\
1769 		SDIO_HISR_GTINT4_IND |\
1770 		SDIO_HISR_PSTIMEOUT |\
1771 		SDIO_HISR_OCPINT)
1772 
1773 /* SDIO HCI Suspend Control Register */
1774 #define HCI_RESUME_PWR_RDY			BIT(1)
1775 #define HCI_SUS_CTRL					BIT(0)
1776 
1777 /* SDIO Tx FIFO related */
1778 #define SDIO_TX_FREE_PG_QUEUE			4	/* The number of Tx FIFO free page */
1779 #define SDIO_TX_FIFO_PAGE_SZ			128
1780 
1781 /* indirect access */
1782 #ifdef CONFIG_SDIO_INDIRECT_ACCESS
1783 #define SDIO_REG_INDIRECT_REG_CFG		0x40
1784 #define SDIO_REG_INDIRECT_REG_DATA	0x44
1785 #define SET_INDIRECT_REG_ADDR(_cmd, _addr)	SET_BITS_TO_LE_2BYTE(((u8 *)(_cmd)) + 0, 0, 16, (_addr))
1786 #define SET_INDIRECT_REG_SIZE_1BYTE(_cmd)		SET_BITS_TO_LE_1BYTE(((u8 *)(_cmd)) + 2, 0, 2, 0)
1787 #define SET_INDIRECT_REG_SIZE_2BYTE(_cmd)		SET_BITS_TO_LE_1BYTE(((u8 *)(_cmd)) + 2, 0, 2, 1)
1788 #define SET_INDIRECT_REG_SIZE_4BYTE(_cmd)		SET_BITS_TO_LE_1BYTE(((u8 *)(_cmd)) + 2, 0, 2, 2)
1789 #define SET_INDIRECT_REG_WRITE(_cmd)			SET_BITS_TO_LE_1BYTE(((u8 *)(_cmd)) + 2, 2, 1, 1)
1790 #define SET_INDIRECT_REG_READ(_cmd)			SET_BITS_TO_LE_1BYTE(((u8 *)(_cmd)) + 2, 3, 1, 1)
1791 #define GET_INDIRECT_REG_RDY(_cmd)			LE_BITS_TO_1BYTE(((u8 *)(_cmd)) + 2, 4, 1)
1792 #endif/*CONFIG_SDIO_INDIRECT_ACCESS*/
1793 
1794 #ifdef CONFIG_SDIO_HCI
1795 	#define MAX_TX_AGG_PACKET_NUMBER	0x8
1796 #else
1797 	#define MAX_TX_AGG_PACKET_NUMBER	0xFF
1798 	#define MAX_TX_AGG_PACKET_NUMBER_8812	64
1799 #endif
1800 
1801 /* -----------------------------------------------------
1802  *
1803  *	0xFE00h ~ 0xFE55h	USB Configuration
1804  *
1805  * ----------------------------------------------------- */
1806 
1807 /* 2 USB Information (0xFE17) */
1808 #define USB_IS_HIGH_SPEED			0
1809 #define USB_IS_FULL_SPEED			1
1810 #define USB_SPEED_MASK				BIT(5)
1811 
1812 #define USB_NORMAL_SIE_EP_MASK	0xF
1813 #define USB_NORMAL_SIE_EP_SHIFT	4
1814 
1815 /* 2 Special Option */
1816 #define USB_AGG_EN				BIT(3)
1817 
1818 /* 0; Use interrupt endpoint to upload interrupt pkt
1819  * 1; Use bulk endpoint to upload interrupt pkt, */
1820 #define INT_BULK_SEL			BIT(4)
1821 
1822 /* 2REG_C2HEVT_CLEAR */
1823 #define C2H_EVT_HOST_CLOSE		0x00	/* Set by driver and notify FW that the driver has read the C2H command message */
1824 #define C2H_EVT_FW_CLOSE		0xFF	/* Set by FW indicating that FW had set the C2H command message and it's not yet read by driver. */
1825 
1826 
1827 /* 2REG_MULTI_FUNC_CTRL(For RTL8723 Only) */
1828 #define WL_HWPDN_EN			BIT(0)	/* Enable GPIO[9] as WiFi HW PDn source */
1829 #define WL_HWPDN_SL			BIT(1)	/* WiFi HW PDn polarity control */
1830 #define WL_FUNC_EN				BIT(2)	/* WiFi function enable */
1831 #define WL_HWROF_EN			BIT(3)	/* Enable GPIO[9] as WiFi RF HW PDn source */
1832 #define BT_HWPDN_EN			BIT(16)	/* Enable GPIO[11] as BT HW PDn source */
1833 #define BT_HWPDN_SL			BIT(17)	/* BT HW PDn polarity control */
1834 #define BT_FUNC_EN				BIT(18)	/* BT function enable */
1835 #define BT_HWROF_EN			BIT(19)	/* Enable GPIO[11] as BT/GPS RF HW PDn source */
1836 #define GPS_HWPDN_EN			BIT(20)	/* Enable GPIO[10] as GPS HW PDn source */
1837 #define GPS_HWPDN_SL			BIT(21)	/* GPS HW PDn polarity control */
1838 #define GPS_FUNC_EN			BIT(22)	/* GPS function enable */
1839 
1840 /* 3 REG_LIFECTRL_CTRL */
1841 #define HAL92C_EN_PKT_LIFE_TIME_BK		BIT(3)
1842 #define HAL92C_EN_PKT_LIFE_TIME_BE		BIT(2)
1843 #define HAL92C_EN_PKT_LIFE_TIME_VI		BIT(1)
1844 #define HAL92C_EN_PKT_LIFE_TIME_VO		BIT(0)
1845 
1846 #define HAL92C_MSDU_LIFE_TIME_UNIT		128	/* in us, said by Tim. */
1847 
1848 /* 2 8192D PartNo. */
1849 #define PARTNO_92D_NIC							(BIT7 | BIT6)
1850 #define PARTNO_92D_NIC_REMARK				(BIT5 | BIT4)
1851 #define PARTNO_SINGLE_BAND_VS				BIT(3)
1852 #define PARTNO_SINGLE_BAND_VS_REMARK		BIT(1)
1853 #define PARTNO_CONCURRENT_BAND_VC			(BIT3 | BIT2)
1854 #define PARTNO_CONCURRENT_BAND_VC_REMARK	(BIT1 | BIT0)
1855 
1856 /* ********************************************************
1857  * General definitions
1858  * ******************************************************** */
1859 
1860 #ifdef CONFIG_USB_HCI
1861 	#define LAST_ENTRY_OF_TX_PKT_BUFFER_8188E(__Adapter)	(175)
1862 #else
1863 	#define LAST_ENTRY_OF_TX_PKT_BUFFER_8188E(__Adapter)	(IS_VENDOR_8188E_I_CUT_SERIES(__Adapter) ? 255 : 175)
1864 #endif
1865 #define LAST_ENTRY_OF_TX_PKT_BUFFER_8812			255
1866 #define LAST_ENTRY_OF_TX_PKT_BUFFER_8723B		255
1867 #define LAST_ENTRY_OF_TX_PKT_BUFFER_8192C		255
1868 #define LAST_ENTRY_OF_TX_PKT_BUFFER_8703B		255
1869 #define LAST_ENTRY_OF_TX_PKT_BUFFER_DUAL_MAC	127
1870 #define LAST_ENTRY_OF_TX_PKT_BUFFER_8188F		255
1871 #define LAST_ENTRY_OF_TX_PKT_BUFFER_8188GTV		255
1872 #define LAST_ENTRY_OF_TX_PKT_BUFFER_8723D		255
1873 #define LAST_ENTRY_OF_TX_PKT_BUFFER_8710B		255
1874 #define LAST_ENTRY_OF_TX_PKT_BUFFER_8192F		255
1875 #define LAST_ENTRY_OF_TX_PKT_BUFFER_8723F		255
1876 #define POLLING_LLT_THRESHOLD				20
1877 #if defined(CONFIG_RTL8723B) && defined(CONFIG_PCI_HCI)
1878 	#define POLLING_READY_TIMEOUT_COUNT		6000
1879 #else
1880 	#define POLLING_READY_TIMEOUT_COUNT		1000
1881 #endif
1882 
1883 
1884 /* GPIO BIT */
1885 #define	HAL_8812A_HW_GPIO_WPS_BIT	BIT(2)
1886 #define	HAL_8192C_HW_GPIO_WPS_BIT	BIT(2)
1887 #define	HAL_8192EU_HW_GPIO_WPS_BIT	BIT(7)
1888 #define	HAL_8188E_HW_GPIO_WPS_BIT	BIT(7)
1889 
1890 #endif /* __HAL_COMMON_H__ */
1891