Home
last modified time | relevance | path

Searched refs:hi_u32 (Results 1 – 25 of 688) sorted by relevance

12345678910>>...28

/device/soc/hisilicon/hi3516dv300/sdk_linux/drv/mpp/component/tde/driver/src/adp/tde_v2_0/
Dtde_adp.h131 hi_u32 src1_fmt : 6; /* [5..0] */
132 hi_u32 src1_argb_order : 5; /* [10..6] */
133 hi_u32 src1_cbcr_order : 1; /* [11] */
134 hi_u32 src1_rgb_exp : 2; /* [13..12] */
135 hi_u32 reserved_0 : 1; /* [14] */
136 hi_u32 src1_rgb_mode : 1; /* [15] */
137 hi_u32 reserved_1 : 2; /* [17..16] */
138 hi_u32 src1_alpha_range : 1; /* [18] */
139 hi_u32 src1_v_scan_ord : 1; /* [19] */
140 hi_u32 src1_h_scan_ord : 1; /* [20] */
[all …]
/device/soc/hisilicon/hi3861v100/sdk_liteos/tools/nvtool/h_file/nv/
Dnv_modem_struct_def.txt5 hi_u32 init_cfg_country_code;
6 hi_u32 init_cfg_ampdu_tx_max_num;
7 hi_u32 init_cfg_rx_ack_limit;
8 hi_u32 init_cfg_int_unit_ctrl;
9 hi_u32 init_cfg_powermgmt_switch;
10 hi_u32 init_cfg_sta_dtim_setting;
11 hi_u32 init_cfg_loglevel;
12 hi_u32 init_cfg_phy_scaling_value_11b;
13 hi_u32 init_cfg_phy_u1_scaling_value_11g;
14 hi_u32 init_cfg_phy_u2_scaling_value_11g;
[all …]
/device/soc/hisilicon/common/platform/wifi/hi3881v100/driver/wal/
Dwal_customize.h356 hi_u32 init_cfg_nvram_max_txpwr_base_2p4g;
358 hi_u32 init_cfg_nvram_params0;
359 hi_u32 init_cfg_nvram_params1;
360 hi_u32 init_cfg_nvram_params2;
361 hi_u32 init_cfg_nvram_params3;
365 hi_u32 init_cfg_country_code;
366 hi_u32 init_cfg_ampdu_tx_max_num;
367 hi_u32 init_cfg_used_mem_for_start;
368 hi_u32 init_cfg_used_mem_for_stop;
369 hi_u32 init_cfg_rx_ack_limit;
[all …]
/device/soc/hisilicon/hi3516dv300/sdk_linux/drv/interdrv/common/cipher/src/drv/cipher_v1.0/drivers/core/
Ddrv_symc_v200.h69 hi_u32 reserved_0 : 28; /* [27..0] */
70 hi_u32 spacc_core_auto_cken_bypass : 1; /* [28] */
71 hi_u32 spacc_rft_mem_wr_clk_gt_en : 1; /* [29] */
72 hi_u32 spacc_rft_mem_rd_clk_gt_en : 1; /* [30] */
73 hi_u32 spacc_rfs_mem_clk_gt_en : 1; /* [31] */
77 hi_u32 u32;
84 hi_u32 cipher_sec_chn_cfg : 8; /* [7..0] */
85 hi_u32 cipher_sec_chn_cfg_lock : 1; /* [8] */
86 hi_u32 reserved_0 : 7; /* [15..9] */
87 hi_u32 hash_sec_chn_cfg : 8; /* [23..16] */
[all …]
Ddrv_hash_v200.h49 hi_u32 cipher_sec_chn_cfg : 8; /* [7..0] */
50 hi_u32 cipher_sec_chn_cfg_lock : 1; /* [8] */
51 hi_u32 reserved_0 : 7; /* [15..9] */
52 hi_u32 hash_sec_chn_cfg : 8; /* [23..16] */
53 hi_u32 hash_sec_chn_cfg_lock : 1; /* [24] */
54 hi_u32 reserved_1 : 7; /* [31..25] */
58 hi_u32 u32;
65 hi_u32 hash_ch0_start : 1; /* [0] */
66 hi_u32 hash_ch0_agl_sel : 3; /* [3..1] */
67 hi_u32 hash_ch0_hmac_calc_step : 1; /* [4] */
[all …]
Ddrv_symc_v100.h111 hi_u32 decrypt : 1; /* [0] */
112 hi_u32 mode : 3; /* [3..1] */
113 hi_u32 alg_sel : 2; /* [5..4] */
114 hi_u32 width : 2; /* [7..6] */
115 hi_u32 reserved_1 : 1; /* [8] */
116 hi_u32 key_length : 2; /* [10..9] */
117 hi_u32 reserved_2 : 2; /* [12..11] */
118 hi_u32 key_sel : 1; /* [13] */
119 hi_u32 key_adder : 3; /* [16..14] */
120 hi_u32 reserved_3 : 5; /* [21..17] */
[all …]
/device/soc/hisilicon/hi3516dv300/sdk_linux/drv/interdrv/common/cipher/src/drv/cipher_v1.0/drivers/core/include/
Ddrv_symc.h159 hi_u32 id;
163 hi_u32 klen;
166 hi_u32 inlen;
167 hi_u32 inaddr;
168 hi_u32 outlen;
169 hi_u32 outaddr;
175 hi_u32 outintcnt;
181 hi_u32 aes_ecb : 1; /* Support AES ECB */
182 hi_u32 aes_cbc : 1; /* Support AES CBC */
183 hi_u32 aes_cfb : 1; /* Support AES CFB */
[all …]
/device/soc/hisilicon/common/platform/wifi/hi3881v100/driver/oal/
Dwlan_mib.h1253hi_u32 dot11_authentication_response_time_out; /* dot11AuthenticationResponseTimeO…
1257hi_u32 dot11_beacon_period; /* dot11BeaconPeriod Unsigned32, */
1258 hi_u32 dot11_dtim_period; /* dot11DTIMPeriod Unsigned32, */
1259hi_u32 dot11_association_response_time_out; /* dot11AssociationResponseTimeOut …
1270hi_u32 dot11_association_sa_query_maximum_timeout; /* dot11AssociationSAQueryMaximumTimeout Unsi…
1271hi_u32 dot11_association_sa_query_retry_timeout; /* dot11AssociationSAQueryRetryTimeout Unsign…
1331 hi_u32 dot11_multi_domain_capability_index; /* dot11MultiDomainCapabilityIndex Unsigned32, */
1332 hi_u32 dot11_first_channel_number; /* dot11FirstChannelNumber Unsigned32, */
1333 hi_u32 dot11_numberof_channels; /* dot11NumberofChannels Unsigned32, */
1344hi_u32 dot11_spectrum_management_index; /* dot11SpectrumManagementIndex Unsigned32, …
[all …]
Dplat_pm_wlan.h112 typedef hi_u32 (*wifi_srv_get_pm_pause_func)(hi_void);
127 volatile hi_u32 vote_status; /* 0:sleep 1: work,每一bit代表一个投票 */
134 hi_u32 packet_cnt; /* 睡眠周期内统计的packet个数 */
135 hi_u32 wdg_timeout_cnt; /* timeout check cnt */
136 hi_u32 wdg_timeout_curr_cnt; /* timeout check current cnt */
137 hi_u32 slpreq_flag;
138 hi_u32 slpack;
149 hi_u32 open_cnt;
150 hi_u32 close_cnt;
151 hi_u32 close_done_callback;
[all …]
/device/soc/hisilicon/hi3861v100/sdk_liteos/include/
Dhi_hook_fuc.h27 typedef hi_u32 (*fuc_type_name(hi_task_create))(hi_u32 *taskid,
32 typedef hi_u32 (*fuc_type_name(hi_task_delete))(hi_u32 taskid);
34 typedef hi_u32 (*fuc_type_name(hi_task_suspend))(hi_u32 taskid);
36 typedef hi_u32 (*fuc_type_name(hi_task_resume))(hi_u32 taskid);
38 typedef hi_u32 (*fuc_type_name(hi_task_get_priority))(hi_u32 taskid,
39 hi_u32 *priority);
41 typedef hi_u32 (*fuc_type_name(hi_task_set_priority))(hi_u32 taskid,
42 hi_u32 priority);
44 typedef hi_u32 (*fuc_type_name(hi_task_get_current_id))(hi_void);
50 typedef hi_u32 (*fuc_type_name(hi_sleep))(hi_u32 ms);
[all …]
Dhi_crash.h121 hi_u32 mepc;
122 hi_u32 ra;
123 hi_u32 sp;
124 hi_u32 gp;
125 hi_u32 tp;
126 hi_u32 t0;
127 hi_u32 t1;
128 hi_u32 t2;
129 hi_u32 s0;
130 hi_u32 s1;
[all …]
Dhi_diag.h48 HI_EXTERN hi_u32 hi_diag_register_connect_notify(hi_diag_connect_f connect_notify_func);
93 HI_EXTERN hi_u32 hi_diag_register_cmd(const hi_diag_cmd_reg_obj* cmd_tbl, hi_u16 cmd_num);
131 HI_EXTERN hi_u32 hi_diag_report_packet(hi_u16 cmd_id, hi_u8 instance_id, hi_pbyte buffer,
161 HI_EXTERN hi_u32 hi_diag_send_ack_packet(hi_u16 cmd_id, hi_u8 instance_id, hi_pvoid buffer, hi_u16 …
186 HI_EXTERN hi_u32 hi_diag_register_cmd_notify(hi_diag_cmd_notify_f cmd_notify_func);
210 HI_EXTERN hi_u32 hi_diag_set_uart_param(hi_uart_idx uart_port, hi_uart_attribute uart_cfg);
230 HI_EXTERN hi_u32 hi_diag_init(hi_void);
273 hi_u32 data0;
274 hi_u32 data1;
275 hi_u32 data2;
[all …]
Dhi_task.h36 hi_u32 id; /**< Task ID.CNcomment:任务ID CNend */
41 hi_u32 event_stru[3]; /**< Event: 3 nums.CNcomment:3个事件CNend */
42 hi_u32 event_mask; /**< Event mask.CNcomment:事件掩码CNend */
43 hi_u32 stack_size; /**< Task stack size.CNcomment:栈大小CNend */
44 hi_u32 top_of_stack; /**< Task stack top.CNcomment:栈顶CNend */
45 hi_u32 bottom_of_stack; /**< Task stack bottom.CNcomment:栈底CNend */
46 hi_u32 mstatus; /**< Task current mstatus.CNcomment:当前mstatusCNend */
47 hi_u32 mepc; /**< Task current mepc.CNcomment:当前mepc.CNend */
48 hi_u32 tp; /**< Task current tp.CNcomment:当前tp.CNend */
49 hi_u32 ra; /**< Task current ra.CNcomment:当前ra.CNend */
[all …]
Dhi_partition_table.h51hi_u32 addr : 24; /**< Flash partition address.The value is 16 MB.If the address is in rever…
54 hi_u32 id : 7; /**< Flash partition ID.CNcomment:Flash区ID.CNend */
55hi_u32 dir : 1; /**< Flash area storage direction.0:regular.1: reversed.CNcomment:Flash区存放…
58hi_u32 size : 24; /**< Size of the parition(Unit:byte).CNcomment:Flash分区大小(单位:byte)CNend */
59 hi_u32 reserve : 8; /**< Reserved. CNcomment:保留区CNend */
61hi_u32 addition; /**< Supplementary information about the flash partition, such as the addre…
111 hi_u32 hi_flash_partition_init(hi_void);
131 hi_u32 hi_get_hilink_partition_table(hi_u32 *addr, hi_u32 *size);
151 hi_u32 hi_get_hilink_pki_partition_table(hi_u32 *addr, hi_u32 *size);
172 hi_u32 hi_get_crash_partition_table(hi_u32 *addr, hi_u32 *size);
[all …]
/device/soc/hisilicon/hi3516dv300/sdk_linux/drv/mpp/cbb/vo/vo_dev/arch/hi3516cv500/include/
Dvou_drv.h167 hi_u32 layer;
168 hi_u32 frame_wth;
169 hi_u32 frame_hgt;
170 hi_u32 tile_hgt;
171 hi_u32 cmp_ratio;
182 hi_u32 *cmp_size;
184 hi_u32 sti_err_type;
195 hi_u32 layer;
197 hi_u32 cmp_ratio;
201 hi_u32 *cmp_size;
[all …]
/device/soc/hisilicon/hi3516dv300/sdk_linux/drv/mpp/component/hifb/drv/include/
Dhifb_vou_drv.h36 hi_u32 curosr_buf_size; /* For soft cursor */
43 hi_u32 curosr_buf_size; /* For soft cursor */
48 typedef hi_s32 (*intvgscallback)(hi_u32 call_mod_id, hi_u32 call_dev_id, hi_u32 call_chn_id, hi_voi…
69 typedef hi_u32 hifb_layer_id; /* start from 0 */
72 hi_bool is_hd_layer(hi_u32 layer_id);
73 hi_bool is_sd_layer(hi_u32 layer_id);
74 hi_bool is_ad_layer(hi_u32 layer_id);
75 hi_bool is_cursor_layer(hi_u32 layer_id);
80 hi_u32 key;
85 hi_u32 key_mode; /* 0:In region; 1:Out region */
[all …]
/device/soc/hisilicon/hi3861v100/sdk_liteos/platform/drivers/dma/
Ddma.h103 #define dma_pkt_b_to_dma_addr(_virt_addr) ((hi_u32)(_virt_addr) + PKT_B_OFFSET)
104 #define dma_pkt_h_to_dma_addr(_virt_addr) ((hi_u32)(_virt_addr) + PKT_H_OFFSET)
160 hi_u32 channel_0 : 1;
161 hi_u32 channel_1 : 1;
162 hi_u32 channel_2 : 1;
163 hi_u32 channel_3 : 1;
164 hi_u32 reserved : 28;
166 hi_u32 ch_set_u32;
171 hi_u32 dma_en : 1;
172 hi_u32 master1_endianness : 1;
[all …]
/device/soc/hisilicon/common/platform/wifi/hi3881v100/driver/mac/hmac/
Dhmac_config.h37 typedef hi_u32 (*wal_config_get_func)(mac_vap_stru *pst_mac_vap, hi_u16 *pus_len, hi_u8 *puc_param);
38 typedef hi_u32 (*wal_config_set_func)(mac_vap_stru *pst_mac_vap, hi_u16 us_len, const hi_u8 *puc_pa…
73 hi_u32 hmac_vap_cfg_priv_stru_size;
74 hi_u32 frw_timeout_stru_size;
75 hi_u32 mac_key_mgmt_stru_size;
76 hi_u32 mac_pmkid_cache_stru_size;
77 hi_u32 mac_curr_rateset_stru_size;
78 hi_u32 hmac_vap_stru_size;
83 hi_u32 reg_info_num;
84 hi_u32 flag;
[all …]
/device/soc/hisilicon/common/platform/wifi/hi3881v100/driver/include/
Dhi_task.h37 hi_u32 id; /* *< Task ID.CNcomment:任务ID CNend */
42 hi_u32 event_stru[3]; /* *< Event: 3 nums.CNcomment:3个事件CNend */
43 hi_u32 event_mask; /* *< Event mask.CNcomment:事件掩码CNend */
44 hi_u32 stack_size; /* *< Task stack size.CNcomment:栈大小CNend */
45 hi_u32 top_of_stack; /* *< Task stack top.CNcomment:栈顶CNend */
46 hi_u32 bottom_of_stack; /* *< Task stack bottom.CNcomment:栈底CNend */
47 hi_u32 mstatus; /* *< Task current mstatus.CNcomment:当前mstatusCNend */
48 hi_u32 mepc; /* *< Task current mepc.CNcomment:当前mepc.CNend */
49 hi_u32 tp; /* *< Task current tp.CNcomment:当前tp.CNend */
50 hi_u32 ra; /* *< Task current ra.CNcomment:当前ra.CNend */
[all …]
/device/soc/hisilicon/hi3516dv300/sdk_linux/drv/mpp/component/hdmi/src/mkp/hal/phy/hisiv100/regs/
Dhdmi_reg_dphy.c37 hi_s32 hdmi_reg_sscin_bypass_en_set(hi_u32 reg_sscin_bypass_en) in hdmi_reg_sscin_bypass_en_set()
39 hi_u32 *reg_addr = NULL; in hdmi_reg_sscin_bypass_en_set()
42 reg_addr = (hi_u32 *)&(g_hdmi2tx_dphy_regs->ssc_in_set.u32); in hdmi_reg_sscin_bypass_en_set()
50 hi_s32 hdmi_reg_pllfbmash111_en_set(hi_u32 reg_pllfbmash111_en) in hdmi_reg_pllfbmash111_en_set()
52 hi_u32 *reg_addr = NULL; in hdmi_reg_pllfbmash111_en_set()
55 reg_addr = (hi_u32 *)&(g_hdmi2tx_dphy_regs->ssc_in_set.u32); in hdmi_reg_pllfbmash111_en_set()
63 hi_s32 hdmi_reg_dphy_rst_set(hi_u32 reg_rst) in hdmi_reg_dphy_rst_set()
65 hi_u32 *reg_addr = NULL; in hdmi_reg_dphy_rst_set()
68 reg_addr = (hi_u32 *)&(g_hdmi2tx_dphy_regs->dphy_rst.u32); in hdmi_reg_dphy_rst_set()
76 hi_s32 hdmi_reg_aphy_data_clk_height_set(hi_u32 reg_aphy_data_clk_h) in hdmi_reg_aphy_data_clk_height_set()
[all …]
/device/soc/hisilicon/hi3516dv300/sdk_liteos/include/adapt/
Dhi_comm_video_adapt.h37 hi_u32 top_width;
38 hi_u32 bottom_width;
39 hi_u32 left_width;
40 hi_u32 right_width;
41 hi_u32 color;
50 hi_u32 width;
51 hi_u32 height;
57 hi_u32 width;
58 hi_u32 height;
62 hi_u32 region_num; /* W; count of the region */
[all …]
/device/soc/hisilicon/hi3516dv300/sdk_linux/include/adapt/
Dhi_comm_video_adapt.h37 hi_u32 top_width;
38 hi_u32 bottom_width;
39 hi_u32 left_width;
40 hi_u32 right_width;
41 hi_u32 color;
50 hi_u32 width;
51 hi_u32 height;
57 hi_u32 width;
58 hi_u32 height;
62 hi_u32 region_num; /* W; count of the region */
[all …]
/device/soc/hisilicon/hi3516dv300/sdk_linux/drv/mpp/cbb/include/adapt/
Dhi_comm_video_adapt.h40 hi_u32 top_width;
41 hi_u32 bottom_width;
42 hi_u32 left_width;
43 hi_u32 right_width;
44 hi_u32 color;
53 hi_u32 width;
54 hi_u32 height;
60 hi_u32 width;
61 hi_u32 height;
65 hi_u32 region_num; /* W; count of the region */
[all …]
/device/soc/hisilicon/hi3516dv300/sdk_linux/drv/mpp/component/hifb/drv/hi3516cv500/
Dhifb_graphic_hal.h35 hi_void fb_hal_write_reg(hi_u32 *address, hi_u32 value);
39 hi_void hal_sys_set_arb_mode(hi_u32 mode);
40 hi_void hal_sys_set_rd_bus_id(hi_u32 mode);
41 hi_void hal_sys_vdp_reset_clk(hi_u32 sel);
51 hi_bool hal_disp_get_int_state_vcnt(hal_disp_outputchannel chan, hi_u32 *vcnt);
55 hi_bool hal_disp_set_intf_ctrl(hal_disp_intf intf, hi_u32 *ctrl_info);
62 hi_bool hal_disp_set_vt_thd_mode(hal_disp_outputchannel chan, hi_u32 field_mode);
64 hi_bool hal_disp_set_vt_thd(hal_disp_outputchannel chan, hi_u32 vtthd);
66 hi_bool fb_hal_disp_set_int_mask(hi_u32 mask_en);
67 hi_bool fb_hal_disp_clr_int_mask(hi_u32 mask_en);
[all …]
/device/soc/hisilicon/hi3516dv300/sdk_linux/drv/mpp/component/hdmi/src/mkp/hal/ctrl/hisiv100/regs/
Dhdmi_reg_video_path.c39 hi_u32 *reg_addr = NULL; in hdmi_reg_sync_polarity_set()
42 reg_addr = (hi_u32 *)&(g_video_path_regs->tim_gen_ctrl.u32); in hdmi_reg_sync_polarity_set()
50 hi_u32 hdmi_reg_sync_polarity_get(hi_void) in hdmi_reg_sync_polarity_get()
52 hi_u32 *reg_addr = NULL; in hdmi_reg_sync_polarity_get()
55 reg_addr = (hi_u32 *)&(g_video_path_regs->tim_gen_ctrl.u32); in hdmi_reg_sync_polarity_get()
62 hi_u32 *reg_addr = NULL; in hdmi_reg_timing_sel_set()
65 reg_addr = (hi_u32 *)&(g_video_path_regs->tim_gen_ctrl.u32); in hdmi_reg_timing_sel_set()
73 hi_u32 hdmi_reg_timing_sel_get(hi_void) in hdmi_reg_timing_sel_get()
75 hi_u32 *reg_addr = NULL; in hdmi_reg_timing_sel_get()
78 reg_addr = (hi_u32 *)&(g_video_path_regs->tim_gen_ctrl.u32); in hdmi_reg_timing_sel_get()
[all …]

12345678910>>...28