Home
last modified time | relevance | path

Searched refs:PLL_DPLL (Results 1 – 24 of 24) sorted by relevance

/kernel/linux/linux-5.10/include/dt-bindings/clock/
Drk3036-cru.h12 #define PLL_DPLL 2 macro
Drk3188-cru-common.h12 #define PLL_DPLL 2 macro
Drk3128-cru.h12 #define PLL_DPLL 2 macro
Drk3228-cru.h12 #define PLL_DPLL 2 macro
Drv1108-cru.h12 #define PLL_DPLL 1 macro
Dpx30-cru.h8 #define PLL_DPLL 2 macro
Drk3328-cru.h12 #define PLL_DPLL 2 macro
Drk3308-cru.h12 #define PLL_DPLL 2 macro
Drk3368-cru.h12 #define PLL_DPLL 3 macro
Drk3288-cru.h12 #define PLL_DPLL 2 macro
Drk3399-cru.h13 #define PLL_DPLL 3 macro
/kernel/linux/linux-5.10/drivers/clk/rockchip/
Dclk-rk3188.c216 [dpll] = PLL(pll_rk3066, PLL_DPLL, "dpll", mux_pll_p, 0, RK2928_PLL_CON(4),
227 [dpll] = PLL(pll_rk3066, PLL_DPLL, "dpll", mux_pll_p, 0, RK2928_PLL_CON(4),
Dclk-rk3036.c137 [dpll] = PLL(pll_rk3036, PLL_DPLL, "dpll", mux_pll_p, 0, RK2928_PLL_CON(4),
Dclk-rk3128.c160 [dpll] = PLL(pll_rk3036, PLL_DPLL, "dpll", mux_pll_p, 0, RK2928_PLL_CON(4),
Dclk-rk3228.c170 [dpll] = PLL(pll_rk3036, PLL_DPLL, "dpll", mux_pll_p, 0, RK2928_PLL_CON(3),
Dclk-rk3328.c217 [dpll] = PLL(pll_rk3328, PLL_DPLL, "dpll", mux_pll_p,
Dclk-rv1108.c155 [dpll] = PLL(pll_rk3399, PLL_DPLL, "dpll", mux_pll_p, 0, RV1108_PLL_CON(8),
Dclk-rk3368.c134 [dpll] = PLL(pll_rk3066, PLL_DPLL, "dpll", mux_pll_p, 0, RK3368_PLL_CON(8),
Dclk-rk3288.c227 [dpll] = PLL(pll_rk3066, PLL_DPLL, "dpll", mux_pll_p, 0, RK3288_PLL_CON(4),
Dclk-px30.c187 [dpll] = PLL(pll_rk3328, PLL_DPLL, "dpll", mux_pll_p,
Dclk-rk3308.c182 [dpll] = PLL(pll_rk3328, PLL_DPLL, "dpll", mux_pll_p,
Dclk-rk3399.c223 [dpll] = PLL(pll_rk3399, PLL_DPLL, "dpll", mux_pll_p, 0, RK3399_PLL_CON(16),
/kernel/linux/linux-5.10/arch/arm/boot/dts/
Drk3036.dtsi222 assigned-clock-parents = <&cru PLL_DPLL>;
/kernel/linux/patches/linux-5.10/yangfan_patch/
Ddrivers.patch1892 [dpll] = PLL(pll_rk3399, PLL_DPLL, "dpll", mux_pll_p, 0, RK3399_PLL_CON(16),