Searched refs:clear_state_gpu_addr (Results 1 – 11 of 11) sorted by relevance
/kernel/linux/linux-5.10/drivers/gpu/drm/amd/amdgpu/ |
D | amdgpu_rlc.c | 135 &adev->gfx.rlc.clear_state_gpu_addr, in amdgpu_gfx_rlc_init_csb() 267 &adev->gfx.rlc.clear_state_gpu_addr, in amdgpu_gfx_rlc_fini()
|
D | amdgpu_rlc.h | 143 uint64_t clear_state_gpu_addr; member
|
D | gfx_v6_0.c | 2403 &adev->gfx.rlc.clear_state_gpu_addr, in gfx_v6_0_rlc_init() 2413 reg_list_mc_addr = adev->gfx.rlc.clear_state_gpu_addr + 256; in gfx_v6_0_rlc_init() 2825 WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8); in gfx_v6_0_init_gfx_cgpg() 2932 WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8); in gfx_v6_0_init_pg() 2940 WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8); in gfx_v6_0_init_pg()
|
D | gfx_v7_0.c | 3895 WREG32(mmRLC_GPM_SCRATCH_DATA, upper_32_bits(adev->gfx.rlc.clear_state_gpu_addr)); in gfx_v7_0_init_gfx_cgpg() 3896 WREG32(mmRLC_GPM_SCRATCH_DATA, lower_32_bits(adev->gfx.rlc.clear_state_gpu_addr)); in gfx_v7_0_init_gfx_cgpg() 4554 &adev->gfx.rlc.clear_state_gpu_addr, in gfx_v7_0_sw_fini()
|
D | gfx_v10_0.c | 4028 &adev->gfx.rlc.clear_state_gpu_addr, in gfx_v10_0_rlc_fini() 4859 adev->gfx.rlc.clear_state_gpu_addr >> 32); in gfx_v10_0_init_csb() 4861 adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc); in gfx_v10_0_init_csb() 4865 adev->gfx.rlc.clear_state_gpu_addr >> 32); in gfx_v10_0_init_csb() 4867 adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc); in gfx_v10_0_init_csb()
|
D | gfx_v8_0.c | 2095 &adev->gfx.rlc.clear_state_gpu_addr, in gfx_v8_0_sw_fini() 3904 adev->gfx.rlc.clear_state_gpu_addr >> 32); in gfx_v8_0_init_csb() 3906 adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc); in gfx_v8_0_init_csb()
|
D | gfx_v9_0.c | 2669 adev->gfx.rlc.clear_state_gpu_addr >> 32); in gfx_v9_0_init_csb() 2671 adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc); in gfx_v9_0_init_csb()
|
/kernel/linux/linux-5.10/drivers/gpu/drm/radeon/ |
D | evergreen.c | 4267 &rdev->rlc.clear_state_gpu_addr); in sumo_rlc_init() 4286 reg_list_mc_addr = rdev->rlc.clear_state_gpu_addr + 256; in sumo_rlc_init() 4293 reg_list_mc_addr = rdev->rlc.clear_state_gpu_addr + (reg_list_blk_index * 4); in sumo_rlc_init() 4413 WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8); in evergreen_rlc_resume()
|
D | si.c | 5289 WREG32(RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8); in si_init_gfx_cgpg() 5786 WREG32(RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8); in si_init_pg() 5792 WREG32(RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8); in si_init_pg()
|
D | radeon.h | 999 uint64_t clear_state_gpu_addr; member
|
D | cik.c | 6629 WREG32(RLC_GPM_SCRATCH_DATA, upper_32_bits(rdev->rlc.clear_state_gpu_addr)); in cik_init_gfx_cgpg() 6630 WREG32(RLC_GPM_SCRATCH_DATA, lower_32_bits(rdev->rlc.clear_state_gpu_addr)); in cik_init_gfx_cgpg()
|