Lines Matching +full:0 +full:xd00000
22 #clock-cells = <0>;
29 #clock-cells = <0>;
37 #size-cells = <0>;
39 CPU0: cpu@0 {
42 reg = <0x0 0x0>;
56 reg = <0x0 0x1>;
66 reg = <0x0 0x100>;
80 reg = <0x0 0x101>;
112 CPU_SLEEP_0: cpu-sleep-0 {
115 arm,psci-suspend-param = <0x00000004>;
126 qcom,dload-mode = <&tcsr 0x13000>;
132 syscon = <&tcsr_mutex_regs 0 0x1000>;
139 reg = <0 0 0 0>;
153 reg = <0x0 0x91500000 0x0 0x200000>;
158 reg = <0x0 0x90b00000 0x0 0xa00000>;
163 reg = <0x0 0x90400000 0x0 0x700000>;
168 reg = <0x0 0x8ea00000 0x0 0x1a00000>;
173 reg = <0x0 0x88800000 0x0 0x6200000>;
178 reg = <0x0 0x86000000 0x0 0x200000>;
183 reg = <0x0 0x85800000 0x0 0x800000>;
188 reg = <0x0 0x86200000 0x0 0x2600000>;
195 size = <0x0 0x200000>;
196 alloc-ranges = <0x0 0xa0000000 0x0 0x2000000>;
205 reg = <0x0 0x90b00000 0x0 0xa00000>;
217 mboxes = <&apcs_glb 0>;
274 interrupts = <0 158 IRQ_TYPE_EDGE_RISING>;
278 qcom,local-pid = <0>;
302 qcom,local-pid = <0>;
326 qcom,local-pid = <0>;
344 ranges = <0 0 0 0xffffffff>;
349 reg = <0x00034000 0x488>;
367 reg = <0x00035000 0x130>,
368 <0x00035200 0x200>,
369 <0x00035400 0x1dc>;
370 #phy-cells = <0>;
380 reg = <0x00036000 0x130>,
381 <0x00036200 0x200>,
382 <0x00036400 0x1dc>;
383 #phy-cells = <0>;
393 reg = <0x00037000 0x130>,
394 <0x00037200 0x200>,
395 <0x00037400 0x1dc>;
396 #phy-cells = <0>;
408 reg = <0x00068000 0x6000>;
413 reg = <0x00074000 0x8ff>;
418 reg = <0x24e 0x2>;
423 reg = <0x24f 0x1>;
428 reg = <0x133 0x1>;
435 reg = <0x00083000 0x1000>;
445 reg = <0x00300000 0x90000>;
453 reg = <0x004a9000 0x1000>, /* TM */
454 <0x004a8000 0x1000>; /* SROT */
464 reg = <0x004ad000 0x1000>, /* TM */
465 <0x004ac000 0x1000>; /* SROT */
475 reg = <0x00740000 0x20000>;
480 reg = <0x007a0000 0x18000>;
488 reg = <0x008c0000 0x40000>;
504 reg = <0x00900000 0x1000>,
505 <0x009b0000 0x1040>,
506 <0x009b8000 0x1040>;
526 reg = <0x00901000 0x90000>;
530 interrupts = <0 IRQ_TYPE_LEVEL_HIGH>;
543 iommus = <&mdp_smmu 0>;
547 #size-cells = <0>;
549 port@0 {
550 reg = <0>;
560 reg = <0x009a0000 0x50c>,
561 <0x00070000 0x6158>,
562 <0x009e0000 0xfff>;
588 #size-cells = <0>;
590 port@0 {
591 reg = <0>;
600 #phy-cells = <0>;
602 reg = <0x009a0600 0x1c4>,
603 <0x009a0a00 0x124>,
604 <0x009a0c00 0x124>,
605 <0x009a0e00 0x124>,
606 <0x009a1000 0x124>,
607 <0x009a1200 0x0c8>;
625 reg = <0x00b00000 0x3f000>;
628 interrupts = <0 300 IRQ_TYPE_LEVEL_HIGH>;
643 iommus = <&adreno_smmu 0>;
654 * 624Mhz is only available on speed bins 0 and 3.
655 * 560Mhz is only available on speed bins 0, 2 and 3.
660 opp-supported-hw = <0x09>;
664 opp-supported-hw = <0x0d>;
668 opp-supported-hw = <0xFF>;
672 opp-supported-hw = <0xFF>;
676 opp-supported-hw = <0xFF>;
680 opp-supported-hw = <0xFF>;
684 opp-supported-hw = <0xFF>;
695 reg = <0x01010000 0x300000>;
698 gpio-ranges = <&msmgpio 0 0 150>;
706 reg = <0x0400f000 0x1000>,
707 <0x04400000 0x800000>,
708 <0x04c00000 0x800000>,
709 <0x05800000 0x200000>,
710 <0x0400a000 0x002100>;
714 qcom,ee = <0>;
715 qcom,channel = <0>;
717 #size-cells = <0>;
722 agnoc@0 {
733 bus-range = <0x00 0xff>;
736 reg = <0x00600000 0x2000>,
737 <0x0c000000 0xf1d>,
738 <0x0c000f20 0xa8>,
739 <0x0c100000 0x100000>;
747 ranges = <0x01000000 0x0 0x0c200000 0x0c200000 0x0 0x100000>,
748 <0x02000000 0x0 0x0c300000 0x0c300000 0x0 0xd00000>;
753 interrupt-map-mask = <0 0 0 0x7>;
754 interrupt-map = <0 0 0 1 &intc 0 244 IRQ_TYPE_LEVEL_HIGH>, /* int_a */
755 <0 0 0 2 &intc 0 245 IRQ_TYPE_LEVEL_HIGH>, /* int_b */
756 <0 0 0 3 &intc 0 247 IRQ_TYPE_LEVEL_HIGH>, /* int_c */
757 <0 0 0 4 &intc 0 248 IRQ_TYPE_LEVEL_HIGH>; /* int_d */
760 pinctrl-0 = <&pcie0_clkreq_default &pcie0_perst_default &pcie0_wake_default>;
763 linux,pci-domain = <0>;
782 bus-range = <0x00 0xff>;
787 reg = <0x00608000 0x2000>,
788 <0x0d000000 0xf1d>,
789 <0x0d000f20 0xa8>,
790 <0x0d100000 0x100000>;
799 ranges = <0x01000000 0x0 0x0d200000 0x0d200000 0x0 0x100000>,
800 <0x02000000 0x0 0x0d300000 0x0d300000 0x0 0xd00000>;
805 interrupt-map-mask = <0 0 0 0x7>;
806 interrupt-map = <0 0 0 1 &intc 0 272 IRQ_TYPE_LEVEL_HIGH>, /* int_a */
807 <0 0 0 2 &intc 0 273 IRQ_TYPE_LEVEL_HIGH>, /* int_b */
808 <0 0 0 3 &intc 0 274 IRQ_TYPE_LEVEL_HIGH>, /* int_c */
809 <0 0 0 4 &intc 0 275 IRQ_TYPE_LEVEL_HIGH>; /* int_d */
812 pinctrl-0 = <&pcie1_clkreq_default &pcie1_perst_default &pcie1_wake_default>;
833 bus-range = <0x00 0xff>;
836 reg = <0x00610000 0x2000>,
837 <0x0e000000 0xf1d>,
838 <0x0e000f20 0xa8>,
839 <0x0e100000 0x100000>;
848 ranges = <0x01000000 0x0 0x0e200000 0x0e200000 0x0 0x100000>,
849 <0x02000000 0x0 0x0e300000 0x0e300000 0x0 0x1d00000>;
856 interrupt-map-mask = <0 0 0 0x7>;
857 interrupt-map = <0 0 0 1 &intc 0 142 IRQ_TYPE_LEVEL_HIGH>, /* int_a */
858 <0 0 0 2 &intc 0 143 IRQ_TYPE_LEVEL_HIGH>, /* int_b */
859 <0 0 0 3 &intc 0 144 IRQ_TYPE_LEVEL_HIGH>, /* int_c */
860 <0 0 0 4 &intc 0 145 IRQ_TYPE_LEVEL_HIGH>; /* int_d */
863 pinctrl-0 = <&pcie2_clkreq_default &pcie2_perst_default &pcie2_wake_default>;
883 reg = <0x00624000 0x2500>;
917 <0 0>,
918 <0 0>,
919 <0 0>,
920 <0 0>,
922 <0 0>,
923 <0 0>,
924 <0 0>,
925 <0 0>,
926 <0 0>;
939 reg = <0x00627000 0x1c4>;
947 resets = <&ufshc 0>;
952 reg = <0x627400 0x12c>,
953 <0x627600 0x200>,
954 <0x627c00 0x1b4>;
955 #phy-cells = <0>;
961 reg = <0x00a34000 0x1000>,
962 <0x00a00030 0x4>,
963 <0x00a35000 0x1000>,
964 <0x00a00038 0x4>,
965 <0x00a36000 0x1000>,
966 <0x00a00040 0x4>,
967 <0x00a30000 0x100>,
968 <0x00a30400 0x100>,
969 <0x00a30800 0x100>,
970 <0x00a30c00 0x100>,
971 <0x00a31000 0x500>,
972 <0x00a00020 0x10>,
973 <0x00a10000 0x1000>,
974 <0x00a14000 0x1000>;
1083 iommus = <&vfe_smmu 0>,
1090 #size-cells = <0>;
1097 #size-cells = <0>;
1098 reg = <0xa0c000 0x1000>;
1113 pinctrl-0 = <&cci0_default &cci1_default>;
1116 cci_i2c0: i2c-bus@0 {
1117 reg = <0>;
1120 #size-cells = <0>;
1127 #size-cells = <0>;
1133 reg = <0x00b40000 0x10000>;
1150 reg = <0x00c00000 0xff000>;
1158 iommus = <&venus_smmu 0x00>,
1159 <&venus_smmu 0x01>,
1160 <&venus_smmu 0x0a>,
1161 <&venus_smmu 0x07>,
1162 <&venus_smmu 0x0e>,
1163 <&venus_smmu 0x0f>,
1164 <&venus_smmu 0x08>,
1165 <&venus_smmu 0x09>,
1166 <&venus_smmu 0x0b>,
1167 <&venus_smmu 0x0c>,
1168 <&venus_smmu 0x0d>,
1169 <&venus_smmu 0x10>,
1170 <&venus_smmu 0x11>,
1171 <&venus_smmu 0x21>,
1172 <&venus_smmu 0x28>,
1173 <&venus_smmu 0x29>,
1174 <&venus_smmu 0x2b>,
1175 <&venus_smmu 0x2c>,
1176 <&venus_smmu 0x2d>,
1177 <&venus_smmu 0x31>;
1198 reg = <0x00d00000 0x10000>;
1214 reg = <0x00d40000 0x20000>;
1234 reg = <0x00da0000 0x10000>;
1250 reg = <0x01600000 0x20000>;
1276 reg = <0x3002000 0x1000>,
1277 <0x8280000 0x180000>;
1295 reg = <0x3020000 0x1000>;
1312 reg = <0x3021000 0x1000>;
1319 #size-cells = <0>;
1342 reg = <0x3022000 0x1000>;
1349 #size-cells = <0>;
1372 reg = <0x3023000 0x1000>;
1390 reg = <0x3025000 0x1000>;
1397 #size-cells = <0>;
1399 port@0 {
1400 reg = <0>;
1436 reg = <0x3026000 0x1000>;
1452 #size-cells = <0>;
1454 port@0 {
1455 reg = <0>;
1474 reg = <0x3027000 0x1000>;
1500 reg = <0x3028000 0x1000>;
1518 reg = <0x3810000 0x1000>;
1528 reg = <0x3840000 0x1000>;
1547 reg = <0x3910000 0x1000>;
1557 reg = <0x3940000 0x1000>;
1574 funnel@39b0000 { /* APSS Funnel 0 */
1576 reg = <0x39b0000 0x1000>;
1583 #size-cells = <0>;
1585 port@0 {
1586 reg = <0>;
1612 reg = <0x3a10000 0x1000>;
1622 reg = <0x3a40000 0x1000>;
1641 reg = <0x3b10000 0x1000>;
1651 reg = <0x3b40000 0x1000>;
1670 reg = <0x3bb0000 0x1000>;
1677 #size-cells = <0>;
1679 port@0 {
1680 reg = <0>;
1706 reg = <0x3bc0000 0x1000>;
1713 #size-cells = <0>;
1715 port@0 {
1716 reg = <0>;
1743 reg = <0x06400000 0x90000>;
1749 reg = <0x06af8800 0x400>;
1770 reg = <0x06a00000 0xcc00>;
1771 interrupts = <0 131 IRQ_TYPE_LEVEL_HIGH>;
1781 reg = <0x07410000 0x1c4>;
1798 reg = <0x07410200 0x200>,
1799 <0x07410400 0x130>,
1800 <0x07410600 0x1a8>;
1801 #phy-cells = <0>;
1811 reg = <0x07411000 0x180>;
1812 #phy-cells = <0>;
1825 reg = <0x07412000 0x180>;
1826 #phy-cells = <0>;
1840 reg = <0x074a4900 0x314>, <0x074a4000 0x800>;
1843 interrupts = <0 125 IRQ_TYPE_LEVEL_HIGH>,
1844 <0 221 IRQ_TYPE_LEVEL_HIGH>;
1856 reg = <0x07570000 0x1000>;
1866 reg = <0x07575000 0x600>;
1872 pinctrl-0 = <&blsp1_spi0_default>;
1875 #size-cells = <0>;
1881 reg = <0x07577000 0x1000>;
1887 pinctrl-0 = <&blsp1_i2c2_default>;
1890 #size-cells = <0>;
1896 reg = <0x075b0000 0x1000>;
1906 reg = <0x075b1000 0x1000>;
1916 reg = <0x075b5000 0x1000>;
1922 pinctrl-0 = <&blsp2_i2c0_default>;
1925 #size-cells = <0>;
1931 reg = <0x075b6000 0x1000>;
1937 pinctrl-0 = <&blsp2_i2c1_default>;
1940 #size-cells = <0>;
1946 reg = <0x075ba000 0x600>;
1952 pinctrl-0 = <&blsp2_spi5_default>;
1955 #size-cells = <0>;
1961 reg = <0x076f8800 0x400>;
1981 reg = <0x07600000 0xcc00>;
1982 interrupts = <0 138 IRQ_TYPE_LEVEL_HIGH>;
1993 reg = <0x09184000 0x32000>;
1995 interrupts = <0 164 IRQ_TYPE_LEVEL_HIGH>;
2003 reg = <0x091c0000 0x2C000>;
2005 interrupts = <0 163 IRQ_TYPE_LEVEL_HIGH>;
2010 #size-cells = <0>;
2018 reg = <0 0>;
2022 pinctrl-0 = <&cdc_reset_active &wcd_intr_default>;
2026 reg = <1 0>;
2034 reset-gpios = <&msmgpio 64 0>;
2045 reg = <0x09300000 0x80000>;
2047 interrupts-extended = <&intc 0 162 IRQ_TYPE_EDGE_RISING>,
2048 <&smp2p_adsp_in 0 IRQ_TYPE_EDGE_RISING>,
2060 qcom,smem-states = <&smp2p_adsp_out 0>;
2071 #size-cells = <0>;
2078 #size-cells = <0>;
2091 #size-cells = <0>;
2105 #size-cells = <0>;
2116 #sound-dai-cells = <0>;
2126 reg = <0x09820000 0x1000>;
2136 reg = <0x09840000 0x1000>;
2140 frame-number = <0>;
2143 reg = <0x09850000 0x1000>,
2144 <0x09860000 0x1000>;
2150 reg = <0x09870000 0x1000>;
2157 reg = <0x09880000 0x1000>;
2164 reg = <0x09890000 0x1000>;
2171 reg = <0x098a0000 0x1000>;
2178 reg = <0x098b0000 0x1000>;
2185 reg = <0x098c0000 0x1000>;
2192 reg = <0x09a10000 0x1000>;
2200 redistributor-stride = <0x0 0x40000>;
2201 reg = <0x09bc0000 0x10000>,
2202 <0x09c00000 0x100000>;