Lines Matching +full:0 +full:xf04
13 u8 mac_addr[ETH_ALEN]; /* 0xd0 */
21 u8 ltr_cap; /* 0xe3 */
26 u8 res0:2; /* 0xf4 */
50 u8 res0[0x0e];
55 u8 channel_plan; /* 0xb8 */
59 u8 pa_type; /* 0xbc */
60 u8 lna_type_2g[2]; /* 0xbd */
70 u8 rf_antenna_option; /* 0xc9 */
82 /* 0xC00-0xCFF and 0xE00-0xEFF have the same layout */ in _rtw_write32s_mask()
84 rtw_write32_mask(rtwdev, addr + 0x200, mask, data); in _rtw_write32s_mask()
89 BUILD_BUG_ON((addr) < 0xC00 || (addr) >= 0xD00); \
92 } while (0)
95 #define WLAN_SLOT_TIME 0x09
96 #define WLAN_PIFS_TIME 0x19
97 #define WLAN_SIFS_CCK_CONT_TX 0xA
98 #define WLAN_SIFS_OFDM_CONT_TX 0xE
99 #define WLAN_SIFS_CCK_TRX 0x10
100 #define WLAN_SIFS_OFDM_TRX 0x10
101 #define WLAN_VO_TXOP_LIMIT 0x186
102 #define WLAN_VI_TXOP_LIMIT 0x3BC
103 #define WLAN_RDG_NAV 0x05
104 #define WLAN_TXOP_NAV 0x1B
105 #define WLAN_CCK_RX_TSF 0x30
106 #define WLAN_OFDM_RX_TSF 0x30
107 #define WLAN_TBTT_PROHIBIT 0x04
108 #define WLAN_TBTT_HOLD_TIME 0x064
109 #define WLAN_DRV_EARLY_INT 0x04
110 #define WLAN_BCN_DMA_TIME 0x02
112 #define WLAN_RX_FILTER0 0x0FFFFFFF
113 #define WLAN_RX_FILTER2 0xFFFF
114 #define WLAN_RCR_CFG 0xE400220E
118 #define WLAN_AMPDU_MAX_TIME 0x70
119 #define WLAN_RTS_LEN_TH 0xFF
120 #define WLAN_RTS_TX_TIME_TH 0x08
121 #define WLAN_MAX_AGG_PKT_LIMIT 0x20
122 #define WLAN_RTS_MAX_AGG_PKT_LIMIT 0x20
123 #define FAST_EDCA_VO_TH 0x06
124 #define FAST_EDCA_VI_TH 0x06
125 #define FAST_EDCA_BE_TH 0x06
126 #define FAST_EDCA_BK_TH 0x06
127 #define WLAN_BAR_RETRY_LIMIT 0x01
128 #define WLAN_RA_TRY_RATE_AGG_LIMIT 0x08
130 #define WLAN_TX_FUNC_CFG1 0x30
131 #define WLAN_TX_FUNC_CFG2 0x30
132 #define WLAN_MAC_OPT_NORM_FUNC1 0x98
133 #define WLAN_MAC_OPT_LB_FUNC1 0x80
134 #define WLAN_MAC_OPT_FUNC2 0xb0810041
146 #define WLAN_PRE_TXCNT_TIME_TH 0x1E4
150 le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(15, 8))
154 le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(15, 8))
156 le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(23, 16))
158 le32_get_bits(*((__le32 *)(phy_stat) + 0x03), GENMASK(29, 28))
160 le32_get_bits(*((__le32 *)(phy_stat) + 0x01), GENMASK(11, 8))
162 le32_get_bits(*((__le32 *)(phy_stat) + 0x01), GENMASK(15, 12))
164 le32_get_bits(*((__le32 *)(phy_stat) + 0x04), GENMASK(7, 0))
166 le32_get_bits(*((__le32 *)(phy_stat) + 0x04), GENMASK(15, 8))
168 le32_get_bits(*((__le32 *)(phy_stat) + 0x05), GENMASK(7, 0))
170 le32_get_bits(*((__le32 *)(phy_stat) + 0x05), GENMASK(15, 8))
172 le32_get_bits(*((__le32 *)(phy_stat) + 0x06), GENMASK(7, 0))
174 le32_get_bits(*((__le32 *)(phy_stat) + 0x06), GENMASK(15, 8))
176 #define REG_INIRTS_RATE_SEL 0x0480
177 #define REG_HTSTFWT 0x800
178 #define REG_RXPSEL 0x808
180 #define REG_TXPSEL 0x80c
181 #define REG_RXCCAMSK 0x814
182 #define REG_CCASEL 0x82c
183 #define REG_PDMFTH 0x830
184 #define REG_CCA2ND 0x838
185 #define REG_L1WT 0x83c
186 #define REG_L1PKWT 0x840
187 #define REG_MRC 0x850
188 #define REG_CLKTRK 0x860
189 #define REG_ADCCLK 0x8ac
190 #define REG_ADC160 0x8c4
191 #define REG_ADC40 0x8c8
192 #define REG_CHFIR 0x8f0
193 #define REG_CDDTXP 0x93c
194 #define REG_TXPSEL1 0x940
195 #define REG_ACBB0 0x948
196 #define REG_ACBBRXFIR 0x94c
197 #define REG_ACGG2TBL 0x958
198 #define REG_FAS 0x9a4
199 #define REG_RXSB 0xa00
200 #define REG_ADCINI 0xa04
201 #define REG_PWRTH 0xa08
202 #define REG_TXSF2 0xa24
203 #define REG_TXSF6 0xa28
204 #define REG_FA_CCK 0xa5c
205 #define REG_RXDESC 0xa2c
206 #define REG_ENTXCCK 0xa80
207 #define REG_PWRTH2 0xaa8
208 #define REG_CSRATIO 0xaaa
209 #define REG_TXFILTER 0xaac
210 #define REG_CNTRST 0xb58
211 #define REG_AGCTR_A 0xc08
212 #define REG_TXSCALE_A 0xc1c
213 #define REG_TXDFIR 0xc20
214 #define REG_RXIGI_A 0xc50
215 #define REG_TXAGCIDX 0xc94
216 #define REG_TRSW 0xca0
217 #define REG_RFESEL0 0xcb0
218 #define REG_RFESEL8 0xcb4
219 #define REG_RFECTL 0xcb8
220 #define REG_RFEINV 0xcbc
221 #define REG_AGCTR_B 0xe08
222 #define REG_RXIGI_B 0xe50
223 #define REG_CRC_CCK 0xf04
224 #define REG_CRC_OFDM 0xf14
225 #define REG_CRC_HT 0xf10
226 #define REG_CRC_VHT 0xf0c
227 #define REG_CCA_OFDM 0xf08
228 #define REG_FA_OFDM 0xf48
229 #define REG_CCA_CCK 0xfcc
230 #define REG_ANTWT 0x1904
231 #define REG_IQKFAILMSK 0x1bf0
234 #define SAMPLE_RATE_MASK GENMASK(5, 0)
235 #define SAMPLE_RATE 0x5
236 #define BT_CNT_ENABLE 0x1
238 #define BCN_PRI_EN 0x1
239 #define PTA_CTRL_PIN 0x66
240 #define DPDT_CTRL_PIN 0x77
241 #define ANTDIC_CTRL_PIN 0x88
242 #define REG_CTRL_TYPE 0x67
248 #define RF18_BAND_2G (0)