1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef __LINUX_GPIO_DRIVER_H
3 #define __LINUX_GPIO_DRIVER_H
4
5 #include <linux/device.h>
6 #include <linux/types.h>
7 #include <linux/irq.h>
8 #include <linux/irqchip/chained_irq.h>
9 #include <linux/irqdomain.h>
10 #include <linux/lockdep.h>
11 #include <linux/pinctrl/pinctrl.h>
12 #include <linux/pinctrl/pinconf-generic.h>
13
14 struct gpio_desc;
15 struct of_phandle_args;
16 struct device_node;
17 struct seq_file;
18 struct gpio_device;
19 struct module;
20 enum gpiod_flags;
21 enum gpio_lookup_flags;
22
23 struct gpio_chip;
24
25 #define GPIO_LINE_DIRECTION_IN 1
26 #define GPIO_LINE_DIRECTION_OUT 0
27
28 /**
29 * struct gpio_irq_chip - GPIO interrupt controller
30 */
31 struct gpio_irq_chip {
32 /**
33 * @chip:
34 *
35 * GPIO IRQ chip implementation, provided by GPIO driver.
36 */
37 struct irq_chip *chip;
38
39 /**
40 * @domain:
41 *
42 * Interrupt translation domain; responsible for mapping between GPIO
43 * hwirq number and Linux IRQ number.
44 */
45 struct irq_domain *domain;
46
47 /**
48 * @domain_ops:
49 *
50 * Table of interrupt domain operations for this IRQ chip.
51 */
52 const struct irq_domain_ops *domain_ops;
53
54 #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
55 /**
56 * @fwnode:
57 *
58 * Firmware node corresponding to this gpiochip/irqchip, necessary
59 * for hierarchical irqdomain support.
60 */
61 struct fwnode_handle *fwnode;
62
63 /**
64 * @parent_domain:
65 *
66 * If non-NULL, will be set as the parent of this GPIO interrupt
67 * controller's IRQ domain to establish a hierarchical interrupt
68 * domain. The presence of this will activate the hierarchical
69 * interrupt support.
70 */
71 struct irq_domain *parent_domain;
72
73 /**
74 * @child_to_parent_hwirq:
75 *
76 * This callback translates a child hardware IRQ offset to a parent
77 * hardware IRQ offset on a hierarchical interrupt chip. The child
78 * hardware IRQs correspond to the GPIO index 0..ngpio-1 (see the
79 * ngpio field of struct gpio_chip) and the corresponding parent
80 * hardware IRQ and type (such as IRQ_TYPE_*) shall be returned by
81 * the driver. The driver can calculate this from an offset or using
82 * a lookup table or whatever method is best for this chip. Return
83 * 0 on successful translation in the driver.
84 *
85 * If some ranges of hardware IRQs do not have a corresponding parent
86 * HWIRQ, return -EINVAL, but also make sure to fill in @valid_mask and
87 * @need_valid_mask to make these GPIO lines unavailable for
88 * translation.
89 */
90 int (*child_to_parent_hwirq)(struct gpio_chip *gc,
91 unsigned int child_hwirq,
92 unsigned int child_type,
93 unsigned int *parent_hwirq,
94 unsigned int *parent_type);
95
96 /**
97 * @populate_parent_alloc_arg :
98 *
99 * This optional callback allocates and populates the specific struct
100 * for the parent's IRQ domain. If this is not specified, then
101 * &gpiochip_populate_parent_fwspec_twocell will be used. A four-cell
102 * variant named &gpiochip_populate_parent_fwspec_fourcell is also
103 * available.
104 */
105 void *(*populate_parent_alloc_arg)(struct gpio_chip *gc,
106 unsigned int parent_hwirq,
107 unsigned int parent_type);
108
109 /**
110 * @child_offset_to_irq:
111 *
112 * This optional callback is used to translate the child's GPIO line
113 * offset on the GPIO chip to an IRQ number for the GPIO to_irq()
114 * callback. If this is not specified, then a default callback will be
115 * provided that returns the line offset.
116 */
117 unsigned int (*child_offset_to_irq)(struct gpio_chip *gc,
118 unsigned int pin);
119
120 /**
121 * @child_irq_domain_ops:
122 *
123 * The IRQ domain operations that will be used for this GPIO IRQ
124 * chip. If no operations are provided, then default callbacks will
125 * be populated to setup the IRQ hierarchy. Some drivers need to
126 * supply their own translate function.
127 */
128 struct irq_domain_ops child_irq_domain_ops;
129 #endif
130
131 /**
132 * @handler:
133 *
134 * The IRQ handler to use (often a predefined IRQ core function) for
135 * GPIO IRQs, provided by GPIO driver.
136 */
137 irq_flow_handler_t handler;
138
139 /**
140 * @default_type:
141 *
142 * Default IRQ triggering type applied during GPIO driver
143 * initialization, provided by GPIO driver.
144 */
145 unsigned int default_type;
146
147 /**
148 * @lock_key:
149 *
150 * Per GPIO IRQ chip lockdep class for IRQ lock.
151 */
152 struct lock_class_key *lock_key;
153
154 /**
155 * @request_key:
156 *
157 * Per GPIO IRQ chip lockdep class for IRQ request.
158 */
159 struct lock_class_key *request_key;
160
161 /**
162 * @parent_handler:
163 *
164 * The interrupt handler for the GPIO chip's parent interrupts, may be
165 * NULL if the parent interrupts are nested rather than cascaded.
166 */
167 irq_flow_handler_t parent_handler;
168
169 /**
170 * @parent_handler_data:
171 *
172 * Data associated, and passed to, the handler for the parent
173 * interrupt.
174 */
175 void *parent_handler_data;
176
177 /**
178 * @num_parents:
179 *
180 * The number of interrupt parents of a GPIO chip.
181 */
182 unsigned int num_parents;
183
184 /**
185 * @parents:
186 *
187 * A list of interrupt parents of a GPIO chip. This is owned by the
188 * driver, so the core will only reference this list, not modify it.
189 */
190 unsigned int *parents;
191
192 /**
193 * @map:
194 *
195 * A list of interrupt parents for each line of a GPIO chip.
196 */
197 unsigned int *map;
198
199 /**
200 * @threaded:
201 *
202 * True if set the interrupt handling uses nested threads.
203 */
204 bool threaded;
205
206 /**
207 * @init_hw: optional routine to initialize hardware before
208 * an IRQ chip will be added. This is quite useful when
209 * a particular driver wants to clear IRQ related registers
210 * in order to avoid undesired events.
211 */
212 int (*init_hw)(struct gpio_chip *gc);
213
214 /**
215 * @init_valid_mask: optional routine to initialize @valid_mask, to be
216 * used if not all GPIO lines are valid interrupts. Sometimes some
217 * lines just cannot fire interrupts, and this routine, when defined,
218 * is passed a bitmap in "valid_mask" and it will have ngpios
219 * bits from 0..(ngpios-1) set to "1" as in valid. The callback can
220 * then directly set some bits to "0" if they cannot be used for
221 * interrupts.
222 */
223 void (*init_valid_mask)(struct gpio_chip *gc,
224 unsigned long *valid_mask,
225 unsigned int ngpios);
226
227 /**
228 * @initialized:
229 *
230 * Flag to track GPIO chip irq member's initialization.
231 * This flag will make sure GPIO chip irq members are not used
232 * before they are initialized.
233 */
234 bool initialized;
235
236 /**
237 * @valid_mask:
238 *
239 * If not %NULL holds bitmask of GPIOs which are valid to be included
240 * in IRQ domain of the chip.
241 */
242 unsigned long *valid_mask;
243
244 /**
245 * @first:
246 *
247 * Required for static IRQ allocation. If set, irq_domain_add_simple()
248 * will allocate and map all IRQs during initialization.
249 */
250 unsigned int first;
251
252 /**
253 * @irq_enable:
254 *
255 * Store old irq_chip irq_enable callback
256 */
257 void (*irq_enable)(struct irq_data *data);
258
259 /**
260 * @irq_disable:
261 *
262 * Store old irq_chip irq_disable callback
263 */
264 void (*irq_disable)(struct irq_data *data);
265 /**
266 * @irq_unmask:
267 *
268 * Store old irq_chip irq_unmask callback
269 */
270 void (*irq_unmask)(struct irq_data *data);
271
272 /**
273 * @irq_mask:
274 *
275 * Store old irq_chip irq_mask callback
276 */
277 void (*irq_mask)(struct irq_data *data);
278 };
279
280 /**
281 * struct gpio_chip - abstract a GPIO controller
282 * @label: a functional name for the GPIO device, such as a part
283 * number or the name of the SoC IP-block implementing it.
284 * @gpiodev: the internal state holder, opaque struct
285 * @parent: optional parent device providing the GPIOs
286 * @owner: helps prevent removal of modules exporting active GPIOs
287 * @request: optional hook for chip-specific activation, such as
288 * enabling module power and clock; may sleep
289 * @free: optional hook for chip-specific deactivation, such as
290 * disabling module power and clock; may sleep
291 * @get_direction: returns direction for signal "offset", 0=out, 1=in,
292 * (same as GPIO_LINE_DIRECTION_OUT / GPIO_LINE_DIRECTION_IN),
293 * or negative error. It is recommended to always implement this
294 * function, even on input-only or output-only gpio chips.
295 * @direction_input: configures signal "offset" as input, or returns error
296 * This can be omitted on input-only or output-only gpio chips.
297 * @direction_output: configures signal "offset" as output, or returns error
298 * This can be omitted on input-only or output-only gpio chips.
299 * @get: returns value for signal "offset", 0=low, 1=high, or negative error
300 * @get_multiple: reads values for multiple signals defined by "mask" and
301 * stores them in "bits", returns 0 on success or negative error
302 * @set: assigns output value for signal "offset"
303 * @set_multiple: assigns output values for multiple signals defined by "mask"
304 * @set_config: optional hook for all kinds of settings. Uses the same
305 * packed config format as generic pinconf.
306 * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
307 * implementation may not sleep
308 * @dbg_show: optional routine to show contents in debugfs; default code
309 * will be used when this is omitted, but custom code can show extra
310 * state (such as pullup/pulldown configuration).
311 * @init_valid_mask: optional routine to initialize @valid_mask, to be used if
312 * not all GPIOs are valid.
313 * @add_pin_ranges: optional routine to initialize pin ranges, to be used when
314 * requires special mapping of the pins that provides GPIO functionality.
315 * It is called after adding GPIO chip and before adding IRQ chip.
316 * @base: identifies the first GPIO number handled by this chip;
317 * or, if negative during registration, requests dynamic ID allocation.
318 * DEPRECATION: providing anything non-negative and nailing the base
319 * offset of GPIO chips is deprecated. Please pass -1 as base to
320 * let gpiolib select the chip base in all possible cases. We want to
321 * get rid of the static GPIO number space in the long run.
322 * @ngpio: the number of GPIOs handled by this controller; the last GPIO
323 * handled is (base + ngpio - 1).
324 * @names: if set, must be an array of strings to use as alternative
325 * names for the GPIOs in this chip. Any entry in the array
326 * may be NULL if there is no alias for the GPIO, however the
327 * array must be @ngpio entries long. A name can include a single printk
328 * format specifier for an unsigned int. It is substituted by the actual
329 * number of the gpio.
330 * @can_sleep: flag must be set iff get()/set() methods sleep, as they
331 * must while accessing GPIO expander chips over I2C or SPI. This
332 * implies that if the chip supports IRQs, these IRQs need to be threaded
333 * as the chip access may sleep when e.g. reading out the IRQ status
334 * registers.
335 * @read_reg: reader function for generic GPIO
336 * @write_reg: writer function for generic GPIO
337 * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
338 * line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
339 * generic GPIO core. It is for internal housekeeping only.
340 * @reg_dat: data (in) register for generic GPIO
341 * @reg_set: output set register (out=high) for generic GPIO
342 * @reg_clr: output clear register (out=low) for generic GPIO
343 * @reg_dir_out: direction out setting register for generic GPIO
344 * @reg_dir_in: direction in setting register for generic GPIO
345 * @bgpio_dir_unreadable: indicates that the direction register(s) cannot
346 * be read and we need to rely on out internal state tracking.
347 * @bgpio_bits: number of register bits used for a generic GPIO i.e.
348 * <register width> * 8
349 * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
350 * shadowed and real data registers writes together.
351 * @bgpio_data: shadowed data register for generic GPIO to clear/set bits
352 * safely.
353 * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
354 * direction safely. A "1" in this word means the line is set as
355 * output.
356 *
357 * A gpio_chip can help platforms abstract various sources of GPIOs so
358 * they can all be accessed through a common programing interface.
359 * Example sources would be SOC controllers, FPGAs, multifunction
360 * chips, dedicated GPIO expanders, and so on.
361 *
362 * Each chip controls a number of signals, identified in method calls
363 * by "offset" values in the range 0..(@ngpio - 1). When those signals
364 * are referenced through calls like gpio_get_value(gpio), the offset
365 * is calculated by subtracting @base from the gpio number.
366 */
367 struct gpio_chip {
368 const char *label;
369 struct gpio_device *gpiodev;
370 struct device *parent;
371 struct module *owner;
372
373 int (*request)(struct gpio_chip *gc,
374 unsigned int offset);
375 void (*free)(struct gpio_chip *gc,
376 unsigned int offset);
377 int (*get_direction)(struct gpio_chip *gc,
378 unsigned int offset);
379 int (*direction_input)(struct gpio_chip *gc,
380 unsigned int offset);
381 int (*direction_output)(struct gpio_chip *gc,
382 unsigned int offset, int value);
383 int (*get)(struct gpio_chip *gc,
384 unsigned int offset);
385 int (*get_multiple)(struct gpio_chip *gc,
386 unsigned long *mask,
387 unsigned long *bits);
388 void (*set)(struct gpio_chip *gc,
389 unsigned int offset, int value);
390 void (*set_multiple)(struct gpio_chip *gc,
391 unsigned long *mask,
392 unsigned long *bits);
393 int (*set_config)(struct gpio_chip *gc,
394 unsigned int offset,
395 unsigned long config);
396 int (*to_irq)(struct gpio_chip *gc,
397 unsigned int offset);
398
399 void (*dbg_show)(struct seq_file *s,
400 struct gpio_chip *gc);
401
402 int (*init_valid_mask)(struct gpio_chip *gc,
403 unsigned long *valid_mask,
404 unsigned int ngpios);
405
406 int (*add_pin_ranges)(struct gpio_chip *gc);
407
408 int base;
409 u16 ngpio;
410 const char *const *names;
411 bool can_sleep;
412
413 #if IS_ENABLED(CONFIG_GPIO_GENERIC)
414 unsigned long (*read_reg)(void __iomem *reg);
415 void (*write_reg)(void __iomem *reg, unsigned long data);
416 bool be_bits;
417 void __iomem *reg_dat;
418 void __iomem *reg_set;
419 void __iomem *reg_clr;
420 void __iomem *reg_dir_out;
421 void __iomem *reg_dir_in;
422 bool bgpio_dir_unreadable;
423 int bgpio_bits;
424 spinlock_t bgpio_lock;
425 unsigned long bgpio_data;
426 unsigned long bgpio_dir;
427 #endif /* CONFIG_GPIO_GENERIC */
428
429 #ifdef CONFIG_GPIOLIB_IRQCHIP
430 /*
431 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
432 * to handle IRQs for most practical cases.
433 */
434
435 /**
436 * @irq:
437 *
438 * Integrates interrupt chip functionality with the GPIO chip. Can be
439 * used to handle IRQs for most practical cases.
440 */
441 struct gpio_irq_chip irq;
442 #endif /* CONFIG_GPIOLIB_IRQCHIP */
443
444 /**
445 * @valid_mask:
446 *
447 * If not %NULL holds bitmask of GPIOs which are valid to be used
448 * from the chip.
449 */
450 unsigned long *valid_mask;
451
452 #if defined(CONFIG_OF_GPIO)
453 /*
454 * If CONFIG_OF is enabled, then all GPIO controllers described in the
455 * device tree automatically may have an OF translation
456 */
457
458 /**
459 * @of_node:
460 *
461 * Pointer to a device tree node representing this GPIO controller.
462 */
463 struct device_node *of_node;
464
465 /**
466 * @of_gpio_n_cells:
467 *
468 * Number of cells used to form the GPIO specifier.
469 */
470 unsigned int of_gpio_n_cells;
471
472 /**
473 * @of_xlate:
474 *
475 * Callback to translate a device tree GPIO specifier into a chip-
476 * relative GPIO number and flags.
477 */
478 int (*of_xlate)(struct gpio_chip *gc,
479 const struct of_phandle_args *gpiospec, u32 *flags);
480
481 /**
482 * @of_gpio_ranges_fallback:
483 *
484 * Optional hook for the case that no gpio-ranges property is defined
485 * within the device tree node "np" (usually DT before introduction
486 * of gpio-ranges). So this callback is helpful to provide the
487 * necessary backward compatibility for the pin ranges.
488 */
489 int (*of_gpio_ranges_fallback)(struct gpio_chip *gc,
490 struct device_node *np);
491
492 #endif /* CONFIG_OF_GPIO */
493 };
494
495 extern const char *gpiochip_is_requested(struct gpio_chip *gc,
496 unsigned int offset);
497
498 /**
499 * for_each_requested_gpio_in_range - iterates over requested GPIOs in a given range
500 * @chip: the chip to query
501 * @i: loop variable
502 * @base: first GPIO in the range
503 * @size: amount of GPIOs to check starting from @base
504 * @label: label of current GPIO
505 */
506 #define for_each_requested_gpio_in_range(chip, i, base, size, label) \
507 for (i = 0; i < size; i++) \
508 if ((label = gpiochip_is_requested(chip, base + i)) == NULL) {} else
509
510 /* Iterates over all requested GPIO of the given @chip */
511 #define for_each_requested_gpio(chip, i, label) \
512 for_each_requested_gpio_in_range(chip, i, 0, chip->ngpio, label)
513
514 /* add/remove chips */
515 extern int gpiochip_add_data_with_key(struct gpio_chip *gc, void *data,
516 struct lock_class_key *lock_key,
517 struct lock_class_key *request_key);
518
519 /**
520 * gpiochip_add_data() - register a gpio_chip
521 * @gc: the chip to register, with gc->base initialized
522 * @data: driver-private data associated with this chip
523 *
524 * Context: potentially before irqs will work
525 *
526 * When gpiochip_add_data() is called very early during boot, so that GPIOs
527 * can be freely used, the gc->parent device must be registered before
528 * the gpio framework's arch_initcall(). Otherwise sysfs initialization
529 * for GPIOs will fail rudely.
530 *
531 * gpiochip_add_data() must only be called after gpiolib initialization,
532 * ie after core_initcall().
533 *
534 * If gc->base is negative, this requests dynamic assignment of
535 * a range of valid GPIOs.
536 *
537 * Returns:
538 * A negative errno if the chip can't be registered, such as because the
539 * gc->base is invalid or already associated with a different chip.
540 * Otherwise it returns zero as a success code.
541 */
542 #ifdef CONFIG_LOCKDEP
543 #define gpiochip_add_data(gc, data) ({ \
544 static struct lock_class_key lock_key; \
545 static struct lock_class_key request_key; \
546 gpiochip_add_data_with_key(gc, data, &lock_key, \
547 &request_key); \
548 })
549 #define devm_gpiochip_add_data(dev, gc, data) ({ \
550 static struct lock_class_key lock_key; \
551 static struct lock_class_key request_key; \
552 devm_gpiochip_add_data_with_key(dev, gc, data, &lock_key, \
553 &request_key); \
554 })
555 #else
556 #define gpiochip_add_data(gc, data) gpiochip_add_data_with_key(gc, data, NULL, NULL)
557 #define devm_gpiochip_add_data(dev, gc, data) \
558 devm_gpiochip_add_data_with_key(dev, gc, data, NULL, NULL)
559 #endif /* CONFIG_LOCKDEP */
560
gpiochip_add(struct gpio_chip * gc)561 static inline int gpiochip_add(struct gpio_chip *gc)
562 {
563 return gpiochip_add_data(gc, NULL);
564 }
565 extern void gpiochip_remove(struct gpio_chip *gc);
566 extern int devm_gpiochip_add_data_with_key(struct device *dev, struct gpio_chip *gc, void *data,
567 struct lock_class_key *lock_key,
568 struct lock_class_key *request_key);
569
570 extern struct gpio_chip *gpiochip_find(void *data,
571 int (*match)(struct gpio_chip *gc, void *data));
572
573 bool gpiochip_line_is_irq(struct gpio_chip *gc, unsigned int offset);
574 int gpiochip_reqres_irq(struct gpio_chip *gc, unsigned int offset);
575 void gpiochip_relres_irq(struct gpio_chip *gc, unsigned int offset);
576 void gpiochip_disable_irq(struct gpio_chip *gc, unsigned int offset);
577 void gpiochip_enable_irq(struct gpio_chip *gc, unsigned int offset);
578
579 /* Line status inquiry for drivers */
580 bool gpiochip_line_is_open_drain(struct gpio_chip *gc, unsigned int offset);
581 bool gpiochip_line_is_open_source(struct gpio_chip *gc, unsigned int offset);
582
583 /* Sleep persistence inquiry for drivers */
584 bool gpiochip_line_is_persistent(struct gpio_chip *gc, unsigned int offset);
585 bool gpiochip_line_is_valid(const struct gpio_chip *gc, unsigned int offset);
586
587 /* get driver data */
588 void *gpiochip_get_data(struct gpio_chip *gc);
589
590 struct bgpio_pdata {
591 const char *label;
592 int base;
593 int ngpio;
594 };
595
596 #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
597
598 void *gpiochip_populate_parent_fwspec_twocell(struct gpio_chip *gc,
599 unsigned int parent_hwirq,
600 unsigned int parent_type);
601 void *gpiochip_populate_parent_fwspec_fourcell(struct gpio_chip *gc,
602 unsigned int parent_hwirq,
603 unsigned int parent_type);
604
605 #else
606
gpiochip_populate_parent_fwspec_twocell(struct gpio_chip * gc,unsigned int parent_hwirq,unsigned int parent_type)607 static inline void *gpiochip_populate_parent_fwspec_twocell(struct gpio_chip *gc,
608 unsigned int parent_hwirq,
609 unsigned int parent_type)
610 {
611 return NULL;
612 }
613
gpiochip_populate_parent_fwspec_fourcell(struct gpio_chip * gc,unsigned int parent_hwirq,unsigned int parent_type)614 static inline void *gpiochip_populate_parent_fwspec_fourcell(struct gpio_chip *gc,
615 unsigned int parent_hwirq,
616 unsigned int parent_type)
617 {
618 return NULL;
619 }
620
621 #endif /* CONFIG_IRQ_DOMAIN_HIERARCHY */
622
623 int bgpio_init(struct gpio_chip *gc, struct device *dev,
624 unsigned long sz, void __iomem *dat, void __iomem *set,
625 void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
626 unsigned long flags);
627
628 #define BGPIOF_BIG_ENDIAN BIT(0)
629 #define BGPIOF_UNREADABLE_REG_SET BIT(1) /* reg_set is unreadable */
630 #define BGPIOF_UNREADABLE_REG_DIR BIT(2) /* reg_dir is unreadable */
631 #define BGPIOF_BIG_ENDIAN_BYTE_ORDER BIT(3)
632 #define BGPIOF_READ_OUTPUT_REG_SET BIT(4) /* reg_set stores output value */
633 #define BGPIOF_NO_OUTPUT BIT(5) /* only input */
634 #define BGPIOF_NO_SET_ON_INPUT BIT(6)
635
636 int gpiochip_irq_map(struct irq_domain *d, unsigned int irq,
637 irq_hw_number_t hwirq);
638 void gpiochip_irq_unmap(struct irq_domain *d, unsigned int irq);
639
640 int gpiochip_irq_domain_activate(struct irq_domain *domain,
641 struct irq_data *data, bool reserve);
642 void gpiochip_irq_domain_deactivate(struct irq_domain *domain,
643 struct irq_data *data);
644
645 void gpiochip_set_nested_irqchip(struct gpio_chip *gc,
646 struct irq_chip *irqchip,
647 unsigned int parent_irq);
648
649 int gpiochip_irqchip_add_key(struct gpio_chip *gc,
650 struct irq_chip *irqchip,
651 unsigned int first_irq,
652 irq_flow_handler_t handler,
653 unsigned int type,
654 bool threaded,
655 struct lock_class_key *lock_key,
656 struct lock_class_key *request_key);
657
658 bool gpiochip_irqchip_irq_valid(const struct gpio_chip *gc,
659 unsigned int offset);
660
661 #ifdef CONFIG_GPIOLIB_IRQCHIP
662 int gpiochip_irqchip_add_domain(struct gpio_chip *gc,
663 struct irq_domain *domain);
664 #else
gpiochip_irqchip_add_domain(struct gpio_chip * gc,struct irq_domain * domain)665 static inline int gpiochip_irqchip_add_domain(struct gpio_chip *gc,
666 struct irq_domain *domain)
667 {
668 WARN_ON(1);
669 return -EINVAL;
670 }
671 #endif
672
673 #ifdef CONFIG_LOCKDEP
674
675 /*
676 * Lockdep requires that each irqchip instance be created with a
677 * unique key so as to avoid unnecessary warnings. This upfront
678 * boilerplate static inlines provides such a key for each
679 * unique instance.
680 */
gpiochip_irqchip_add(struct gpio_chip * gc,struct irq_chip * irqchip,unsigned int first_irq,irq_flow_handler_t handler,unsigned int type)681 static inline int gpiochip_irqchip_add(struct gpio_chip *gc,
682 struct irq_chip *irqchip,
683 unsigned int first_irq,
684 irq_flow_handler_t handler,
685 unsigned int type)
686 {
687 static struct lock_class_key lock_key;
688 static struct lock_class_key request_key;
689
690 return gpiochip_irqchip_add_key(gc, irqchip, first_irq,
691 handler, type, false,
692 &lock_key, &request_key);
693 }
694
gpiochip_irqchip_add_nested(struct gpio_chip * gc,struct irq_chip * irqchip,unsigned int first_irq,irq_flow_handler_t handler,unsigned int type)695 static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gc,
696 struct irq_chip *irqchip,
697 unsigned int first_irq,
698 irq_flow_handler_t handler,
699 unsigned int type)
700 {
701
702 static struct lock_class_key lock_key;
703 static struct lock_class_key request_key;
704
705 return gpiochip_irqchip_add_key(gc, irqchip, first_irq,
706 handler, type, true,
707 &lock_key, &request_key);
708 }
709 #else /* ! CONFIG_LOCKDEP */
gpiochip_irqchip_add(struct gpio_chip * gc,struct irq_chip * irqchip,unsigned int first_irq,irq_flow_handler_t handler,unsigned int type)710 static inline int gpiochip_irqchip_add(struct gpio_chip *gc,
711 struct irq_chip *irqchip,
712 unsigned int first_irq,
713 irq_flow_handler_t handler,
714 unsigned int type)
715 {
716 return gpiochip_irqchip_add_key(gc, irqchip, first_irq,
717 handler, type, false, NULL, NULL);
718 }
719
gpiochip_irqchip_add_nested(struct gpio_chip * gc,struct irq_chip * irqchip,unsigned int first_irq,irq_flow_handler_t handler,unsigned int type)720 static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gc,
721 struct irq_chip *irqchip,
722 unsigned int first_irq,
723 irq_flow_handler_t handler,
724 unsigned int type)
725 {
726 return gpiochip_irqchip_add_key(gc, irqchip, first_irq,
727 handler, type, true, NULL, NULL);
728 }
729 #endif /* CONFIG_LOCKDEP */
730
731 int gpiochip_generic_request(struct gpio_chip *gc, unsigned int offset);
732 void gpiochip_generic_free(struct gpio_chip *gc, unsigned int offset);
733 int gpiochip_generic_config(struct gpio_chip *gc, unsigned int offset,
734 unsigned long config);
735
736 /**
737 * struct gpio_pin_range - pin range controlled by a gpio chip
738 * @node: list for maintaining set of pin ranges, used internally
739 * @pctldev: pinctrl device which handles corresponding pins
740 * @range: actual range of pins controlled by a gpio controller
741 */
742 struct gpio_pin_range {
743 struct list_head node;
744 struct pinctrl_dev *pctldev;
745 struct pinctrl_gpio_range range;
746 };
747
748 #ifdef CONFIG_PINCTRL
749
750 int gpiochip_add_pin_range(struct gpio_chip *gc, const char *pinctl_name,
751 unsigned int gpio_offset, unsigned int pin_offset,
752 unsigned int npins);
753 int gpiochip_add_pingroup_range(struct gpio_chip *gc,
754 struct pinctrl_dev *pctldev,
755 unsigned int gpio_offset, const char *pin_group);
756 void gpiochip_remove_pin_ranges(struct gpio_chip *gc);
757
758 #else /* ! CONFIG_PINCTRL */
759
760 static inline int
gpiochip_add_pin_range(struct gpio_chip * gc,const char * pinctl_name,unsigned int gpio_offset,unsigned int pin_offset,unsigned int npins)761 gpiochip_add_pin_range(struct gpio_chip *gc, const char *pinctl_name,
762 unsigned int gpio_offset, unsigned int pin_offset,
763 unsigned int npins)
764 {
765 return 0;
766 }
767 static inline int
gpiochip_add_pingroup_range(struct gpio_chip * gc,struct pinctrl_dev * pctldev,unsigned int gpio_offset,const char * pin_group)768 gpiochip_add_pingroup_range(struct gpio_chip *gc,
769 struct pinctrl_dev *pctldev,
770 unsigned int gpio_offset, const char *pin_group)
771 {
772 return 0;
773 }
774
775 static inline void
gpiochip_remove_pin_ranges(struct gpio_chip * gc)776 gpiochip_remove_pin_ranges(struct gpio_chip *gc)
777 {
778 }
779
780 #endif /* CONFIG_PINCTRL */
781
782 struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *gc,
783 unsigned int hwnum,
784 const char *label,
785 enum gpio_lookup_flags lflags,
786 enum gpiod_flags dflags);
787 void gpiochip_free_own_desc(struct gpio_desc *desc);
788
789 #ifdef CONFIG_GPIOLIB
790
791 /* lock/unlock as IRQ */
792 int gpiochip_lock_as_irq(struct gpio_chip *gc, unsigned int offset);
793 void gpiochip_unlock_as_irq(struct gpio_chip *gc, unsigned int offset);
794
795
796 struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
797
798 #else /* CONFIG_GPIOLIB */
799
gpiod_to_chip(const struct gpio_desc * desc)800 static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
801 {
802 /* GPIO can never have been requested */
803 WARN_ON(1);
804 return ERR_PTR(-ENODEV);
805 }
806
gpiochip_lock_as_irq(struct gpio_chip * gc,unsigned int offset)807 static inline int gpiochip_lock_as_irq(struct gpio_chip *gc,
808 unsigned int offset)
809 {
810 WARN_ON(1);
811 return -EINVAL;
812 }
813
gpiochip_unlock_as_irq(struct gpio_chip * gc,unsigned int offset)814 static inline void gpiochip_unlock_as_irq(struct gpio_chip *gc,
815 unsigned int offset)
816 {
817 WARN_ON(1);
818 }
819 #endif /* CONFIG_GPIOLIB */
820
821 #endif /* __LINUX_GPIO_DRIVER_H */
822