1 // SPDX-License-Identifier: GPL-2.0
2 /*
3 * R8A77950 processor support - PFC hardware block.
4 *
5 * Copyright (C) 2015-2017 Renesas Electronics Corporation
6 */
7
8 #include <linux/errno.h>
9 #include <linux/kernel.h>
10
11 #include "core.h"
12 #include "sh_pfc.h"
13
14 #define CFG_FLAGS (SH_PFC_PIN_CFG_DRIVE_STRENGTH | SH_PFC_PIN_CFG_PULL_UP_DOWN)
15
16 #define CPU_ALL_GP(fn, sfx) \
17 PORT_GP_CFG_16(0, fn, sfx, CFG_FLAGS), \
18 PORT_GP_CFG_28(1, fn, sfx, CFG_FLAGS), \
19 PORT_GP_CFG_15(2, fn, sfx, CFG_FLAGS), \
20 PORT_GP_CFG_12(3, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE), \
21 PORT_GP_CFG_1(3, 12, fn, sfx, CFG_FLAGS), \
22 PORT_GP_CFG_1(3, 13, fn, sfx, CFG_FLAGS), \
23 PORT_GP_CFG_1(3, 14, fn, sfx, CFG_FLAGS), \
24 PORT_GP_CFG_1(3, 15, fn, sfx, CFG_FLAGS), \
25 PORT_GP_CFG_18(4, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE), \
26 PORT_GP_CFG_26(5, fn, sfx, CFG_FLAGS), \
27 PORT_GP_CFG_32(6, fn, sfx, CFG_FLAGS), \
28 PORT_GP_CFG_4(7, fn, sfx, CFG_FLAGS)
29
30 #define CPU_ALL_NOGP(fn) \
31 PIN_NOGP_CFG(ASEBRK, "ASEBRK", fn, CFG_FLAGS), \
32 PIN_NOGP_CFG(AVB_MDIO, "AVB_MDIO", fn, CFG_FLAGS), \
33 PIN_NOGP_CFG(AVB_RD0, "AVB_RD0", fn, CFG_FLAGS), \
34 PIN_NOGP_CFG(AVB_RD1, "AVB_RD1", fn, CFG_FLAGS), \
35 PIN_NOGP_CFG(AVB_RD2, "AVB_RD2", fn, CFG_FLAGS), \
36 PIN_NOGP_CFG(AVB_RD3, "AVB_RD3", fn, CFG_FLAGS), \
37 PIN_NOGP_CFG(AVB_RXC, "AVB_RXC", fn, CFG_FLAGS), \
38 PIN_NOGP_CFG(AVB_RX_CTL, "AVB_RX_CTL", fn, CFG_FLAGS), \
39 PIN_NOGP_CFG(AVB_TD0, "AVB_TD0", fn, CFG_FLAGS), \
40 PIN_NOGP_CFG(AVB_TD1, "AVB_TD1", fn, CFG_FLAGS), \
41 PIN_NOGP_CFG(AVB_TD2, "AVB_TD2", fn, CFG_FLAGS), \
42 PIN_NOGP_CFG(AVB_TD3, "AVB_TD3", fn, CFG_FLAGS), \
43 PIN_NOGP_CFG(AVB_TXC, "AVB_TXC", fn, CFG_FLAGS), \
44 PIN_NOGP_CFG(AVB_TXCREFCLK, "AVB_TXCREFCLK", fn, CFG_FLAGS), \
45 PIN_NOGP_CFG(AVB_TX_CTL, "AVB_TX_CTL", fn, CFG_FLAGS), \
46 PIN_NOGP_CFG(CLKOUT, "CLKOUT", fn, CFG_FLAGS), \
47 PIN_NOGP_CFG(DU_DOTCLKIN0, "DU_DOTCLKIN0", fn, CFG_FLAGS), \
48 PIN_NOGP_CFG(DU_DOTCLKIN1, "DU_DOTCLKIN1", fn, CFG_FLAGS), \
49 PIN_NOGP_CFG(DU_DOTCLKIN2, "DU_DOTCLKIN2", fn, CFG_FLAGS), \
50 PIN_NOGP_CFG(DU_DOTCLKIN3, "DU_DOTCLKIN3", fn, CFG_FLAGS), \
51 PIN_NOGP_CFG(EXTALR, "EXTALR", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN),\
52 PIN_NOGP_CFG(FSCLKST_N, "FSCLKST#", fn, CFG_FLAGS), \
53 PIN_NOGP_CFG(MLB_REF, "MLB_REF", fn, CFG_FLAGS), \
54 PIN_NOGP_CFG(PRESETOUT_N, "PRESETOUT#", fn, CFG_FLAGS), \
55 PIN_NOGP_CFG(QSPI0_IO2, "QSPI0_IO2", fn, CFG_FLAGS), \
56 PIN_NOGP_CFG(QSPI0_IO3, "QSPI0_IO3", fn, CFG_FLAGS), \
57 PIN_NOGP_CFG(QSPI0_MISO_IO1, "QSPI0_MISO_IO1", fn, CFG_FLAGS), \
58 PIN_NOGP_CFG(QSPI0_MOSI_IO0, "QSPI0_MOSI_IO0", fn, CFG_FLAGS), \
59 PIN_NOGP_CFG(QSPI0_SPCLK, "QSPI0_SPCLK", fn, CFG_FLAGS), \
60 PIN_NOGP_CFG(QSPI0_SSL, "QSPI0_SSL", fn, CFG_FLAGS), \
61 PIN_NOGP_CFG(QSPI1_IO2, "QSPI1_IO2", fn, CFG_FLAGS), \
62 PIN_NOGP_CFG(QSPI1_IO3, "QSPI1_IO3", fn, CFG_FLAGS), \
63 PIN_NOGP_CFG(QSPI1_MISO_IO1, "QSPI1_MISO_IO1", fn, CFG_FLAGS), \
64 PIN_NOGP_CFG(QSPI1_MOSI_IO0, "QSPI1_MOSI_IO0", fn, CFG_FLAGS), \
65 PIN_NOGP_CFG(QSPI1_SPCLK, "QSPI1_SPCLK", fn, CFG_FLAGS), \
66 PIN_NOGP_CFG(QSPI1_SSL, "QSPI1_SSL", fn, CFG_FLAGS), \
67 PIN_NOGP_CFG(RPC_INT_N, "RPC_INT#", fn, CFG_FLAGS), \
68 PIN_NOGP_CFG(RPC_RESET_N, "RPC_RESET#", fn, CFG_FLAGS), \
69 PIN_NOGP_CFG(RPC_WP_N, "RPC_WP#", fn, CFG_FLAGS), \
70 PIN_NOGP_CFG(TCK, "TCK", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN), \
71 PIN_NOGP_CFG(TDI, "TDI", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN), \
72 PIN_NOGP_CFG(TDO, "TDO", fn, SH_PFC_PIN_CFG_DRIVE_STRENGTH), \
73 PIN_NOGP_CFG(TMS, "TMS", fn, CFG_FLAGS), \
74 PIN_NOGP_CFG(TRST_N, "TRST#", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN)
75
76 /*
77 * F_() : just information
78 * FM() : macro for FN_xxx / xxx_MARK
79 */
80
81 /* GPSR0 */
82 #define GPSR0_15 F_(D15, IP7_11_8)
83 #define GPSR0_14 F_(D14, IP7_7_4)
84 #define GPSR0_13 F_(D13, IP7_3_0)
85 #define GPSR0_12 F_(D12, IP6_31_28)
86 #define GPSR0_11 F_(D11, IP6_27_24)
87 #define GPSR0_10 F_(D10, IP6_23_20)
88 #define GPSR0_9 F_(D9, IP6_19_16)
89 #define GPSR0_8 F_(D8, IP6_15_12)
90 #define GPSR0_7 F_(D7, IP6_11_8)
91 #define GPSR0_6 F_(D6, IP6_7_4)
92 #define GPSR0_5 F_(D5, IP6_3_0)
93 #define GPSR0_4 F_(D4, IP5_31_28)
94 #define GPSR0_3 F_(D3, IP5_27_24)
95 #define GPSR0_2 F_(D2, IP5_23_20)
96 #define GPSR0_1 F_(D1, IP5_19_16)
97 #define GPSR0_0 F_(D0, IP5_15_12)
98
99 /* GPSR1 */
100 #define GPSR1_27 F_(EX_WAIT0_A, IP5_11_8)
101 #define GPSR1_26 F_(WE1_N, IP5_7_4)
102 #define GPSR1_25 F_(WE0_N, IP5_3_0)
103 #define GPSR1_24 F_(RD_WR_N, IP4_31_28)
104 #define GPSR1_23 F_(RD_N, IP4_27_24)
105 #define GPSR1_22 F_(BS_N, IP4_23_20)
106 #define GPSR1_21 F_(CS1_N_A26, IP4_19_16)
107 #define GPSR1_20 F_(CS0_N, IP4_15_12)
108 #define GPSR1_19 F_(A19, IP4_11_8)
109 #define GPSR1_18 F_(A18, IP4_7_4)
110 #define GPSR1_17 F_(A17, IP4_3_0)
111 #define GPSR1_16 F_(A16, IP3_31_28)
112 #define GPSR1_15 F_(A15, IP3_27_24)
113 #define GPSR1_14 F_(A14, IP3_23_20)
114 #define GPSR1_13 F_(A13, IP3_19_16)
115 #define GPSR1_12 F_(A12, IP3_15_12)
116 #define GPSR1_11 F_(A11, IP3_11_8)
117 #define GPSR1_10 F_(A10, IP3_7_4)
118 #define GPSR1_9 F_(A9, IP3_3_0)
119 #define GPSR1_8 F_(A8, IP2_31_28)
120 #define GPSR1_7 F_(A7, IP2_27_24)
121 #define GPSR1_6 F_(A6, IP2_23_20)
122 #define GPSR1_5 F_(A5, IP2_19_16)
123 #define GPSR1_4 F_(A4, IP2_15_12)
124 #define GPSR1_3 F_(A3, IP2_11_8)
125 #define GPSR1_2 F_(A2, IP2_7_4)
126 #define GPSR1_1 F_(A1, IP2_3_0)
127 #define GPSR1_0 F_(A0, IP1_31_28)
128
129 /* GPSR2 */
130 #define GPSR2_14 F_(AVB_AVTP_CAPTURE_A, IP0_23_20)
131 #define GPSR2_13 F_(AVB_AVTP_MATCH_A, IP0_19_16)
132 #define GPSR2_12 F_(AVB_LINK, IP0_15_12)
133 #define GPSR2_11 F_(AVB_PHY_INT, IP0_11_8)
134 #define GPSR2_10 F_(AVB_MAGIC, IP0_7_4)
135 #define GPSR2_9 F_(AVB_MDC, IP0_3_0)
136 #define GPSR2_8 F_(PWM2_A, IP1_27_24)
137 #define GPSR2_7 F_(PWM1_A, IP1_23_20)
138 #define GPSR2_6 F_(PWM0, IP1_19_16)
139 #define GPSR2_5 F_(IRQ5, IP1_15_12)
140 #define GPSR2_4 F_(IRQ4, IP1_11_8)
141 #define GPSR2_3 F_(IRQ3, IP1_7_4)
142 #define GPSR2_2 F_(IRQ2, IP1_3_0)
143 #define GPSR2_1 F_(IRQ1, IP0_31_28)
144 #define GPSR2_0 F_(IRQ0, IP0_27_24)
145
146 /* GPSR3 */
147 #define GPSR3_15 F_(SD1_WP, IP10_23_20)
148 #define GPSR3_14 F_(SD1_CD, IP10_19_16)
149 #define GPSR3_13 F_(SD0_WP, IP10_15_12)
150 #define GPSR3_12 F_(SD0_CD, IP10_11_8)
151 #define GPSR3_11 F_(SD1_DAT3, IP8_31_28)
152 #define GPSR3_10 F_(SD1_DAT2, IP8_27_24)
153 #define GPSR3_9 F_(SD1_DAT1, IP8_23_20)
154 #define GPSR3_8 F_(SD1_DAT0, IP8_19_16)
155 #define GPSR3_7 F_(SD1_CMD, IP8_15_12)
156 #define GPSR3_6 F_(SD1_CLK, IP8_11_8)
157 #define GPSR3_5 F_(SD0_DAT3, IP8_7_4)
158 #define GPSR3_4 F_(SD0_DAT2, IP8_3_0)
159 #define GPSR3_3 F_(SD0_DAT1, IP7_31_28)
160 #define GPSR3_2 F_(SD0_DAT0, IP7_27_24)
161 #define GPSR3_1 F_(SD0_CMD, IP7_23_20)
162 #define GPSR3_0 F_(SD0_CLK, IP7_19_16)
163
164 /* GPSR4 */
165 #define GPSR4_17 FM(SD3_DS)
166 #define GPSR4_16 F_(SD3_DAT7, IP10_7_4)
167 #define GPSR4_15 F_(SD3_DAT6, IP10_3_0)
168 #define GPSR4_14 F_(SD3_DAT5, IP9_31_28)
169 #define GPSR4_13 F_(SD3_DAT4, IP9_27_24)
170 #define GPSR4_12 FM(SD3_DAT3)
171 #define GPSR4_11 FM(SD3_DAT2)
172 #define GPSR4_10 FM(SD3_DAT1)
173 #define GPSR4_9 FM(SD3_DAT0)
174 #define GPSR4_8 FM(SD3_CMD)
175 #define GPSR4_7 FM(SD3_CLK)
176 #define GPSR4_6 F_(SD2_DS, IP9_23_20)
177 #define GPSR4_5 F_(SD2_DAT3, IP9_19_16)
178 #define GPSR4_4 F_(SD2_DAT2, IP9_15_12)
179 #define GPSR4_3 F_(SD2_DAT1, IP9_11_8)
180 #define GPSR4_2 F_(SD2_DAT0, IP9_7_4)
181 #define GPSR4_1 FM(SD2_CMD)
182 #define GPSR4_0 F_(SD2_CLK, IP9_3_0)
183
184 /* GPSR5 */
185 #define GPSR5_25 F_(MLB_DAT, IP13_19_16)
186 #define GPSR5_24 F_(MLB_SIG, IP13_15_12)
187 #define GPSR5_23 F_(MLB_CLK, IP13_11_8)
188 #define GPSR5_22 FM(MSIOF0_RXD)
189 #define GPSR5_21 F_(MSIOF0_SS2, IP13_7_4)
190 #define GPSR5_20 FM(MSIOF0_TXD)
191 #define GPSR5_19 F_(MSIOF0_SS1, IP13_3_0)
192 #define GPSR5_18 F_(MSIOF0_SYNC, IP12_31_28)
193 #define GPSR5_17 FM(MSIOF0_SCK)
194 #define GPSR5_16 F_(HRTS0_N, IP12_27_24)
195 #define GPSR5_15 F_(HCTS0_N, IP12_23_20)
196 #define GPSR5_14 F_(HTX0, IP12_19_16)
197 #define GPSR5_13 F_(HRX0, IP12_15_12)
198 #define GPSR5_12 F_(HSCK0, IP12_11_8)
199 #define GPSR5_11 F_(RX2_A, IP12_7_4)
200 #define GPSR5_10 F_(TX2_A, IP12_3_0)
201 #define GPSR5_9 F_(SCK2, IP11_31_28)
202 #define GPSR5_8 F_(RTS1_N, IP11_27_24)
203 #define GPSR5_7 F_(CTS1_N, IP11_23_20)
204 #define GPSR5_6 F_(TX1_A, IP11_19_16)
205 #define GPSR5_5 F_(RX1_A, IP11_15_12)
206 #define GPSR5_4 F_(RTS0_N, IP11_11_8)
207 #define GPSR5_3 F_(CTS0_N, IP11_7_4)
208 #define GPSR5_2 F_(TX0, IP11_3_0)
209 #define GPSR5_1 F_(RX0, IP10_31_28)
210 #define GPSR5_0 F_(SCK0, IP10_27_24)
211
212 /* GPSR6 */
213 #define GPSR6_31 F_(USB31_OVC, IP17_7_4)
214 #define GPSR6_30 F_(USB31_PWEN, IP17_3_0)
215 #define GPSR6_29 F_(USB30_OVC, IP16_31_28)
216 #define GPSR6_28 F_(USB30_PWEN, IP16_27_24)
217 #define GPSR6_27 F_(USB1_OVC, IP16_23_20)
218 #define GPSR6_26 F_(USB1_PWEN, IP16_19_16)
219 #define GPSR6_25 F_(USB0_OVC, IP16_15_12)
220 #define GPSR6_24 F_(USB0_PWEN, IP16_11_8)
221 #define GPSR6_23 F_(AUDIO_CLKB_B, IP16_7_4)
222 #define GPSR6_22 F_(AUDIO_CLKA_A, IP16_3_0)
223 #define GPSR6_21 F_(SSI_SDATA9_A, IP15_31_28)
224 #define GPSR6_20 F_(SSI_SDATA8, IP15_27_24)
225 #define GPSR6_19 F_(SSI_SDATA7, IP15_23_20)
226 #define GPSR6_18 F_(SSI_WS78, IP15_19_16)
227 #define GPSR6_17 F_(SSI_SCK78, IP15_15_12)
228 #define GPSR6_16 F_(SSI_SDATA6, IP15_11_8)
229 #define GPSR6_15 F_(SSI_WS6, IP15_7_4)
230 #define GPSR6_14 F_(SSI_SCK6, IP15_3_0)
231 #define GPSR6_13 FM(SSI_SDATA5)
232 #define GPSR6_12 FM(SSI_WS5)
233 #define GPSR6_11 FM(SSI_SCK5)
234 #define GPSR6_10 F_(SSI_SDATA4, IP14_31_28)
235 #define GPSR6_9 F_(SSI_WS4, IP14_27_24)
236 #define GPSR6_8 F_(SSI_SCK4, IP14_23_20)
237 #define GPSR6_7 F_(SSI_SDATA3, IP14_19_16)
238 #define GPSR6_6 F_(SSI_WS349, IP14_15_12)
239 #define GPSR6_5 F_(SSI_SCK349, IP14_11_8)
240 #define GPSR6_4 F_(SSI_SDATA2_A, IP14_7_4)
241 #define GPSR6_3 F_(SSI_SDATA1_A, IP14_3_0)
242 #define GPSR6_2 F_(SSI_SDATA0, IP13_31_28)
243 #define GPSR6_1 F_(SSI_WS01239, IP13_27_24)
244 #define GPSR6_0 F_(SSI_SCK01239, IP13_23_20)
245
246 /* GPSR7 */
247 #define GPSR7_3 FM(GP7_03)
248 #define GPSR7_2 FM(GP7_02)
249 #define GPSR7_1 FM(AVS2)
250 #define GPSR7_0 FM(AVS1)
251
252
253 /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
254 #define IP0_3_0 FM(AVB_MDC) F_(0, 0) FM(MSIOF2_SS2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
255 #define IP0_7_4 FM(AVB_MAGIC) F_(0, 0) FM(MSIOF2_SS1_C) FM(SCK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
256 #define IP0_11_8 FM(AVB_PHY_INT) F_(0, 0) FM(MSIOF2_SYNC_C) FM(RX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
257 #define IP0_15_12 FM(AVB_LINK) F_(0, 0) FM(MSIOF2_SCK_C) FM(TX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
258 #define IP0_19_16 FM(AVB_AVTP_MATCH_A) F_(0, 0) FM(MSIOF2_RXD_C) FM(CTS4_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
259 #define IP0_23_20 FM(AVB_AVTP_CAPTURE_A) F_(0, 0) FM(MSIOF2_TXD_C) FM(RTS4_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
260 #define IP0_27_24 FM(IRQ0) FM(QPOLB) F_(0, 0) FM(DU_CDE) FM(VI4_DATA0_B) FM(CAN0_TX_B) FM(CANFD0_TX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
261 #define IP0_31_28 FM(IRQ1) FM(QPOLA) F_(0, 0) FM(DU_DISP) FM(VI4_DATA1_B) FM(CAN0_RX_B) FM(CANFD0_RX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
262 #define IP1_3_0 FM(IRQ2) FM(QCPV_QDE) F_(0, 0) FM(DU_EXODDF_DU_ODDF_DISP_CDE) FM(VI4_DATA2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
263 #define IP1_7_4 FM(IRQ3) FM(QSTVB_QVE) FM(A25) FM(DU_DOTCLKOUT1) FM(VI4_DATA3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
264 #define IP1_11_8 FM(IRQ4) FM(QSTH_QHS) FM(A24) FM(DU_EXHSYNC_DU_HSYNC) FM(VI4_DATA4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
265 #define IP1_15_12 FM(IRQ5) FM(QSTB_QHE) FM(A23) FM(DU_EXVSYNC_DU_VSYNC) FM(VI4_DATA5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
266 #define IP1_19_16 FM(PWM0) FM(AVB_AVTP_PPS)FM(A22) F_(0, 0) FM(VI4_DATA6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IECLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
267 #define IP1_23_20 FM(PWM1_A) F_(0, 0) FM(A21) FM(HRX3_D) FM(VI4_DATA7_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IERX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
268 #define IP1_27_24 FM(PWM2_A) F_(0, 0) FM(A20) FM(HTX3_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IETX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
269 #define IP1_31_28 FM(A0) FM(LCDOUT16) FM(MSIOF3_SYNC_B) F_(0, 0) FM(VI4_DATA8) F_(0, 0) FM(DU_DB0) F_(0, 0) F_(0, 0) FM(PWM3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
270 #define IP2_3_0 FM(A1) FM(LCDOUT17) FM(MSIOF3_TXD_B) F_(0, 0) FM(VI4_DATA9) F_(0, 0) FM(DU_DB1) F_(0, 0) F_(0, 0) FM(PWM4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
271 #define IP2_7_4 FM(A2) FM(LCDOUT18) FM(MSIOF3_SCK_B) F_(0, 0) FM(VI4_DATA10) F_(0, 0) FM(DU_DB2) F_(0, 0) F_(0, 0) FM(PWM5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
272 #define IP2_11_8 FM(A3) FM(LCDOUT19) FM(MSIOF3_RXD_B) F_(0, 0) FM(VI4_DATA11) F_(0, 0) FM(DU_DB3) F_(0, 0) F_(0, 0) FM(PWM6_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
273
274 /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
275 #define IP2_15_12 FM(A4) FM(LCDOUT20) FM(MSIOF3_SS1_B) F_(0, 0) FM(VI4_DATA12) FM(VI5_DATA12) FM(DU_DB4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
276 #define IP2_19_16 FM(A5) FM(LCDOUT21) FM(MSIOF3_SS2_B) FM(SCK4_B) FM(VI4_DATA13) FM(VI5_DATA13) FM(DU_DB5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
277 #define IP2_23_20 FM(A6) FM(LCDOUT22) FM(MSIOF2_SS1_A) FM(RX4_B) FM(VI4_DATA14) FM(VI5_DATA14) FM(DU_DB6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
278 #define IP2_27_24 FM(A7) FM(LCDOUT23) FM(MSIOF2_SS2_A) FM(TX4_B) FM(VI4_DATA15) FM(VI5_DATA15) FM(DU_DB7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
279 #define IP2_31_28 FM(A8) FM(RX3_B) FM(MSIOF2_SYNC_A) FM(HRX4_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(SDA6_A) FM(AVB_AVTP_MATCH_B) FM(PWM1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
280 #define IP3_3_0 FM(A9) F_(0, 0) FM(MSIOF2_SCK_A) FM(CTS4_N_B) F_(0, 0) FM(VI5_VSYNC_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
281 #define IP3_7_4 FM(A10) F_(0, 0) FM(MSIOF2_RXD_A) FM(RTS4_N_B) F_(0, 0) FM(VI5_HSYNC_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
282 #define IP3_11_8 FM(A11) FM(TX3_B) FM(MSIOF2_TXD_A) FM(HTX4_B) FM(HSCK4) FM(VI5_FIELD) F_(0, 0) FM(SCL6_A) FM(AVB_AVTP_CAPTURE_B) FM(PWM2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
283 #define IP3_15_12 FM(A12) FM(LCDOUT12) FM(MSIOF3_SCK_C) F_(0, 0) FM(HRX4_A) FM(VI5_DATA8) FM(DU_DG4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
284 #define IP3_19_16 FM(A13) FM(LCDOUT13) FM(MSIOF3_SYNC_C) F_(0, 0) FM(HTX4_A) FM(VI5_DATA9) FM(DU_DG5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
285 #define IP3_23_20 FM(A14) FM(LCDOUT14) FM(MSIOF3_RXD_C) F_(0, 0) FM(HCTS4_N) FM(VI5_DATA10) FM(DU_DG6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
286 #define IP3_27_24 FM(A15) FM(LCDOUT15) FM(MSIOF3_TXD_C) F_(0, 0) FM(HRTS4_N) FM(VI5_DATA11) FM(DU_DG7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
287 #define IP3_31_28 FM(A16) FM(LCDOUT8) F_(0, 0) F_(0, 0) FM(VI4_FIELD) F_(0, 0) FM(DU_DG0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
288 #define IP4_3_0 FM(A17) FM(LCDOUT9) F_(0, 0) F_(0, 0) FM(VI4_VSYNC_N) F_(0, 0) FM(DU_DG1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
289 #define IP4_7_4 FM(A18) FM(LCDOUT10) F_(0, 0) F_(0, 0) FM(VI4_HSYNC_N) F_(0, 0) FM(DU_DG2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
290 #define IP4_11_8 FM(A19) FM(LCDOUT11) F_(0, 0) F_(0, 0) FM(VI4_CLKENB) F_(0, 0) FM(DU_DG3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
291 #define IP4_15_12 FM(CS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI5_CLKENB) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
292 #define IP4_19_16 FM(CS1_N_A26) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI5_CLK) F_(0, 0) FM(EX_WAIT0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
293 #define IP4_23_20 FM(BS_N) FM(QSTVA_QVS) FM(MSIOF3_SCK_D) FM(SCK3) FM(HSCK3) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN1_TX) FM(CANFD1_TX) FM(IETX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
294 #define IP4_27_24 FM(RD_N) F_(0, 0) FM(MSIOF3_SYNC_D) FM(RX3_A) FM(HRX3_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN0_TX_A) FM(CANFD0_TX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
295 #define IP4_31_28 FM(RD_WR_N) F_(0, 0) FM(MSIOF3_RXD_D) FM(TX3_A) FM(HTX3_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN0_RX_A) FM(CANFD0_RX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
296 #define IP5_3_0 FM(WE0_N) F_(0, 0) FM(MSIOF3_TXD_D) FM(CTS3_N) FM(HCTS3_N) F_(0, 0) F_(0, 0) FM(SCL6_B) FM(CAN_CLK) F_(0, 0) FM(IECLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
297 #define IP5_7_4 FM(WE1_N) F_(0, 0) FM(MSIOF3_SS1_D) FM(RTS3_N) FM(HRTS3_N) F_(0, 0) F_(0, 0) FM(SDA6_B) FM(CAN1_RX) FM(CANFD1_RX) FM(IERX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
298 #define IP5_11_8 FM(EX_WAIT0_A) FM(QCLK) F_(0, 0) F_(0, 0) FM(VI4_CLK) F_(0, 0) FM(DU_DOTCLKOUT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
299 #define IP5_15_12 FM(D0) FM(MSIOF2_SS1_B)FM(MSIOF3_SCK_A) F_(0, 0) FM(VI4_DATA16) FM(VI5_DATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
300 #define IP5_19_16 FM(D1) FM(MSIOF2_SS2_B)FM(MSIOF3_SYNC_A) F_(0, 0) FM(VI4_DATA17) FM(VI5_DATA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
301 #define IP5_23_20 FM(D2) F_(0, 0) FM(MSIOF3_RXD_A) F_(0, 0) FM(VI4_DATA18) FM(VI5_DATA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
302 #define IP5_27_24 FM(D3) F_(0, 0) FM(MSIOF3_TXD_A) F_(0, 0) FM(VI4_DATA19) FM(VI5_DATA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
303 #define IP5_31_28 FM(D4) FM(MSIOF2_SCK_B)F_(0, 0) F_(0, 0) FM(VI4_DATA20) FM(VI5_DATA4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
304 #define IP6_3_0 FM(D5) FM(MSIOF2_SYNC_B)F_(0, 0) F_(0, 0) FM(VI4_DATA21) FM(VI5_DATA5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
305 #define IP6_7_4 FM(D6) FM(MSIOF2_RXD_B)F_(0, 0) F_(0, 0) FM(VI4_DATA22) FM(VI5_DATA6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
306 #define IP6_11_8 FM(D7) FM(MSIOF2_TXD_B)F_(0, 0) F_(0, 0) FM(VI4_DATA23) FM(VI5_DATA7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
307 #define IP6_15_12 FM(D8) FM(LCDOUT0) FM(MSIOF2_SCK_D) FM(SCK4_C) FM(VI4_DATA0_A) F_(0, 0) FM(DU_DR0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
308 #define IP6_19_16 FM(D9) FM(LCDOUT1) FM(MSIOF2_SYNC_D) F_(0, 0) FM(VI4_DATA1_A) F_(0, 0) FM(DU_DR1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
309 #define IP6_23_20 FM(D10) FM(LCDOUT2) FM(MSIOF2_RXD_D) FM(HRX3_B) FM(VI4_DATA2_A) FM(CTS4_N_C) FM(DU_DR2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
310 #define IP6_27_24 FM(D11) FM(LCDOUT3) FM(MSIOF2_TXD_D) FM(HTX3_B) FM(VI4_DATA3_A) FM(RTS4_N_C) FM(DU_DR3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
311 #define IP6_31_28 FM(D12) FM(LCDOUT4) FM(MSIOF2_SS1_D) FM(RX4_C) FM(VI4_DATA4_A) F_(0, 0) FM(DU_DR4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
312 #define IP7_3_0 FM(D13) FM(LCDOUT5) FM(MSIOF2_SS2_D) FM(TX4_C) FM(VI4_DATA5_A) F_(0, 0) FM(DU_DR5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
313 #define IP7_7_4 FM(D14) FM(LCDOUT6) FM(MSIOF3_SS1_A) FM(HRX3_C) FM(VI4_DATA6_A) F_(0, 0) FM(DU_DR6) FM(SCL6_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
314 #define IP7_11_8 FM(D15) FM(LCDOUT7) FM(MSIOF3_SS2_A) FM(HTX3_C) FM(VI4_DATA7_A) F_(0, 0) FM(DU_DR7) FM(SDA6_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
315 #define IP7_15_12 FM(FSCLKST) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
316 #define IP7_19_16 FM(SD0_CLK) F_(0, 0) FM(MSIOF1_SCK_E) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_OPWM_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
317
318 /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
319 #define IP7_23_20 FM(SD0_CMD) F_(0, 0) FM(MSIOF1_SYNC_E) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
320 #define IP7_27_24 FM(SD0_DAT0) F_(0, 0) FM(MSIOF1_RXD_E) F_(0, 0) F_(0, 0) FM(TS_SCK0_B) FM(STP_ISCLK_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
321 #define IP7_31_28 FM(SD0_DAT1) F_(0, 0) FM(MSIOF1_TXD_E) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_B)FM(STP_ISSYNC_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
322 #define IP8_3_0 FM(SD0_DAT2) F_(0, 0) FM(MSIOF1_SS1_E) F_(0, 0) F_(0, 0) FM(TS_SDAT0_B) FM(STP_ISD_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
323 #define IP8_7_4 FM(SD0_DAT3) F_(0, 0) FM(MSIOF1_SS2_E) F_(0, 0) F_(0, 0) FM(TS_SDEN0_B) FM(STP_ISEN_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
324 #define IP8_11_8 FM(SD1_CLK) F_(0, 0) FM(MSIOF1_SCK_G) F_(0, 0) F_(0, 0) FM(SIM0_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
325 #define IP8_15_12 FM(SD1_CMD) F_(0, 0) FM(MSIOF1_SYNC_G) F_(0, 0) F_(0, 0) FM(SIM0_D_A) FM(STP_IVCXO27_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
326 #define IP8_19_16 FM(SD1_DAT0) FM(SD2_DAT4) FM(MSIOF1_RXD_G) F_(0, 0) F_(0, 0) FM(TS_SCK1_B) FM(STP_ISCLK_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
327 #define IP8_23_20 FM(SD1_DAT1) FM(SD2_DAT5) FM(MSIOF1_TXD_G) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_B)FM(STP_ISSYNC_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
328 #define IP8_27_24 FM(SD1_DAT2) FM(SD2_DAT6) FM(MSIOF1_SS1_G) F_(0, 0) F_(0, 0) FM(TS_SDAT1_B) FM(STP_ISD_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
329 #define IP8_31_28 FM(SD1_DAT3) FM(SD2_DAT7) FM(MSIOF1_SS2_G) F_(0, 0) F_(0, 0) FM(TS_SDEN1_B) FM(STP_ISEN_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
330 #define IP9_3_0 FM(SD2_CLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
331 #define IP9_7_4 FM(SD2_DAT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
332 #define IP9_11_8 FM(SD2_DAT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
333 #define IP9_15_12 FM(SD2_DAT2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
334 #define IP9_19_16 FM(SD2_DAT3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
335 #define IP9_23_20 FM(SD2_DS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SATA_DEVSLP_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
336 #define IP9_27_24 FM(SD3_DAT4) FM(SD2_CD_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
337 #define IP9_31_28 FM(SD3_DAT5) FM(SD2_WP_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
338 #define IP10_3_0 FM(SD3_DAT6) FM(SD3_CD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
339 #define IP10_7_4 FM(SD3_DAT7) FM(SD3_WP) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
340 #define IP10_11_8 FM(SD0_CD) F_(0, 0) F_(0, 0) F_(0, 0) FM(SCL2_B) FM(SIM0_RST_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
341 #define IP10_15_12 FM(SD0_WP) F_(0, 0) F_(0, 0) F_(0, 0) FM(SDA2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
342 #define IP10_19_16 FM(SD1_CD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SIM0_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
343 #define IP10_23_20 FM(SD1_WP) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SIM0_D_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
344 #define IP10_27_24 FM(SCK0) FM(HSCK1_B) FM(MSIOF1_SS2_B) FM(AUDIO_CLKC_B) FM(SDA2_A) FM(SIM0_RST_B) FM(STP_OPWM_0_C) FM(RIF0_CLK_B) F_(0, 0) FM(ADICHS2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
345 #define IP10_31_28 FM(RX0) FM(HRX1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SCK0_C) FM(STP_ISCLK_0_C) FM(RIF0_D0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
346 #define IP11_3_0 FM(TX0) FM(HTX1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_C)FM(STP_ISSYNC_0_C) FM(RIF0_D1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
347 #define IP11_7_4 FM(CTS0_N) FM(HCTS1_N_B) FM(MSIOF1_SYNC_B) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_C)FM(STP_ISSYNC_1_C) FM(RIF1_SYNC_B) FM(AUDIO_CLKOUT_C) FM(ADICS_SAMP) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
348 #define IP11_11_8 FM(RTS0_N) FM(HRTS1_N_B) FM(MSIOF1_SS1_B) FM(AUDIO_CLKA_B) FM(SCL2_A) F_(0, 0) FM(STP_IVCXO27_1_C) FM(RIF0_SYNC_B) F_(0, 0) FM(ADICHS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
349 #define IP11_15_12 FM(RX1_A) FM(HRX1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDAT0_C) FM(STP_ISD_0_C) FM(RIF1_CLK_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
350 #define IP11_19_16 FM(TX1_A) FM(HTX1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDEN0_C) FM(STP_ISEN_0_C) FM(RIF1_D0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
351 #define IP11_23_20 FM(CTS1_N) FM(HCTS1_N_A) FM(MSIOF1_RXD_B) F_(0, 0) F_(0, 0) FM(TS_SDEN1_C) FM(STP_ISEN_1_C) FM(RIF1_D0_B) F_(0, 0) FM(ADIDATA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
352 #define IP11_27_24 FM(RTS1_N) FM(HRTS1_N_A) FM(MSIOF1_TXD_B) F_(0, 0) F_(0, 0) FM(TS_SDAT1_C) FM(STP_ISD_1_C) FM(RIF1_D1_B) F_(0, 0) FM(ADICHS0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
353 #define IP11_31_28 FM(SCK2) FM(SCIF_CLK_B) FM(MSIOF1_SCK_B) F_(0, 0) F_(0, 0) FM(TS_SCK1_C) FM(STP_ISCLK_1_C) FM(RIF1_CLK_B) F_(0, 0) FM(ADICLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
354 #define IP12_3_0 FM(TX2_A) F_(0, 0) F_(0, 0) FM(SD2_CD_B) FM(SCL1_A) F_(0, 0) FM(FMCLK_A) FM(RIF1_D1_C) F_(0, 0) FM(FSO_CFE_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
355 #define IP12_7_4 FM(RX2_A) F_(0, 0) F_(0, 0) FM(SD2_WP_B) FM(SDA1_A) F_(0, 0) FM(FMIN_A) FM(RIF1_SYNC_C) F_(0, 0) FM(FSO_CFE_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
356 #define IP12_11_8 FM(HSCK0) F_(0, 0) FM(MSIOF1_SCK_D) FM(AUDIO_CLKB_A) FM(SSI_SDATA1_B)FM(TS_SCK0_D) FM(STP_ISCLK_0_D) FM(RIF0_CLK_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
357 #define IP12_15_12 FM(HRX0) F_(0, 0) FM(MSIOF1_RXD_D) F_(0, 0) FM(SSI_SDATA2_B)FM(TS_SDEN0_D) FM(STP_ISEN_0_D) FM(RIF0_D0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
358 #define IP12_19_16 FM(HTX0) F_(0, 0) FM(MSIOF1_TXD_D) F_(0, 0) FM(SSI_SDATA9_B)FM(TS_SDAT0_D) FM(STP_ISD_0_D) FM(RIF0_D1_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
359 #define IP12_23_20 FM(HCTS0_N) FM(RX2_B) FM(MSIOF1_SYNC_D) F_(0, 0) FM(SSI_SCK9_A) FM(TS_SPSYNC0_D)FM(STP_ISSYNC_0_D) FM(RIF0_SYNC_C) FM(AUDIO_CLKOUT1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
360 #define IP12_27_24 FM(HRTS0_N) FM(TX2_B) FM(MSIOF1_SS1_D) F_(0, 0) FM(SSI_WS9_A) F_(0, 0) FM(STP_IVCXO27_0_D) FM(BPFCLK_A) FM(AUDIO_CLKOUT2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
361
362 /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
363 #define IP12_31_28 FM(MSIOF0_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
364 #define IP13_3_0 FM(MSIOF0_SS1) FM(RX5) F_(0, 0) FM(AUDIO_CLKA_C) FM(SSI_SCK2_A) F_(0, 0) FM(STP_IVCXO27_0_C) F_(0, 0) FM(AUDIO_CLKOUT3_A) F_(0, 0) FM(TCLK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
365 #define IP13_7_4 FM(MSIOF0_SS2) FM(TX5) FM(MSIOF1_SS2_D) FM(AUDIO_CLKC_A) FM(SSI_WS2_A) F_(0, 0) FM(STP_OPWM_0_D) F_(0, 0) FM(AUDIO_CLKOUT_D) F_(0, 0) FM(SPEEDIN_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
366 #define IP13_11_8 FM(MLB_CLK) F_(0, 0) FM(MSIOF1_SCK_F) F_(0, 0) FM(SCL1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
367 #define IP13_15_12 FM(MLB_SIG) FM(RX1_B) FM(MSIOF1_SYNC_F) F_(0, 0) FM(SDA1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
368 #define IP13_19_16 FM(MLB_DAT) FM(TX1_B) FM(MSIOF1_RXD_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
369 #define IP13_23_20 FM(SSI_SCK01239) F_(0, 0) FM(MSIOF1_TXD_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
370 #define IP13_27_24 FM(SSI_WS01239) F_(0, 0) FM(MSIOF1_SS1_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
371 #define IP13_31_28 FM(SSI_SDATA0) F_(0, 0) FM(MSIOF1_SS2_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
372 #define IP14_3_0 FM(SSI_SDATA1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
373 #define IP14_7_4 FM(SSI_SDATA2_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(SSI_SCK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
374 #define IP14_11_8 FM(SSI_SCK349) F_(0, 0) FM(MSIOF1_SS1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_OPWM_0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
375 #define IP14_15_12 FM(SSI_WS349) FM(HCTS2_N_A) FM(MSIOF1_SS2_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
376 #define IP14_19_16 FM(SSI_SDATA3) FM(HRTS2_N_A) FM(MSIOF1_TXD_A) F_(0, 0) F_(0, 0) FM(TS_SCK0_A) FM(STP_ISCLK_0_A) FM(RIF0_D1_A) FM(RIF2_D0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
377 #define IP14_23_20 FM(SSI_SCK4) FM(HRX2_A) FM(MSIOF1_SCK_A) F_(0, 0) F_(0, 0) FM(TS_SDAT0_A) FM(STP_ISD_0_A) FM(RIF0_CLK_A) FM(RIF2_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
378 #define IP14_27_24 FM(SSI_WS4) FM(HTX2_A) FM(MSIOF1_SYNC_A) F_(0, 0) F_(0, 0) FM(TS_SDEN0_A) FM(STP_ISEN_0_A) FM(RIF0_SYNC_A) FM(RIF2_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
379 #define IP14_31_28 FM(SSI_SDATA4) FM(HSCK2_A) FM(MSIOF1_RXD_A) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_A)FM(STP_ISSYNC_0_A) FM(RIF0_D0_A) FM(RIF2_D1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
380 #define IP15_3_0 FM(SSI_SCK6) FM(USB2_PWEN) F_(0, 0) FM(SIM0_RST_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
381 #define IP15_7_4 FM(SSI_WS6) FM(USB2_OVC) F_(0, 0) FM(SIM0_D_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
382 #define IP15_11_8 FM(SSI_SDATA6) F_(0, 0) F_(0, 0) FM(SIM0_CLK_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SATA_DEVSLP_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
383 #define IP15_15_12 FM(SSI_SCK78) FM(HRX2_B) FM(MSIOF1_SCK_C) F_(0, 0) F_(0, 0) FM(TS_SCK1_A) FM(STP_ISCLK_1_A) FM(RIF1_CLK_A) FM(RIF3_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
384 #define IP15_19_16 FM(SSI_WS78) FM(HTX2_B) FM(MSIOF1_SYNC_C) F_(0, 0) F_(0, 0) FM(TS_SDAT1_A) FM(STP_ISD_1_A) FM(RIF1_SYNC_A) FM(RIF3_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
385 #define IP15_23_20 FM(SSI_SDATA7) FM(HCTS2_N_B) FM(MSIOF1_RXD_C) F_(0, 0) F_(0, 0) FM(TS_SDEN1_A) FM(STP_ISEN_1_A) FM(RIF1_D0_A) FM(RIF3_D0_A) F_(0, 0) FM(TCLK2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
386 #define IP15_27_24 FM(SSI_SDATA8) FM(HRTS2_N_B) FM(MSIOF1_TXD_C) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_A)FM(STP_ISSYNC_1_A) FM(RIF1_D1_A) FM(RIF3_D1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
387 #define IP15_31_28 FM(SSI_SDATA9_A) FM(HSCK2_B) FM(MSIOF1_SS1_C) FM(HSCK1_A) FM(SSI_WS1_B) FM(SCK1) FM(STP_IVCXO27_1_A) FM(SCK5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
388 #define IP16_3_0 FM(AUDIO_CLKA_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
389 #define IP16_7_4 FM(AUDIO_CLKB_B) FM(SCIF_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_1_D) FM(REMOCON_A) F_(0, 0) F_(0, 0) FM(TCLK1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
390 #define IP16_11_8 FM(USB0_PWEN) F_(0, 0) F_(0, 0) FM(SIM0_RST_C) F_(0, 0) FM(TS_SCK1_D) FM(STP_ISCLK_1_D) FM(BPFCLK_B) FM(RIF3_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
391 #define IP16_15_12 FM(USB0_OVC) F_(0, 0) F_(0, 0) FM(SIM0_D_C) F_(0, 0) FM(TS_SDAT1_D) FM(STP_ISD_1_D) F_(0, 0) FM(RIF3_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
392 #define IP16_19_16 FM(USB1_PWEN) F_(0, 0) F_(0, 0) FM(SIM0_CLK_C) FM(SSI_SCK1_A) FM(TS_SCK0_E) FM(STP_ISCLK_0_E) FM(FMCLK_B) FM(RIF2_CLK_B) F_(0, 0) FM(SPEEDIN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
393 #define IP16_23_20 FM(USB1_OVC) F_(0, 0) FM(MSIOF1_SS2_C) F_(0, 0) FM(SSI_WS1_A) FM(TS_SDAT0_E) FM(STP_ISD_0_E) FM(FMIN_B) FM(RIF2_SYNC_B) F_(0, 0) FM(REMOCON_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
394 #define IP16_27_24 FM(USB30_PWEN) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT_B) FM(SSI_SCK2_B) FM(TS_SDEN1_D) FM(STP_ISEN_1_D) FM(STP_OPWM_0_E)FM(RIF3_D0_B) F_(0, 0) FM(TCLK2_B) FM(TPU0TO0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
395 #define IP16_31_28 FM(USB30_OVC) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT1_B) FM(SSI_WS2_B) FM(TS_SPSYNC1_D)FM(STP_ISSYNC_1_D) FM(STP_IVCXO27_0_E)FM(RIF3_D1_B) F_(0, 0) FM(FSO_TOE_B) FM(TPU0TO1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
396 #define IP17_3_0 FM(USB31_PWEN) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT2_B) FM(SSI_SCK9_B) FM(TS_SDEN0_E) FM(STP_ISEN_0_E) F_(0, 0) FM(RIF2_D0_B) F_(0, 0) F_(0, 0) FM(TPU0TO2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
397 #define IP17_7_4 FM(USB31_OVC) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT3_B) FM(SSI_WS9_B) FM(TS_SPSYNC0_E)FM(STP_ISSYNC_0_E) F_(0, 0) FM(RIF2_D1_B) F_(0, 0) F_(0, 0) FM(TPU0TO3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
398
399 #define PINMUX_GPSR \
400 \
401 GPSR6_31 \
402 GPSR6_30 \
403 GPSR6_29 \
404 GPSR6_28 \
405 GPSR1_27 GPSR6_27 \
406 GPSR1_26 GPSR6_26 \
407 GPSR1_25 GPSR5_25 GPSR6_25 \
408 GPSR1_24 GPSR5_24 GPSR6_24 \
409 GPSR1_23 GPSR5_23 GPSR6_23 \
410 GPSR1_22 GPSR5_22 GPSR6_22 \
411 GPSR1_21 GPSR5_21 GPSR6_21 \
412 GPSR1_20 GPSR5_20 GPSR6_20 \
413 GPSR1_19 GPSR5_19 GPSR6_19 \
414 GPSR1_18 GPSR5_18 GPSR6_18 \
415 GPSR1_17 GPSR4_17 GPSR5_17 GPSR6_17 \
416 GPSR1_16 GPSR4_16 GPSR5_16 GPSR6_16 \
417 GPSR0_15 GPSR1_15 GPSR3_15 GPSR4_15 GPSR5_15 GPSR6_15 \
418 GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR4_14 GPSR5_14 GPSR6_14 \
419 GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR4_13 GPSR5_13 GPSR6_13 \
420 GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR4_12 GPSR5_12 GPSR6_12 \
421 GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR4_11 GPSR5_11 GPSR6_11 \
422 GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR4_10 GPSR5_10 GPSR6_10 \
423 GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 \
424 GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 \
425 GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 \
426 GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 \
427 GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 \
428 GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 \
429 GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 GPSR7_3 \
430 GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 GPSR7_2 \
431 GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 GPSR7_1 \
432 GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0 GPSR7_0
433
434 #define PINMUX_IPSR \
435 \
436 FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \
437 FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \
438 FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \
439 FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \
440 FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \
441 FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \
442 FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \
443 FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \
444 \
445 FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \
446 FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \
447 FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \
448 FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 FM(IP7_15_12) IP7_15_12 \
449 FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \
450 FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \
451 FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \
452 FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \
453 \
454 FM(IP8_3_0) IP8_3_0 FM(IP9_3_0) IP9_3_0 FM(IP10_3_0) IP10_3_0 FM(IP11_3_0) IP11_3_0 \
455 FM(IP8_7_4) IP8_7_4 FM(IP9_7_4) IP9_7_4 FM(IP10_7_4) IP10_7_4 FM(IP11_7_4) IP11_7_4 \
456 FM(IP8_11_8) IP8_11_8 FM(IP9_11_8) IP9_11_8 FM(IP10_11_8) IP10_11_8 FM(IP11_11_8) IP11_11_8 \
457 FM(IP8_15_12) IP8_15_12 FM(IP9_15_12) IP9_15_12 FM(IP10_15_12) IP10_15_12 FM(IP11_15_12) IP11_15_12 \
458 FM(IP8_19_16) IP8_19_16 FM(IP9_19_16) IP9_19_16 FM(IP10_19_16) IP10_19_16 FM(IP11_19_16) IP11_19_16 \
459 FM(IP8_23_20) IP8_23_20 FM(IP9_23_20) IP9_23_20 FM(IP10_23_20) IP10_23_20 FM(IP11_23_20) IP11_23_20 \
460 FM(IP8_27_24) IP8_27_24 FM(IP9_27_24) IP9_27_24 FM(IP10_27_24) IP10_27_24 FM(IP11_27_24) IP11_27_24 \
461 FM(IP8_31_28) IP8_31_28 FM(IP9_31_28) IP9_31_28 FM(IP10_31_28) IP10_31_28 FM(IP11_31_28) IP11_31_28 \
462 \
463 FM(IP12_3_0) IP12_3_0 FM(IP13_3_0) IP13_3_0 FM(IP14_3_0) IP14_3_0 FM(IP15_3_0) IP15_3_0 \
464 FM(IP12_7_4) IP12_7_4 FM(IP13_7_4) IP13_7_4 FM(IP14_7_4) IP14_7_4 FM(IP15_7_4) IP15_7_4 \
465 FM(IP12_11_8) IP12_11_8 FM(IP13_11_8) IP13_11_8 FM(IP14_11_8) IP14_11_8 FM(IP15_11_8) IP15_11_8 \
466 FM(IP12_15_12) IP12_15_12 FM(IP13_15_12) IP13_15_12 FM(IP14_15_12) IP14_15_12 FM(IP15_15_12) IP15_15_12 \
467 FM(IP12_19_16) IP12_19_16 FM(IP13_19_16) IP13_19_16 FM(IP14_19_16) IP14_19_16 FM(IP15_19_16) IP15_19_16 \
468 FM(IP12_23_20) IP12_23_20 FM(IP13_23_20) IP13_23_20 FM(IP14_23_20) IP14_23_20 FM(IP15_23_20) IP15_23_20 \
469 FM(IP12_27_24) IP12_27_24 FM(IP13_27_24) IP13_27_24 FM(IP14_27_24) IP14_27_24 FM(IP15_27_24) IP15_27_24 \
470 FM(IP12_31_28) IP12_31_28 FM(IP13_31_28) IP13_31_28 FM(IP14_31_28) IP14_31_28 FM(IP15_31_28) IP15_31_28 \
471 \
472 FM(IP16_3_0) IP16_3_0 FM(IP17_3_0) IP17_3_0 \
473 FM(IP16_7_4) IP16_7_4 FM(IP17_7_4) IP17_7_4 \
474 FM(IP16_11_8) IP16_11_8 \
475 FM(IP16_15_12) IP16_15_12 \
476 FM(IP16_19_16) IP16_19_16 \
477 FM(IP16_23_20) IP16_23_20 \
478 FM(IP16_27_24) IP16_27_24 \
479 FM(IP16_31_28) IP16_31_28
480
481 /* MOD_SEL0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
482 #define MOD_SEL0_30_29 FM(SEL_MSIOF3_0) FM(SEL_MSIOF3_1) FM(SEL_MSIOF3_2) FM(SEL_MSIOF3_3)
483 #define MOD_SEL0_28_27 FM(SEL_MSIOF2_0) FM(SEL_MSIOF2_1) FM(SEL_MSIOF2_2) FM(SEL_MSIOF2_3)
484 #define MOD_SEL0_26_25_24 FM(SEL_MSIOF1_0) FM(SEL_MSIOF1_1) FM(SEL_MSIOF1_2) FM(SEL_MSIOF1_3) FM(SEL_MSIOF1_4) FM(SEL_MSIOF1_5) FM(SEL_MSIOF1_6) F_(0, 0)
485 #define MOD_SEL0_23 FM(SEL_LBSC_0) FM(SEL_LBSC_1)
486 #define MOD_SEL0_22 FM(SEL_IEBUS_0) FM(SEL_IEBUS_1)
487 #define MOD_SEL0_21_20 FM(SEL_I2C6_0) FM(SEL_I2C6_1) FM(SEL_I2C6_2) F_(0, 0)
488 #define MOD_SEL0_19 FM(SEL_I2C2_0) FM(SEL_I2C2_1)
489 #define MOD_SEL0_18 FM(SEL_I2C1_0) FM(SEL_I2C1_1)
490 #define MOD_SEL0_17 FM(SEL_HSCIF4_0) FM(SEL_HSCIF4_1)
491 #define MOD_SEL0_16_15 FM(SEL_HSCIF3_0) FM(SEL_HSCIF3_1) FM(SEL_HSCIF3_2) FM(SEL_HSCIF3_3)
492 #define MOD_SEL0_14 FM(SEL_HSCIF2_0) FM(SEL_HSCIF2_1)
493 #define MOD_SEL0_13 FM(SEL_HSCIF1_0) FM(SEL_HSCIF1_1)
494 #define MOD_SEL0_12 FM(SEL_FSO_0) FM(SEL_FSO_1)
495 #define MOD_SEL0_11 FM(SEL_FM_0) FM(SEL_FM_1)
496 #define MOD_SEL0_10 FM(SEL_ETHERAVB_0) FM(SEL_ETHERAVB_1)
497 #define MOD_SEL0_9 FM(SEL_DRIF3_0) FM(SEL_DRIF3_1)
498 #define MOD_SEL0_8 FM(SEL_DRIF2_0) FM(SEL_DRIF2_1)
499 #define MOD_SEL0_7_6 FM(SEL_DRIF1_0) FM(SEL_DRIF1_1) FM(SEL_DRIF1_2) F_(0, 0)
500 #define MOD_SEL0_5_4 FM(SEL_DRIF0_0) FM(SEL_DRIF0_1) FM(SEL_DRIF0_2) F_(0, 0)
501 #define MOD_SEL0_3 FM(SEL_CANFD0_0) FM(SEL_CANFD0_1)
502 #define MOD_SEL0_2_1 FM(SEL_ADG_0) FM(SEL_ADG_1) FM(SEL_ADG_2) FM(SEL_ADG_3)
503
504 /* MOD_SEL1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
505 #define MOD_SEL1_31_30 FM(SEL_TSIF1_0) FM(SEL_TSIF1_1) FM(SEL_TSIF1_2) FM(SEL_TSIF1_3)
506 #define MOD_SEL1_29_28_27 FM(SEL_TSIF0_0) FM(SEL_TSIF0_1) FM(SEL_TSIF0_2) FM(SEL_TSIF0_3) FM(SEL_TSIF0_4) F_(0, 0) F_(0, 0) F_(0, 0)
507 #define MOD_SEL1_26 FM(SEL_TIMER_TMU_0) FM(SEL_TIMER_TMU_1)
508 #define MOD_SEL1_25_24 FM(SEL_SSP1_1_0) FM(SEL_SSP1_1_1) FM(SEL_SSP1_1_2) FM(SEL_SSP1_1_3)
509 #define MOD_SEL1_23_22_21 FM(SEL_SSP1_0_0) FM(SEL_SSP1_0_1) FM(SEL_SSP1_0_2) FM(SEL_SSP1_0_3) FM(SEL_SSP1_0_4) F_(0, 0) F_(0, 0) F_(0, 0)
510 #define MOD_SEL1_20 FM(SEL_SSI_0) FM(SEL_SSI_1)
511 #define MOD_SEL1_19 FM(SEL_SPEED_PULSE_0) FM(SEL_SPEED_PULSE_1)
512 #define MOD_SEL1_18_17 FM(SEL_SIMCARD_0) FM(SEL_SIMCARD_1) FM(SEL_SIMCARD_2) FM(SEL_SIMCARD_3)
513 #define MOD_SEL1_16 FM(SEL_SDHI2_0) FM(SEL_SDHI2_1)
514 #define MOD_SEL1_15_14 FM(SEL_SCIF4_0) FM(SEL_SCIF4_1) FM(SEL_SCIF4_2) F_(0, 0)
515 #define MOD_SEL1_13 FM(SEL_SCIF3_0) FM(SEL_SCIF3_1)
516 #define MOD_SEL1_12 FM(SEL_SCIF2_0) FM(SEL_SCIF2_1)
517 #define MOD_SEL1_11 FM(SEL_SCIF1_0) FM(SEL_SCIF1_1)
518 #define MOD_SEL1_10 FM(SEL_SATA_0) FM(SEL_SATA_1)
519 #define MOD_SEL1_9 FM(SEL_REMOCON_0) FM(SEL_REMOCON_1)
520 #define MOD_SEL1_6 FM(SEL_RCAN0_0) FM(SEL_RCAN0_1)
521 #define MOD_SEL1_5 FM(SEL_PWM6_0) FM(SEL_PWM6_1)
522 #define MOD_SEL1_4 FM(SEL_PWM5_0) FM(SEL_PWM5_1)
523 #define MOD_SEL1_3 FM(SEL_PWM4_0) FM(SEL_PWM4_1)
524 #define MOD_SEL1_2 FM(SEL_PWM3_0) FM(SEL_PWM3_1)
525 #define MOD_SEL1_1 FM(SEL_PWM2_0) FM(SEL_PWM2_1)
526 #define MOD_SEL1_0 FM(SEL_PWM1_0) FM(SEL_PWM1_1)
527
528 /* MOD_SEL2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */
529 #define MOD_SEL2_31 FM(I2C_SEL_5_0) FM(I2C_SEL_5_1)
530 #define MOD_SEL2_30 FM(I2C_SEL_3_0) FM(I2C_SEL_3_1)
531 #define MOD_SEL2_29 FM(I2C_SEL_0_0) FM(I2C_SEL_0_1)
532 #define MOD_SEL2_0 FM(SEL_VIN4_0) FM(SEL_VIN4_1)
533
534 #define PINMUX_MOD_SELS\
535 \
536 MOD_SEL1_31_30 MOD_SEL2_31 \
537 MOD_SEL0_30_29 MOD_SEL2_30 \
538 MOD_SEL1_29_28_27 MOD_SEL2_29 \
539 MOD_SEL0_28_27 \
540 \
541 MOD_SEL0_26_25_24 MOD_SEL1_26 \
542 MOD_SEL1_25_24 \
543 \
544 MOD_SEL0_23 MOD_SEL1_23_22_21 \
545 MOD_SEL0_22 \
546 MOD_SEL0_21_20 \
547 MOD_SEL1_20 \
548 MOD_SEL0_19 MOD_SEL1_19 \
549 MOD_SEL0_18 MOD_SEL1_18_17 \
550 MOD_SEL0_17 \
551 MOD_SEL0_16_15 MOD_SEL1_16 \
552 MOD_SEL1_15_14 \
553 MOD_SEL0_14 \
554 MOD_SEL0_13 MOD_SEL1_13 \
555 MOD_SEL0_12 MOD_SEL1_12 \
556 MOD_SEL0_11 MOD_SEL1_11 \
557 MOD_SEL0_10 MOD_SEL1_10 \
558 MOD_SEL0_9 MOD_SEL1_9 \
559 MOD_SEL0_8 \
560 MOD_SEL0_7_6 \
561 MOD_SEL1_6 \
562 MOD_SEL0_5_4 MOD_SEL1_5 \
563 MOD_SEL1_4 \
564 MOD_SEL0_3 MOD_SEL1_3 \
565 MOD_SEL0_2_1 MOD_SEL1_2 \
566 MOD_SEL1_1 \
567 MOD_SEL1_0 MOD_SEL2_0
568
569 /*
570 * These pins are not able to be muxed but have other properties
571 * that can be set, such as drive-strength or pull-up/pull-down enable.
572 */
573 #define PINMUX_STATIC \
574 FM(QSPI0_SPCLK) FM(QSPI0_SSL) FM(QSPI0_MOSI_IO0) FM(QSPI0_MISO_IO1) \
575 FM(QSPI0_IO2) FM(QSPI0_IO3) \
576 FM(QSPI1_SPCLK) FM(QSPI1_SSL) FM(QSPI1_MOSI_IO0) FM(QSPI1_MISO_IO1) \
577 FM(QSPI1_IO2) FM(QSPI1_IO3) \
578 FM(RPC_INT) FM(RPC_WP) FM(RPC_RESET) \
579 FM(AVB_TX_CTL) FM(AVB_TXC) FM(AVB_TD0) FM(AVB_TD1) FM(AVB_TD2) FM(AVB_TD3) \
580 FM(AVB_RX_CTL) FM(AVB_RXC) FM(AVB_RD0) FM(AVB_RD1) FM(AVB_RD2) FM(AVB_RD3) \
581 FM(AVB_TXCREFCLK) FM(AVB_MDIO) \
582 FM(CLKOUT) FM(PRESETOUT) \
583 FM(DU_DOTCLKIN0) FM(DU_DOTCLKIN1) FM(DU_DOTCLKIN2) FM(DU_DOTCLKIN3) \
584 FM(TMS) FM(TDO) FM(ASEBRK) FM(MLB_REF) FM(TDI) FM(TCK) FM(TRST) FM(EXTALR)
585
586 #define PINMUX_PHYS \
587 FM(SCL0) FM(SDA0) FM(SCL3) FM(SDA3) FM(SCL5) FM(SDA5)
588
589 enum {
590 PINMUX_RESERVED = 0,
591
592 PINMUX_DATA_BEGIN,
593 GP_ALL(DATA),
594 PINMUX_DATA_END,
595
596 #define F_(x, y)
597 #define FM(x) FN_##x,
598 PINMUX_FUNCTION_BEGIN,
599 GP_ALL(FN),
600 PINMUX_GPSR
601 PINMUX_IPSR
602 PINMUX_MOD_SELS
603 PINMUX_FUNCTION_END,
604 #undef F_
605 #undef FM
606
607 #define F_(x, y)
608 #define FM(x) x##_MARK,
609 PINMUX_MARK_BEGIN,
610 PINMUX_GPSR
611 PINMUX_IPSR
612 PINMUX_MOD_SELS
613 PINMUX_STATIC
614 PINMUX_PHYS
615 PINMUX_MARK_END,
616 #undef F_
617 #undef FM
618 };
619
620 static const u16 pinmux_data[] = {
621 PINMUX_DATA_GP_ALL(),
622
623 PINMUX_SINGLE(AVS1),
624 PINMUX_SINGLE(AVS2),
625 PINMUX_SINGLE(GP7_02),
626 PINMUX_SINGLE(GP7_03),
627 PINMUX_SINGLE(MSIOF0_RXD),
628 PINMUX_SINGLE(MSIOF0_SCK),
629 PINMUX_SINGLE(MSIOF0_TXD),
630 PINMUX_SINGLE(SD2_CMD),
631 PINMUX_SINGLE(SD3_CLK),
632 PINMUX_SINGLE(SD3_CMD),
633 PINMUX_SINGLE(SD3_DAT0),
634 PINMUX_SINGLE(SD3_DAT1),
635 PINMUX_SINGLE(SD3_DAT2),
636 PINMUX_SINGLE(SD3_DAT3),
637 PINMUX_SINGLE(SD3_DS),
638 PINMUX_SINGLE(SSI_SCK5),
639 PINMUX_SINGLE(SSI_SDATA5),
640 PINMUX_SINGLE(SSI_WS5),
641
642 /* IPSR0 */
643 PINMUX_IPSR_GPSR(IP0_3_0, AVB_MDC),
644 PINMUX_IPSR_MSEL(IP0_3_0, MSIOF2_SS2_C, SEL_MSIOF2_2),
645
646 PINMUX_IPSR_GPSR(IP0_7_4, AVB_MAGIC),
647 PINMUX_IPSR_MSEL(IP0_7_4, MSIOF2_SS1_C, SEL_MSIOF2_2),
648 PINMUX_IPSR_MSEL(IP0_7_4, SCK4_A, SEL_SCIF4_0),
649
650 PINMUX_IPSR_GPSR(IP0_11_8, AVB_PHY_INT),
651 PINMUX_IPSR_MSEL(IP0_11_8, MSIOF2_SYNC_C, SEL_MSIOF2_2),
652 PINMUX_IPSR_MSEL(IP0_11_8, RX4_A, SEL_SCIF4_0),
653
654 PINMUX_IPSR_GPSR(IP0_15_12, AVB_LINK),
655 PINMUX_IPSR_MSEL(IP0_15_12, MSIOF2_SCK_C, SEL_MSIOF2_2),
656 PINMUX_IPSR_MSEL(IP0_15_12, TX4_A, SEL_SCIF4_0),
657
658 PINMUX_IPSR_PHYS_MSEL(IP0_19_16, AVB_AVTP_MATCH_A, I2C_SEL_5_0, SEL_ETHERAVB_0),
659 PINMUX_IPSR_PHYS_MSEL(IP0_19_16, MSIOF2_RXD_C, I2C_SEL_5_0, SEL_MSIOF2_2),
660 PINMUX_IPSR_PHYS_MSEL(IP0_19_16, CTS4_N_A, I2C_SEL_5_0, SEL_SCIF4_0),
661 PINMUX_IPSR_PHYS(IP0_19_16, SCL5, I2C_SEL_5_1),
662
663 PINMUX_IPSR_PHYS_MSEL(IP0_23_20, AVB_AVTP_CAPTURE_A, I2C_SEL_5_0, SEL_ETHERAVB_0),
664 PINMUX_IPSR_PHYS_MSEL(IP0_23_20, MSIOF2_TXD_C, I2C_SEL_5_0, SEL_MSIOF2_2),
665 PINMUX_IPSR_PHYS_MSEL(IP0_23_20, RTS4_N_A, I2C_SEL_5_0, SEL_SCIF4_0),
666 PINMUX_IPSR_PHYS(IP0_23_20, SDA5, I2C_SEL_5_1),
667
668 PINMUX_IPSR_GPSR(IP0_27_24, IRQ0),
669 PINMUX_IPSR_GPSR(IP0_27_24, QPOLB),
670 PINMUX_IPSR_GPSR(IP0_27_24, DU_CDE),
671 PINMUX_IPSR_MSEL(IP0_27_24, VI4_DATA0_B, SEL_VIN4_1),
672 PINMUX_IPSR_MSEL(IP0_27_24, CAN0_TX_B, SEL_RCAN0_1),
673 PINMUX_IPSR_MSEL(IP0_27_24, CANFD0_TX_B, SEL_CANFD0_1),
674
675 PINMUX_IPSR_GPSR(IP0_31_28, IRQ1),
676 PINMUX_IPSR_GPSR(IP0_31_28, QPOLA),
677 PINMUX_IPSR_GPSR(IP0_31_28, DU_DISP),
678 PINMUX_IPSR_MSEL(IP0_31_28, VI4_DATA1_B, SEL_VIN4_1),
679 PINMUX_IPSR_MSEL(IP0_31_28, CAN0_RX_B, SEL_RCAN0_1),
680 PINMUX_IPSR_MSEL(IP0_31_28, CANFD0_RX_B, SEL_CANFD0_1),
681
682 /* IPSR1 */
683 PINMUX_IPSR_GPSR(IP1_3_0, IRQ2),
684 PINMUX_IPSR_GPSR(IP1_3_0, QCPV_QDE),
685 PINMUX_IPSR_GPSR(IP1_3_0, DU_EXODDF_DU_ODDF_DISP_CDE),
686 PINMUX_IPSR_MSEL(IP1_3_0, VI4_DATA2_B, SEL_VIN4_1),
687 PINMUX_IPSR_MSEL(IP1_3_0, PWM3_B, SEL_PWM3_1),
688
689 PINMUX_IPSR_GPSR(IP1_7_4, IRQ3),
690 PINMUX_IPSR_GPSR(IP1_7_4, QSTVB_QVE),
691 PINMUX_IPSR_GPSR(IP1_7_4, A25),
692 PINMUX_IPSR_GPSR(IP1_7_4, DU_DOTCLKOUT1),
693 PINMUX_IPSR_MSEL(IP1_7_4, VI4_DATA3_B, SEL_VIN4_1),
694 PINMUX_IPSR_MSEL(IP1_7_4, PWM4_B, SEL_PWM4_1),
695
696 PINMUX_IPSR_GPSR(IP1_11_8, IRQ4),
697 PINMUX_IPSR_GPSR(IP1_11_8, QSTH_QHS),
698 PINMUX_IPSR_GPSR(IP1_11_8, A24),
699 PINMUX_IPSR_GPSR(IP1_11_8, DU_EXHSYNC_DU_HSYNC),
700 PINMUX_IPSR_MSEL(IP1_11_8, VI4_DATA4_B, SEL_VIN4_1),
701 PINMUX_IPSR_MSEL(IP1_11_8, PWM5_B, SEL_PWM5_1),
702
703 PINMUX_IPSR_GPSR(IP1_15_12, IRQ5),
704 PINMUX_IPSR_GPSR(IP1_15_12, QSTB_QHE),
705 PINMUX_IPSR_GPSR(IP1_15_12, A23),
706 PINMUX_IPSR_GPSR(IP1_15_12, DU_EXVSYNC_DU_VSYNC),
707 PINMUX_IPSR_MSEL(IP1_15_12, VI4_DATA5_B, SEL_VIN4_1),
708 PINMUX_IPSR_MSEL(IP1_15_12, PWM6_B, SEL_PWM6_1),
709
710 PINMUX_IPSR_GPSR(IP1_19_16, PWM0),
711 PINMUX_IPSR_GPSR(IP1_19_16, AVB_AVTP_PPS),
712 PINMUX_IPSR_GPSR(IP1_19_16, A22),
713 PINMUX_IPSR_MSEL(IP1_19_16, VI4_DATA6_B, SEL_VIN4_1),
714 PINMUX_IPSR_MSEL(IP1_19_16, IECLK_B, SEL_IEBUS_1),
715
716 PINMUX_IPSR_PHYS_MSEL(IP1_23_20, PWM1_A, I2C_SEL_3_0, SEL_PWM1_0),
717 PINMUX_IPSR_MSEL(IP1_23_20, A21, I2C_SEL_3_0),
718 PINMUX_IPSR_PHYS_MSEL(IP1_23_20, HRX3_D, I2C_SEL_3_0, SEL_HSCIF3_3),
719 PINMUX_IPSR_PHYS_MSEL(IP1_23_20, VI4_DATA7_B, I2C_SEL_3_0, SEL_VIN4_1),
720 PINMUX_IPSR_PHYS_MSEL(IP1_23_20, IERX_B, I2C_SEL_3_0, SEL_IEBUS_1),
721 PINMUX_IPSR_PHYS(IP1_23_20, SCL3, I2C_SEL_3_1),
722
723 PINMUX_IPSR_PHYS_MSEL(IP1_27_24, PWM2_A, I2C_SEL_3_0, SEL_PWM2_0),
724 PINMUX_IPSR_MSEL(IP1_27_24, A20, I2C_SEL_3_0),
725 PINMUX_IPSR_PHYS_MSEL(IP1_27_24, HTX3_D, I2C_SEL_3_0, SEL_HSCIF3_3),
726 PINMUX_IPSR_PHYS_MSEL(IP1_27_24, IETX_B, I2C_SEL_3_0, SEL_IEBUS_1),
727 PINMUX_IPSR_PHYS(IP1_27_24, SDA3, I2C_SEL_3_1),
728
729 PINMUX_IPSR_GPSR(IP1_31_28, A0),
730 PINMUX_IPSR_GPSR(IP1_31_28, LCDOUT16),
731 PINMUX_IPSR_MSEL(IP1_31_28, MSIOF3_SYNC_B, SEL_MSIOF3_1),
732 PINMUX_IPSR_GPSR(IP1_31_28, VI4_DATA8),
733 PINMUX_IPSR_GPSR(IP1_31_28, DU_DB0),
734 PINMUX_IPSR_MSEL(IP1_31_28, PWM3_A, SEL_PWM3_0),
735
736 /* IPSR2 */
737 PINMUX_IPSR_GPSR(IP2_3_0, A1),
738 PINMUX_IPSR_GPSR(IP2_3_0, LCDOUT17),
739 PINMUX_IPSR_MSEL(IP2_3_0, MSIOF3_TXD_B, SEL_MSIOF3_1),
740 PINMUX_IPSR_GPSR(IP2_3_0, VI4_DATA9),
741 PINMUX_IPSR_GPSR(IP2_3_0, DU_DB1),
742 PINMUX_IPSR_MSEL(IP2_3_0, PWM4_A, SEL_PWM4_0),
743
744 PINMUX_IPSR_GPSR(IP2_7_4, A2),
745 PINMUX_IPSR_GPSR(IP2_7_4, LCDOUT18),
746 PINMUX_IPSR_MSEL(IP2_7_4, MSIOF3_SCK_B, SEL_MSIOF3_1),
747 PINMUX_IPSR_GPSR(IP2_7_4, VI4_DATA10),
748 PINMUX_IPSR_GPSR(IP2_7_4, DU_DB2),
749 PINMUX_IPSR_MSEL(IP2_7_4, PWM5_A, SEL_PWM5_0),
750
751 PINMUX_IPSR_GPSR(IP2_11_8, A3),
752 PINMUX_IPSR_GPSR(IP2_11_8, LCDOUT19),
753 PINMUX_IPSR_MSEL(IP2_11_8, MSIOF3_RXD_B, SEL_MSIOF3_1),
754 PINMUX_IPSR_GPSR(IP2_11_8, VI4_DATA11),
755 PINMUX_IPSR_GPSR(IP2_11_8, DU_DB3),
756 PINMUX_IPSR_MSEL(IP2_11_8, PWM6_A, SEL_PWM6_0),
757
758 PINMUX_IPSR_GPSR(IP2_15_12, A4),
759 PINMUX_IPSR_GPSR(IP2_15_12, LCDOUT20),
760 PINMUX_IPSR_MSEL(IP2_15_12, MSIOF3_SS1_B, SEL_MSIOF3_1),
761 PINMUX_IPSR_GPSR(IP2_15_12, VI4_DATA12),
762 PINMUX_IPSR_GPSR(IP2_15_12, VI5_DATA12),
763 PINMUX_IPSR_GPSR(IP2_15_12, DU_DB4),
764
765 PINMUX_IPSR_GPSR(IP2_19_16, A5),
766 PINMUX_IPSR_GPSR(IP2_19_16, LCDOUT21),
767 PINMUX_IPSR_MSEL(IP2_19_16, MSIOF3_SS2_B, SEL_MSIOF3_1),
768 PINMUX_IPSR_MSEL(IP2_19_16, SCK4_B, SEL_SCIF4_1),
769 PINMUX_IPSR_GPSR(IP2_19_16, VI4_DATA13),
770 PINMUX_IPSR_GPSR(IP2_19_16, VI5_DATA13),
771 PINMUX_IPSR_GPSR(IP2_19_16, DU_DB5),
772
773 PINMUX_IPSR_GPSR(IP2_23_20, A6),
774 PINMUX_IPSR_GPSR(IP2_23_20, LCDOUT22),
775 PINMUX_IPSR_MSEL(IP2_23_20, MSIOF2_SS1_A, SEL_MSIOF2_0),
776 PINMUX_IPSR_MSEL(IP2_23_20, RX4_B, SEL_SCIF4_1),
777 PINMUX_IPSR_GPSR(IP2_23_20, VI4_DATA14),
778 PINMUX_IPSR_GPSR(IP2_23_20, VI5_DATA14),
779 PINMUX_IPSR_GPSR(IP2_23_20, DU_DB6),
780
781 PINMUX_IPSR_GPSR(IP2_27_24, A7),
782 PINMUX_IPSR_GPSR(IP2_27_24, LCDOUT23),
783 PINMUX_IPSR_MSEL(IP2_27_24, MSIOF2_SS2_A, SEL_MSIOF2_0),
784 PINMUX_IPSR_MSEL(IP2_27_24, TX4_B, SEL_SCIF4_1),
785 PINMUX_IPSR_GPSR(IP2_27_24, VI4_DATA15),
786 PINMUX_IPSR_GPSR(IP2_27_24, VI5_DATA15),
787 PINMUX_IPSR_GPSR(IP2_27_24, DU_DB7),
788
789 PINMUX_IPSR_GPSR(IP2_31_28, A8),
790 PINMUX_IPSR_MSEL(IP2_31_28, RX3_B, SEL_SCIF3_1),
791 PINMUX_IPSR_MSEL(IP2_31_28, MSIOF2_SYNC_A, SEL_MSIOF2_0),
792 PINMUX_IPSR_MSEL(IP2_31_28, HRX4_B, SEL_HSCIF4_1),
793 PINMUX_IPSR_MSEL(IP2_31_28, SDA6_A, SEL_I2C6_0),
794 PINMUX_IPSR_MSEL(IP2_31_28, AVB_AVTP_MATCH_B, SEL_ETHERAVB_1),
795 PINMUX_IPSR_MSEL(IP2_31_28, PWM1_B, SEL_PWM1_1),
796
797 /* IPSR3 */
798 PINMUX_IPSR_GPSR(IP3_3_0, A9),
799 PINMUX_IPSR_MSEL(IP3_3_0, MSIOF2_SCK_A, SEL_MSIOF2_0),
800 PINMUX_IPSR_MSEL(IP3_3_0, CTS4_N_B, SEL_SCIF4_1),
801 PINMUX_IPSR_GPSR(IP3_3_0, VI5_VSYNC_N),
802
803 PINMUX_IPSR_GPSR(IP3_7_4, A10),
804 PINMUX_IPSR_MSEL(IP3_7_4, MSIOF2_RXD_A, SEL_MSIOF2_0),
805 PINMUX_IPSR_MSEL(IP3_7_4, RTS4_N_B, SEL_SCIF4_1),
806 PINMUX_IPSR_GPSR(IP3_7_4, VI5_HSYNC_N),
807
808 PINMUX_IPSR_GPSR(IP3_11_8, A11),
809 PINMUX_IPSR_MSEL(IP3_11_8, TX3_B, SEL_SCIF3_1),
810 PINMUX_IPSR_MSEL(IP3_11_8, MSIOF2_TXD_A, SEL_MSIOF2_0),
811 PINMUX_IPSR_MSEL(IP3_11_8, HTX4_B, SEL_HSCIF4_1),
812 PINMUX_IPSR_GPSR(IP3_11_8, HSCK4),
813 PINMUX_IPSR_GPSR(IP3_11_8, VI5_FIELD),
814 PINMUX_IPSR_MSEL(IP3_11_8, SCL6_A, SEL_I2C6_0),
815 PINMUX_IPSR_MSEL(IP3_11_8, AVB_AVTP_CAPTURE_B, SEL_ETHERAVB_1),
816 PINMUX_IPSR_MSEL(IP3_11_8, PWM2_B, SEL_PWM2_1),
817
818 PINMUX_IPSR_GPSR(IP3_15_12, A12),
819 PINMUX_IPSR_GPSR(IP3_15_12, LCDOUT12),
820 PINMUX_IPSR_MSEL(IP3_15_12, MSIOF3_SCK_C, SEL_MSIOF3_2),
821 PINMUX_IPSR_MSEL(IP3_15_12, HRX4_A, SEL_HSCIF4_0),
822 PINMUX_IPSR_GPSR(IP3_15_12, VI5_DATA8),
823 PINMUX_IPSR_GPSR(IP3_15_12, DU_DG4),
824
825 PINMUX_IPSR_GPSR(IP3_19_16, A13),
826 PINMUX_IPSR_GPSR(IP3_19_16, LCDOUT13),
827 PINMUX_IPSR_MSEL(IP3_19_16, MSIOF3_SYNC_C, SEL_MSIOF3_2),
828 PINMUX_IPSR_MSEL(IP3_19_16, HTX4_A, SEL_HSCIF4_0),
829 PINMUX_IPSR_GPSR(IP3_19_16, VI5_DATA9),
830 PINMUX_IPSR_GPSR(IP3_19_16, DU_DG5),
831
832 PINMUX_IPSR_GPSR(IP3_23_20, A14),
833 PINMUX_IPSR_GPSR(IP3_23_20, LCDOUT14),
834 PINMUX_IPSR_MSEL(IP3_23_20, MSIOF3_RXD_C, SEL_MSIOF3_2),
835 PINMUX_IPSR_GPSR(IP3_23_20, HCTS4_N),
836 PINMUX_IPSR_GPSR(IP3_23_20, VI5_DATA10),
837 PINMUX_IPSR_GPSR(IP3_23_20, DU_DG6),
838
839 PINMUX_IPSR_GPSR(IP3_27_24, A15),
840 PINMUX_IPSR_GPSR(IP3_27_24, LCDOUT15),
841 PINMUX_IPSR_MSEL(IP3_27_24, MSIOF3_TXD_C, SEL_MSIOF3_2),
842 PINMUX_IPSR_GPSR(IP3_27_24, HRTS4_N),
843 PINMUX_IPSR_GPSR(IP3_27_24, VI5_DATA11),
844 PINMUX_IPSR_GPSR(IP3_27_24, DU_DG7),
845
846 PINMUX_IPSR_GPSR(IP3_31_28, A16),
847 PINMUX_IPSR_GPSR(IP3_31_28, LCDOUT8),
848 PINMUX_IPSR_GPSR(IP3_31_28, VI4_FIELD),
849 PINMUX_IPSR_GPSR(IP3_31_28, DU_DG0),
850
851 /* IPSR4 */
852 PINMUX_IPSR_GPSR(IP4_3_0, A17),
853 PINMUX_IPSR_GPSR(IP4_3_0, LCDOUT9),
854 PINMUX_IPSR_GPSR(IP4_3_0, VI4_VSYNC_N),
855 PINMUX_IPSR_GPSR(IP4_3_0, DU_DG1),
856
857 PINMUX_IPSR_GPSR(IP4_7_4, A18),
858 PINMUX_IPSR_GPSR(IP4_7_4, LCDOUT10),
859 PINMUX_IPSR_GPSR(IP4_7_4, VI4_HSYNC_N),
860 PINMUX_IPSR_GPSR(IP4_7_4, DU_DG2),
861
862 PINMUX_IPSR_GPSR(IP4_11_8, A19),
863 PINMUX_IPSR_GPSR(IP4_11_8, LCDOUT11),
864 PINMUX_IPSR_GPSR(IP4_11_8, VI4_CLKENB),
865 PINMUX_IPSR_GPSR(IP4_11_8, DU_DG3),
866
867 PINMUX_IPSR_GPSR(IP4_15_12, CS0_N),
868 PINMUX_IPSR_GPSR(IP4_15_12, VI5_CLKENB),
869
870 PINMUX_IPSR_GPSR(IP4_19_16, CS1_N_A26),
871 PINMUX_IPSR_GPSR(IP4_19_16, VI5_CLK),
872 PINMUX_IPSR_MSEL(IP4_19_16, EX_WAIT0_B, SEL_LBSC_1),
873
874 PINMUX_IPSR_GPSR(IP4_23_20, BS_N),
875 PINMUX_IPSR_GPSR(IP4_23_20, QSTVA_QVS),
876 PINMUX_IPSR_MSEL(IP4_23_20, MSIOF3_SCK_D, SEL_MSIOF3_3),
877 PINMUX_IPSR_GPSR(IP4_23_20, SCK3),
878 PINMUX_IPSR_GPSR(IP4_23_20, HSCK3),
879 PINMUX_IPSR_GPSR(IP4_23_20, CAN1_TX),
880 PINMUX_IPSR_GPSR(IP4_23_20, CANFD1_TX),
881 PINMUX_IPSR_MSEL(IP4_23_20, IETX_A, SEL_IEBUS_0),
882
883 PINMUX_IPSR_GPSR(IP4_27_24, RD_N),
884 PINMUX_IPSR_MSEL(IP4_27_24, MSIOF3_SYNC_D, SEL_MSIOF3_3),
885 PINMUX_IPSR_MSEL(IP4_27_24, RX3_A, SEL_SCIF3_0),
886 PINMUX_IPSR_MSEL(IP4_27_24, HRX3_A, SEL_HSCIF3_0),
887 PINMUX_IPSR_MSEL(IP4_27_24, CAN0_TX_A, SEL_RCAN0_0),
888 PINMUX_IPSR_MSEL(IP4_27_24, CANFD0_TX_A, SEL_CANFD0_0),
889
890 PINMUX_IPSR_GPSR(IP4_31_28, RD_WR_N),
891 PINMUX_IPSR_MSEL(IP4_31_28, MSIOF3_RXD_D, SEL_MSIOF3_3),
892 PINMUX_IPSR_MSEL(IP4_31_28, TX3_A, SEL_SCIF3_0),
893 PINMUX_IPSR_MSEL(IP4_31_28, HTX3_A, SEL_HSCIF3_0),
894 PINMUX_IPSR_MSEL(IP4_31_28, CAN0_RX_A, SEL_RCAN0_0),
895 PINMUX_IPSR_MSEL(IP4_31_28, CANFD0_RX_A, SEL_CANFD0_0),
896
897 /* IPSR5 */
898 PINMUX_IPSR_GPSR(IP5_3_0, WE0_N),
899 PINMUX_IPSR_MSEL(IP5_3_0, MSIOF3_TXD_D, SEL_MSIOF3_3),
900 PINMUX_IPSR_GPSR(IP5_3_0, CTS3_N),
901 PINMUX_IPSR_GPSR(IP5_3_0, HCTS3_N),
902 PINMUX_IPSR_MSEL(IP5_3_0, SCL6_B, SEL_I2C6_1),
903 PINMUX_IPSR_GPSR(IP5_3_0, CAN_CLK),
904 PINMUX_IPSR_MSEL(IP5_3_0, IECLK_A, SEL_IEBUS_0),
905
906 PINMUX_IPSR_GPSR(IP5_7_4, WE1_N),
907 PINMUX_IPSR_MSEL(IP5_7_4, MSIOF3_SS1_D, SEL_MSIOF3_3),
908 PINMUX_IPSR_GPSR(IP5_7_4, RTS3_N),
909 PINMUX_IPSR_GPSR(IP5_7_4, HRTS3_N),
910 PINMUX_IPSR_MSEL(IP5_7_4, SDA6_B, SEL_I2C6_1),
911 PINMUX_IPSR_GPSR(IP5_7_4, CAN1_RX),
912 PINMUX_IPSR_GPSR(IP5_7_4, CANFD1_RX),
913 PINMUX_IPSR_MSEL(IP5_7_4, IERX_A, SEL_IEBUS_0),
914
915 PINMUX_IPSR_MSEL(IP5_11_8, EX_WAIT0_A, SEL_LBSC_0),
916 PINMUX_IPSR_GPSR(IP5_11_8, QCLK),
917 PINMUX_IPSR_GPSR(IP5_11_8, VI4_CLK),
918 PINMUX_IPSR_GPSR(IP5_11_8, DU_DOTCLKOUT0),
919
920 PINMUX_IPSR_GPSR(IP5_15_12, D0),
921 PINMUX_IPSR_MSEL(IP5_15_12, MSIOF2_SS1_B, SEL_MSIOF2_1),
922 PINMUX_IPSR_MSEL(IP5_15_12, MSIOF3_SCK_A, SEL_MSIOF3_0),
923 PINMUX_IPSR_GPSR(IP5_15_12, VI4_DATA16),
924 PINMUX_IPSR_GPSR(IP5_15_12, VI5_DATA0),
925
926 PINMUX_IPSR_GPSR(IP5_19_16, D1),
927 PINMUX_IPSR_MSEL(IP5_19_16, MSIOF2_SS2_B, SEL_MSIOF2_1),
928 PINMUX_IPSR_MSEL(IP5_19_16, MSIOF3_SYNC_A, SEL_MSIOF3_0),
929 PINMUX_IPSR_GPSR(IP5_19_16, VI4_DATA17),
930 PINMUX_IPSR_GPSR(IP5_19_16, VI5_DATA1),
931
932 PINMUX_IPSR_GPSR(IP5_23_20, D2),
933 PINMUX_IPSR_MSEL(IP5_23_20, MSIOF3_RXD_A, SEL_MSIOF3_0),
934 PINMUX_IPSR_GPSR(IP5_23_20, VI4_DATA18),
935 PINMUX_IPSR_GPSR(IP5_23_20, VI5_DATA2),
936
937 PINMUX_IPSR_GPSR(IP5_27_24, D3),
938 PINMUX_IPSR_MSEL(IP5_27_24, MSIOF3_TXD_A, SEL_MSIOF3_0),
939 PINMUX_IPSR_GPSR(IP5_27_24, VI4_DATA19),
940 PINMUX_IPSR_GPSR(IP5_27_24, VI5_DATA3),
941
942 PINMUX_IPSR_GPSR(IP5_31_28, D4),
943 PINMUX_IPSR_MSEL(IP5_31_28, MSIOF2_SCK_B, SEL_MSIOF2_1),
944 PINMUX_IPSR_GPSR(IP5_31_28, VI4_DATA20),
945 PINMUX_IPSR_GPSR(IP5_31_28, VI5_DATA4),
946
947 /* IPSR6 */
948 PINMUX_IPSR_GPSR(IP6_3_0, D5),
949 PINMUX_IPSR_MSEL(IP6_3_0, MSIOF2_SYNC_B, SEL_MSIOF2_1),
950 PINMUX_IPSR_GPSR(IP6_3_0, VI4_DATA21),
951 PINMUX_IPSR_GPSR(IP6_3_0, VI5_DATA5),
952
953 PINMUX_IPSR_GPSR(IP6_7_4, D6),
954 PINMUX_IPSR_MSEL(IP6_7_4, MSIOF2_RXD_B, SEL_MSIOF2_1),
955 PINMUX_IPSR_GPSR(IP6_7_4, VI4_DATA22),
956 PINMUX_IPSR_GPSR(IP6_7_4, VI5_DATA6),
957
958 PINMUX_IPSR_GPSR(IP6_11_8, D7),
959 PINMUX_IPSR_MSEL(IP6_11_8, MSIOF2_TXD_B, SEL_MSIOF2_1),
960 PINMUX_IPSR_GPSR(IP6_11_8, VI4_DATA23),
961 PINMUX_IPSR_GPSR(IP6_11_8, VI5_DATA7),
962
963 PINMUX_IPSR_GPSR(IP6_15_12, D8),
964 PINMUX_IPSR_GPSR(IP6_15_12, LCDOUT0),
965 PINMUX_IPSR_MSEL(IP6_15_12, MSIOF2_SCK_D, SEL_MSIOF2_3),
966 PINMUX_IPSR_MSEL(IP6_15_12, SCK4_C, SEL_SCIF4_2),
967 PINMUX_IPSR_MSEL(IP6_15_12, VI4_DATA0_A, SEL_VIN4_0),
968 PINMUX_IPSR_GPSR(IP6_15_12, DU_DR0),
969
970 PINMUX_IPSR_GPSR(IP6_19_16, D9),
971 PINMUX_IPSR_GPSR(IP6_19_16, LCDOUT1),
972 PINMUX_IPSR_MSEL(IP6_19_16, MSIOF2_SYNC_D, SEL_MSIOF2_3),
973 PINMUX_IPSR_MSEL(IP6_19_16, VI4_DATA1_A, SEL_VIN4_0),
974 PINMUX_IPSR_GPSR(IP6_19_16, DU_DR1),
975
976 PINMUX_IPSR_GPSR(IP6_23_20, D10),
977 PINMUX_IPSR_GPSR(IP6_23_20, LCDOUT2),
978 PINMUX_IPSR_MSEL(IP6_23_20, MSIOF2_RXD_D, SEL_MSIOF2_3),
979 PINMUX_IPSR_MSEL(IP6_23_20, HRX3_B, SEL_HSCIF3_1),
980 PINMUX_IPSR_MSEL(IP6_23_20, VI4_DATA2_A, SEL_VIN4_0),
981 PINMUX_IPSR_MSEL(IP6_23_20, CTS4_N_C, SEL_SCIF4_2),
982 PINMUX_IPSR_GPSR(IP6_23_20, DU_DR2),
983
984 PINMUX_IPSR_GPSR(IP6_27_24, D11),
985 PINMUX_IPSR_GPSR(IP6_27_24, LCDOUT3),
986 PINMUX_IPSR_MSEL(IP6_27_24, MSIOF2_TXD_D, SEL_MSIOF2_3),
987 PINMUX_IPSR_MSEL(IP6_27_24, HTX3_B, SEL_HSCIF3_1),
988 PINMUX_IPSR_MSEL(IP6_27_24, VI4_DATA3_A, SEL_VIN4_0),
989 PINMUX_IPSR_MSEL(IP6_27_24, RTS4_N_C, SEL_SCIF4_2),
990 PINMUX_IPSR_GPSR(IP6_27_24, DU_DR3),
991
992 PINMUX_IPSR_GPSR(IP6_31_28, D12),
993 PINMUX_IPSR_GPSR(IP6_31_28, LCDOUT4),
994 PINMUX_IPSR_MSEL(IP6_31_28, MSIOF2_SS1_D, SEL_MSIOF2_3),
995 PINMUX_IPSR_MSEL(IP6_31_28, RX4_C, SEL_SCIF4_2),
996 PINMUX_IPSR_MSEL(IP6_31_28, VI4_DATA4_A, SEL_VIN4_0),
997 PINMUX_IPSR_GPSR(IP6_31_28, DU_DR4),
998
999 /* IPSR7 */
1000 PINMUX_IPSR_GPSR(IP7_3_0, D13),
1001 PINMUX_IPSR_GPSR(IP7_3_0, LCDOUT5),
1002 PINMUX_IPSR_MSEL(IP7_3_0, MSIOF2_SS2_D, SEL_MSIOF2_3),
1003 PINMUX_IPSR_MSEL(IP7_3_0, TX4_C, SEL_SCIF4_2),
1004 PINMUX_IPSR_MSEL(IP7_3_0, VI4_DATA5_A, SEL_VIN4_0),
1005 PINMUX_IPSR_GPSR(IP7_3_0, DU_DR5),
1006
1007 PINMUX_IPSR_GPSR(IP7_7_4, D14),
1008 PINMUX_IPSR_GPSR(IP7_7_4, LCDOUT6),
1009 PINMUX_IPSR_MSEL(IP7_7_4, MSIOF3_SS1_A, SEL_MSIOF3_0),
1010 PINMUX_IPSR_MSEL(IP7_7_4, HRX3_C, SEL_HSCIF3_2),
1011 PINMUX_IPSR_MSEL(IP7_7_4, VI4_DATA6_A, SEL_VIN4_0),
1012 PINMUX_IPSR_GPSR(IP7_7_4, DU_DR6),
1013 PINMUX_IPSR_MSEL(IP7_7_4, SCL6_C, SEL_I2C6_2),
1014
1015 PINMUX_IPSR_GPSR(IP7_11_8, D15),
1016 PINMUX_IPSR_GPSR(IP7_11_8, LCDOUT7),
1017 PINMUX_IPSR_MSEL(IP7_11_8, MSIOF3_SS2_A, SEL_MSIOF3_0),
1018 PINMUX_IPSR_MSEL(IP7_11_8, HTX3_C, SEL_HSCIF3_2),
1019 PINMUX_IPSR_MSEL(IP7_11_8, VI4_DATA7_A, SEL_VIN4_0),
1020 PINMUX_IPSR_GPSR(IP7_11_8, DU_DR7),
1021 PINMUX_IPSR_MSEL(IP7_11_8, SDA6_C, SEL_I2C6_2),
1022
1023 PINMUX_IPSR_GPSR(IP7_15_12, FSCLKST),
1024
1025 PINMUX_IPSR_GPSR(IP7_19_16, SD0_CLK),
1026 PINMUX_IPSR_MSEL(IP7_19_16, MSIOF1_SCK_E, SEL_MSIOF1_4),
1027 PINMUX_IPSR_MSEL(IP7_19_16, STP_OPWM_0_B, SEL_SSP1_0_1),
1028
1029 PINMUX_IPSR_GPSR(IP7_23_20, SD0_CMD),
1030 PINMUX_IPSR_MSEL(IP7_23_20, MSIOF1_SYNC_E, SEL_MSIOF1_4),
1031 PINMUX_IPSR_MSEL(IP7_23_20, STP_IVCXO27_0_B, SEL_SSP1_0_1),
1032
1033 PINMUX_IPSR_GPSR(IP7_27_24, SD0_DAT0),
1034 PINMUX_IPSR_MSEL(IP7_27_24, MSIOF1_RXD_E, SEL_MSIOF1_4),
1035 PINMUX_IPSR_MSEL(IP7_27_24, TS_SCK0_B, SEL_TSIF0_1),
1036 PINMUX_IPSR_MSEL(IP7_27_24, STP_ISCLK_0_B, SEL_SSP1_0_1),
1037
1038 PINMUX_IPSR_GPSR(IP7_31_28, SD0_DAT1),
1039 PINMUX_IPSR_MSEL(IP7_31_28, MSIOF1_TXD_E, SEL_MSIOF1_4),
1040 PINMUX_IPSR_MSEL(IP7_31_28, TS_SPSYNC0_B, SEL_TSIF0_1),
1041 PINMUX_IPSR_MSEL(IP7_31_28, STP_ISSYNC_0_B, SEL_SSP1_0_1),
1042
1043 /* IPSR8 */
1044 PINMUX_IPSR_GPSR(IP8_3_0, SD0_DAT2),
1045 PINMUX_IPSR_MSEL(IP8_3_0, MSIOF1_SS1_E, SEL_MSIOF1_4),
1046 PINMUX_IPSR_MSEL(IP8_3_0, TS_SDAT0_B, SEL_TSIF0_1),
1047 PINMUX_IPSR_MSEL(IP8_3_0, STP_ISD_0_B, SEL_SSP1_0_1),
1048
1049 PINMUX_IPSR_GPSR(IP8_7_4, SD0_DAT3),
1050 PINMUX_IPSR_MSEL(IP8_7_4, MSIOF1_SS2_E, SEL_MSIOF1_4),
1051 PINMUX_IPSR_MSEL(IP8_7_4, TS_SDEN0_B, SEL_TSIF0_1),
1052 PINMUX_IPSR_MSEL(IP8_7_4, STP_ISEN_0_B, SEL_SSP1_0_1),
1053
1054 PINMUX_IPSR_GPSR(IP8_11_8, SD1_CLK),
1055 PINMUX_IPSR_MSEL(IP8_11_8, MSIOF1_SCK_G, SEL_MSIOF1_6),
1056 PINMUX_IPSR_MSEL(IP8_11_8, SIM0_CLK_A, SEL_SIMCARD_0),
1057
1058 PINMUX_IPSR_GPSR(IP8_15_12, SD1_CMD),
1059 PINMUX_IPSR_MSEL(IP8_15_12, MSIOF1_SYNC_G, SEL_MSIOF1_6),
1060 PINMUX_IPSR_MSEL(IP8_15_12, SIM0_D_A, SEL_SIMCARD_0),
1061 PINMUX_IPSR_MSEL(IP8_15_12, STP_IVCXO27_1_B, SEL_SSP1_1_1),
1062
1063 PINMUX_IPSR_GPSR(IP8_19_16, SD1_DAT0),
1064 PINMUX_IPSR_GPSR(IP8_19_16, SD2_DAT4),
1065 PINMUX_IPSR_MSEL(IP8_19_16, MSIOF1_RXD_G, SEL_MSIOF1_6),
1066 PINMUX_IPSR_MSEL(IP8_19_16, TS_SCK1_B, SEL_TSIF1_1),
1067 PINMUX_IPSR_MSEL(IP8_19_16, STP_ISCLK_1_B, SEL_SSP1_1_1),
1068
1069 PINMUX_IPSR_GPSR(IP8_23_20, SD1_DAT1),
1070 PINMUX_IPSR_GPSR(IP8_23_20, SD2_DAT5),
1071 PINMUX_IPSR_MSEL(IP8_23_20, MSIOF1_TXD_G, SEL_MSIOF1_6),
1072 PINMUX_IPSR_MSEL(IP8_23_20, TS_SPSYNC1_B, SEL_TSIF1_1),
1073 PINMUX_IPSR_MSEL(IP8_23_20, STP_ISSYNC_1_B, SEL_SSP1_1_1),
1074
1075 PINMUX_IPSR_GPSR(IP8_27_24, SD1_DAT2),
1076 PINMUX_IPSR_GPSR(IP8_27_24, SD2_DAT6),
1077 PINMUX_IPSR_MSEL(IP8_27_24, MSIOF1_SS1_G, SEL_MSIOF1_6),
1078 PINMUX_IPSR_MSEL(IP8_27_24, TS_SDAT1_B, SEL_TSIF1_1),
1079 PINMUX_IPSR_MSEL(IP8_27_24, STP_ISD_1_B, SEL_SSP1_1_1),
1080
1081 PINMUX_IPSR_GPSR(IP8_31_28, SD1_DAT3),
1082 PINMUX_IPSR_GPSR(IP8_31_28, SD2_DAT7),
1083 PINMUX_IPSR_MSEL(IP8_31_28, MSIOF1_SS2_G, SEL_MSIOF1_6),
1084 PINMUX_IPSR_MSEL(IP8_31_28, TS_SDEN1_B, SEL_TSIF1_1),
1085 PINMUX_IPSR_MSEL(IP8_31_28, STP_ISEN_1_B, SEL_SSP1_1_1),
1086
1087 /* IPSR9 */
1088 PINMUX_IPSR_GPSR(IP9_3_0, SD2_CLK),
1089
1090 PINMUX_IPSR_GPSR(IP9_7_4, SD2_DAT0),
1091
1092 PINMUX_IPSR_GPSR(IP9_11_8, SD2_DAT1),
1093
1094 PINMUX_IPSR_GPSR(IP9_15_12, SD2_DAT2),
1095
1096 PINMUX_IPSR_GPSR(IP9_19_16, SD2_DAT3),
1097
1098 PINMUX_IPSR_GPSR(IP9_23_20, SD2_DS),
1099 PINMUX_IPSR_MSEL(IP9_23_20, SATA_DEVSLP_B, SEL_SATA_1),
1100
1101 PINMUX_IPSR_GPSR(IP9_27_24, SD3_DAT4),
1102 PINMUX_IPSR_MSEL(IP9_27_24, SD2_CD_A, SEL_SDHI2_0),
1103
1104 PINMUX_IPSR_GPSR(IP9_31_28, SD3_DAT5),
1105 PINMUX_IPSR_MSEL(IP9_31_28, SD2_WP_A, SEL_SDHI2_0),
1106
1107 /* IPSR10 */
1108 PINMUX_IPSR_GPSR(IP10_3_0, SD3_DAT6),
1109 PINMUX_IPSR_GPSR(IP10_3_0, SD3_CD),
1110
1111 PINMUX_IPSR_GPSR(IP10_7_4, SD3_DAT7),
1112 PINMUX_IPSR_GPSR(IP10_7_4, SD3_WP),
1113
1114 PINMUX_IPSR_GPSR(IP10_11_8, SD0_CD),
1115 PINMUX_IPSR_MSEL(IP10_11_8, SCL2_B, SEL_I2C2_1),
1116 PINMUX_IPSR_MSEL(IP10_11_8, SIM0_RST_A, SEL_SIMCARD_0),
1117
1118 PINMUX_IPSR_GPSR(IP10_15_12, SD0_WP),
1119 PINMUX_IPSR_MSEL(IP10_15_12, SDA2_B, SEL_I2C2_1),
1120
1121 PINMUX_IPSR_MSEL(IP10_19_16, SD1_CD, I2C_SEL_0_0),
1122 PINMUX_IPSR_PHYS_MSEL(IP10_19_16, SIM0_CLK_B, I2C_SEL_0_0, SEL_SIMCARD_1),
1123 PINMUX_IPSR_PHYS(IP10_19_16, SCL0, I2C_SEL_0_1),
1124
1125 PINMUX_IPSR_MSEL(IP10_23_20, SD1_WP, I2C_SEL_0_0),
1126 PINMUX_IPSR_PHYS_MSEL(IP10_23_20, SIM0_D_B, I2C_SEL_0_0, SEL_SIMCARD_1),
1127 PINMUX_IPSR_PHYS(IP10_23_20, SDA0, I2C_SEL_0_1),
1128
1129 PINMUX_IPSR_GPSR(IP10_27_24, SCK0),
1130 PINMUX_IPSR_MSEL(IP10_27_24, HSCK1_B, SEL_HSCIF1_1),
1131 PINMUX_IPSR_MSEL(IP10_27_24, MSIOF1_SS2_B, SEL_MSIOF1_1),
1132 PINMUX_IPSR_MSEL(IP10_27_24, AUDIO_CLKC_B, SEL_ADG_1),
1133 PINMUX_IPSR_MSEL(IP10_27_24, SDA2_A, SEL_I2C2_0),
1134 PINMUX_IPSR_MSEL(IP10_27_24, SIM0_RST_B, SEL_SIMCARD_1),
1135 PINMUX_IPSR_MSEL(IP10_27_24, STP_OPWM_0_C, SEL_SSP1_0_2),
1136 PINMUX_IPSR_MSEL(IP10_27_24, RIF0_CLK_B, SEL_DRIF0_1),
1137 PINMUX_IPSR_GPSR(IP10_27_24, ADICHS2),
1138
1139 PINMUX_IPSR_GPSR(IP10_31_28, RX0),
1140 PINMUX_IPSR_MSEL(IP10_31_28, HRX1_B, SEL_HSCIF1_1),
1141 PINMUX_IPSR_MSEL(IP10_31_28, TS_SCK0_C, SEL_TSIF0_2),
1142 PINMUX_IPSR_MSEL(IP10_31_28, STP_ISCLK_0_C, SEL_SSP1_0_2),
1143 PINMUX_IPSR_MSEL(IP10_31_28, RIF0_D0_B, SEL_DRIF0_1),
1144
1145 /* IPSR11 */
1146 PINMUX_IPSR_GPSR(IP11_3_0, TX0),
1147 PINMUX_IPSR_MSEL(IP11_3_0, HTX1_B, SEL_HSCIF1_1),
1148 PINMUX_IPSR_MSEL(IP11_3_0, TS_SPSYNC0_C, SEL_TSIF0_2),
1149 PINMUX_IPSR_MSEL(IP11_3_0, STP_ISSYNC_0_C, SEL_SSP1_0_2),
1150 PINMUX_IPSR_MSEL(IP11_3_0, RIF0_D1_B, SEL_DRIF0_1),
1151
1152 PINMUX_IPSR_GPSR(IP11_7_4, CTS0_N),
1153 PINMUX_IPSR_MSEL(IP11_7_4, HCTS1_N_B, SEL_HSCIF1_1),
1154 PINMUX_IPSR_MSEL(IP11_7_4, MSIOF1_SYNC_B, SEL_MSIOF1_1),
1155 PINMUX_IPSR_MSEL(IP11_7_4, TS_SPSYNC1_C, SEL_TSIF1_2),
1156 PINMUX_IPSR_MSEL(IP11_7_4, STP_ISSYNC_1_C, SEL_SSP1_1_2),
1157 PINMUX_IPSR_MSEL(IP11_7_4, RIF1_SYNC_B, SEL_DRIF1_1),
1158 PINMUX_IPSR_MSEL(IP11_7_4, AUDIO_CLKOUT_C, SEL_ADG_2),
1159 PINMUX_IPSR_GPSR(IP11_7_4, ADICS_SAMP),
1160
1161 PINMUX_IPSR_GPSR(IP11_11_8, RTS0_N),
1162 PINMUX_IPSR_MSEL(IP11_11_8, HRTS1_N_B, SEL_HSCIF1_1),
1163 PINMUX_IPSR_MSEL(IP11_11_8, MSIOF1_SS1_B, SEL_MSIOF1_1),
1164 PINMUX_IPSR_MSEL(IP11_11_8, AUDIO_CLKA_B, SEL_ADG_1),
1165 PINMUX_IPSR_MSEL(IP11_11_8, SCL2_A, SEL_I2C2_0),
1166 PINMUX_IPSR_MSEL(IP11_11_8, STP_IVCXO27_1_C, SEL_SSP1_1_2),
1167 PINMUX_IPSR_MSEL(IP11_11_8, RIF0_SYNC_B, SEL_DRIF0_1),
1168 PINMUX_IPSR_GPSR(IP11_11_8, ADICHS1),
1169
1170 PINMUX_IPSR_MSEL(IP11_15_12, RX1_A, SEL_SCIF1_0),
1171 PINMUX_IPSR_MSEL(IP11_15_12, HRX1_A, SEL_HSCIF1_0),
1172 PINMUX_IPSR_MSEL(IP11_15_12, TS_SDAT0_C, SEL_TSIF0_2),
1173 PINMUX_IPSR_MSEL(IP11_15_12, STP_ISD_0_C, SEL_SSP1_0_2),
1174 PINMUX_IPSR_MSEL(IP11_15_12, RIF1_CLK_C, SEL_DRIF1_2),
1175
1176 PINMUX_IPSR_MSEL(IP11_19_16, TX1_A, SEL_SCIF1_0),
1177 PINMUX_IPSR_MSEL(IP11_19_16, HTX1_A, SEL_HSCIF1_0),
1178 PINMUX_IPSR_MSEL(IP11_19_16, TS_SDEN0_C, SEL_TSIF0_2),
1179 PINMUX_IPSR_MSEL(IP11_19_16, STP_ISEN_0_C, SEL_SSP1_0_2),
1180 PINMUX_IPSR_MSEL(IP11_19_16, RIF1_D0_C, SEL_DRIF1_2),
1181
1182 PINMUX_IPSR_GPSR(IP11_23_20, CTS1_N),
1183 PINMUX_IPSR_MSEL(IP11_23_20, HCTS1_N_A, SEL_HSCIF1_0),
1184 PINMUX_IPSR_MSEL(IP11_23_20, MSIOF1_RXD_B, SEL_MSIOF1_1),
1185 PINMUX_IPSR_MSEL(IP11_23_20, TS_SDEN1_C, SEL_TSIF1_2),
1186 PINMUX_IPSR_MSEL(IP11_23_20, STP_ISEN_1_C, SEL_SSP1_1_2),
1187 PINMUX_IPSR_MSEL(IP11_23_20, RIF1_D0_B, SEL_DRIF1_1),
1188 PINMUX_IPSR_GPSR(IP11_23_20, ADIDATA),
1189
1190 PINMUX_IPSR_GPSR(IP11_27_24, RTS1_N),
1191 PINMUX_IPSR_MSEL(IP11_27_24, HRTS1_N_A, SEL_HSCIF1_0),
1192 PINMUX_IPSR_MSEL(IP11_27_24, MSIOF1_TXD_B, SEL_MSIOF1_1),
1193 PINMUX_IPSR_MSEL(IP11_27_24, TS_SDAT1_C, SEL_TSIF1_2),
1194 PINMUX_IPSR_MSEL(IP11_27_24, STP_ISD_1_C, SEL_SSP1_1_2),
1195 PINMUX_IPSR_MSEL(IP11_27_24, RIF1_D1_B, SEL_DRIF1_1),
1196 PINMUX_IPSR_GPSR(IP11_27_24, ADICHS0),
1197
1198 PINMUX_IPSR_GPSR(IP11_31_28, SCK2),
1199 PINMUX_IPSR_MSEL(IP11_31_28, SCIF_CLK_B, SEL_SCIF1_1),
1200 PINMUX_IPSR_MSEL(IP11_31_28, MSIOF1_SCK_B, SEL_MSIOF1_1),
1201 PINMUX_IPSR_MSEL(IP11_31_28, TS_SCK1_C, SEL_TSIF1_2),
1202 PINMUX_IPSR_MSEL(IP11_31_28, STP_ISCLK_1_C, SEL_SSP1_1_2),
1203 PINMUX_IPSR_MSEL(IP11_31_28, RIF1_CLK_B, SEL_DRIF1_1),
1204 PINMUX_IPSR_GPSR(IP11_31_28, ADICLK),
1205
1206 /* IPSR12 */
1207 PINMUX_IPSR_MSEL(IP12_3_0, TX2_A, SEL_SCIF2_0),
1208 PINMUX_IPSR_MSEL(IP12_3_0, SD2_CD_B, SEL_SDHI2_1),
1209 PINMUX_IPSR_MSEL(IP12_3_0, SCL1_A, SEL_I2C1_0),
1210 PINMUX_IPSR_MSEL(IP12_3_0, FMCLK_A, SEL_FM_0),
1211 PINMUX_IPSR_MSEL(IP12_3_0, RIF1_D1_C, SEL_DRIF1_2),
1212 PINMUX_IPSR_MSEL(IP12_3_0, FSO_CFE_0_B, SEL_FSO_1),
1213
1214 PINMUX_IPSR_MSEL(IP12_7_4, RX2_A, SEL_SCIF2_0),
1215 PINMUX_IPSR_MSEL(IP12_7_4, SD2_WP_B, SEL_SDHI2_1),
1216 PINMUX_IPSR_MSEL(IP12_7_4, SDA1_A, SEL_I2C1_0),
1217 PINMUX_IPSR_MSEL(IP12_7_4, FMIN_A, SEL_FM_0),
1218 PINMUX_IPSR_MSEL(IP12_7_4, RIF1_SYNC_C, SEL_DRIF1_2),
1219 PINMUX_IPSR_MSEL(IP12_7_4, FSO_CFE_1_B, SEL_FSO_1),
1220
1221 PINMUX_IPSR_GPSR(IP12_11_8, HSCK0),
1222 PINMUX_IPSR_MSEL(IP12_11_8, MSIOF1_SCK_D, SEL_MSIOF1_3),
1223 PINMUX_IPSR_MSEL(IP12_11_8, AUDIO_CLKB_A, SEL_ADG_0),
1224 PINMUX_IPSR_MSEL(IP12_11_8, SSI_SDATA1_B, SEL_SSI_1),
1225 PINMUX_IPSR_MSEL(IP12_11_8, TS_SCK0_D, SEL_TSIF0_3),
1226 PINMUX_IPSR_MSEL(IP12_11_8, STP_ISCLK_0_D, SEL_SSP1_0_3),
1227 PINMUX_IPSR_MSEL(IP12_11_8, RIF0_CLK_C, SEL_DRIF0_2),
1228
1229 PINMUX_IPSR_GPSR(IP12_15_12, HRX0),
1230 PINMUX_IPSR_MSEL(IP12_15_12, MSIOF1_RXD_D, SEL_MSIOF1_3),
1231 PINMUX_IPSR_MSEL(IP12_15_12, SSI_SDATA2_B, SEL_SSI_1),
1232 PINMUX_IPSR_MSEL(IP12_15_12, TS_SDEN0_D, SEL_TSIF0_3),
1233 PINMUX_IPSR_MSEL(IP12_15_12, STP_ISEN_0_D, SEL_SSP1_0_3),
1234 PINMUX_IPSR_MSEL(IP12_15_12, RIF0_D0_C, SEL_DRIF0_2),
1235
1236 PINMUX_IPSR_GPSR(IP12_19_16, HTX0),
1237 PINMUX_IPSR_MSEL(IP12_19_16, MSIOF1_TXD_D, SEL_MSIOF1_3),
1238 PINMUX_IPSR_MSEL(IP12_19_16, SSI_SDATA9_B, SEL_SSI_1),
1239 PINMUX_IPSR_MSEL(IP12_19_16, TS_SDAT0_D, SEL_TSIF0_3),
1240 PINMUX_IPSR_MSEL(IP12_19_16, STP_ISD_0_D, SEL_SSP1_0_3),
1241 PINMUX_IPSR_MSEL(IP12_19_16, RIF0_D1_C, SEL_DRIF0_2),
1242
1243 PINMUX_IPSR_GPSR(IP12_23_20, HCTS0_N),
1244 PINMUX_IPSR_MSEL(IP12_23_20, RX2_B, SEL_SCIF2_1),
1245 PINMUX_IPSR_MSEL(IP12_23_20, MSIOF1_SYNC_D, SEL_MSIOF1_3),
1246 PINMUX_IPSR_MSEL(IP12_23_20, SSI_SCK9_A, SEL_SSI_0),
1247 PINMUX_IPSR_MSEL(IP12_23_20, TS_SPSYNC0_D, SEL_TSIF0_3),
1248 PINMUX_IPSR_MSEL(IP12_23_20, STP_ISSYNC_0_D, SEL_SSP1_0_3),
1249 PINMUX_IPSR_MSEL(IP12_23_20, RIF0_SYNC_C, SEL_DRIF0_2),
1250 PINMUX_IPSR_MSEL(IP12_23_20, AUDIO_CLKOUT1_A, SEL_ADG_0),
1251
1252 PINMUX_IPSR_GPSR(IP12_27_24, HRTS0_N),
1253 PINMUX_IPSR_MSEL(IP12_27_24, TX2_B, SEL_SCIF2_1),
1254 PINMUX_IPSR_MSEL(IP12_27_24, MSIOF1_SS1_D, SEL_MSIOF1_3),
1255 PINMUX_IPSR_MSEL(IP12_27_24, SSI_WS9_A, SEL_SSI_0),
1256 PINMUX_IPSR_MSEL(IP12_27_24, STP_IVCXO27_0_D, SEL_SSP1_0_3),
1257 PINMUX_IPSR_MSEL(IP12_27_24, BPFCLK_A, SEL_FM_0),
1258 PINMUX_IPSR_MSEL(IP12_27_24, AUDIO_CLKOUT2_A, SEL_ADG_0),
1259
1260 PINMUX_IPSR_GPSR(IP12_31_28, MSIOF0_SYNC),
1261 PINMUX_IPSR_MSEL(IP12_31_28, AUDIO_CLKOUT_A, SEL_ADG_0),
1262
1263 /* IPSR13 */
1264 PINMUX_IPSR_GPSR(IP13_3_0, MSIOF0_SS1),
1265 PINMUX_IPSR_GPSR(IP13_3_0, RX5),
1266 PINMUX_IPSR_MSEL(IP13_3_0, AUDIO_CLKA_C, SEL_ADG_2),
1267 PINMUX_IPSR_MSEL(IP13_3_0, SSI_SCK2_A, SEL_SSI_0),
1268 PINMUX_IPSR_MSEL(IP13_3_0, STP_IVCXO27_0_C, SEL_SSP1_0_2),
1269 PINMUX_IPSR_MSEL(IP13_3_0, AUDIO_CLKOUT3_A, SEL_ADG_0),
1270 PINMUX_IPSR_MSEL(IP13_3_0, TCLK1_B, SEL_TIMER_TMU_1),
1271
1272 PINMUX_IPSR_GPSR(IP13_7_4, MSIOF0_SS2),
1273 PINMUX_IPSR_GPSR(IP13_7_4, TX5),
1274 PINMUX_IPSR_MSEL(IP13_7_4, MSIOF1_SS2_D, SEL_MSIOF1_3),
1275 PINMUX_IPSR_MSEL(IP13_7_4, AUDIO_CLKC_A, SEL_ADG_0),
1276 PINMUX_IPSR_MSEL(IP13_7_4, SSI_WS2_A, SEL_SSI_0),
1277 PINMUX_IPSR_MSEL(IP13_7_4, STP_OPWM_0_D, SEL_SSP1_0_3),
1278 PINMUX_IPSR_MSEL(IP13_7_4, AUDIO_CLKOUT_D, SEL_ADG_3),
1279 PINMUX_IPSR_MSEL(IP13_7_4, SPEEDIN_B, SEL_SPEED_PULSE_1),
1280
1281 PINMUX_IPSR_GPSR(IP13_11_8, MLB_CLK),
1282 PINMUX_IPSR_MSEL(IP13_11_8, MSIOF1_SCK_F, SEL_MSIOF1_5),
1283 PINMUX_IPSR_MSEL(IP13_11_8, SCL1_B, SEL_I2C1_1),
1284
1285 PINMUX_IPSR_GPSR(IP13_15_12, MLB_SIG),
1286 PINMUX_IPSR_MSEL(IP13_15_12, RX1_B, SEL_SCIF1_1),
1287 PINMUX_IPSR_MSEL(IP13_15_12, MSIOF1_SYNC_F, SEL_MSIOF1_5),
1288 PINMUX_IPSR_MSEL(IP13_15_12, SDA1_B, SEL_I2C1_1),
1289
1290 PINMUX_IPSR_GPSR(IP13_19_16, MLB_DAT),
1291 PINMUX_IPSR_MSEL(IP13_19_16, TX1_B, SEL_SCIF1_1),
1292 PINMUX_IPSR_MSEL(IP13_19_16, MSIOF1_RXD_F, SEL_MSIOF1_5),
1293
1294 PINMUX_IPSR_GPSR(IP13_23_20, SSI_SCK01239),
1295 PINMUX_IPSR_MSEL(IP13_23_20, MSIOF1_TXD_F, SEL_MSIOF1_5),
1296
1297 PINMUX_IPSR_GPSR(IP13_27_24, SSI_WS01239),
1298 PINMUX_IPSR_MSEL(IP13_27_24, MSIOF1_SS1_F, SEL_MSIOF1_5),
1299
1300 PINMUX_IPSR_GPSR(IP13_31_28, SSI_SDATA0),
1301 PINMUX_IPSR_MSEL(IP13_31_28, MSIOF1_SS2_F, SEL_MSIOF1_5),
1302
1303 /* IPSR14 */
1304 PINMUX_IPSR_MSEL(IP14_3_0, SSI_SDATA1_A, SEL_SSI_0),
1305
1306 PINMUX_IPSR_MSEL(IP14_7_4, SSI_SDATA2_A, SEL_SSI_0),
1307 PINMUX_IPSR_MSEL(IP14_7_4, SSI_SCK1_B, SEL_SSI_1),
1308
1309 PINMUX_IPSR_GPSR(IP14_11_8, SSI_SCK349),
1310 PINMUX_IPSR_MSEL(IP14_11_8, MSIOF1_SS1_A, SEL_MSIOF1_0),
1311 PINMUX_IPSR_MSEL(IP14_11_8, STP_OPWM_0_A, SEL_SSP1_0_0),
1312
1313 PINMUX_IPSR_GPSR(IP14_15_12, SSI_WS349),
1314 PINMUX_IPSR_MSEL(IP14_15_12, HCTS2_N_A, SEL_HSCIF2_0),
1315 PINMUX_IPSR_MSEL(IP14_15_12, MSIOF1_SS2_A, SEL_MSIOF1_0),
1316 PINMUX_IPSR_MSEL(IP14_15_12, STP_IVCXO27_0_A, SEL_SSP1_0_0),
1317
1318 PINMUX_IPSR_GPSR(IP14_19_16, SSI_SDATA3),
1319 PINMUX_IPSR_MSEL(IP14_19_16, HRTS2_N_A, SEL_HSCIF2_0),
1320 PINMUX_IPSR_MSEL(IP14_19_16, MSIOF1_TXD_A, SEL_MSIOF1_0),
1321 PINMUX_IPSR_MSEL(IP14_19_16, TS_SCK0_A, SEL_TSIF0_0),
1322 PINMUX_IPSR_MSEL(IP14_19_16, STP_ISCLK_0_A, SEL_SSP1_0_0),
1323 PINMUX_IPSR_MSEL(IP14_19_16, RIF0_D1_A, SEL_DRIF0_0),
1324 PINMUX_IPSR_MSEL(IP14_19_16, RIF2_D0_A, SEL_DRIF2_0),
1325
1326 PINMUX_IPSR_GPSR(IP14_23_20, SSI_SCK4),
1327 PINMUX_IPSR_MSEL(IP14_23_20, HRX2_A, SEL_HSCIF2_0),
1328 PINMUX_IPSR_MSEL(IP14_23_20, MSIOF1_SCK_A, SEL_MSIOF1_0),
1329 PINMUX_IPSR_MSEL(IP14_23_20, TS_SDAT0_A, SEL_TSIF0_0),
1330 PINMUX_IPSR_MSEL(IP14_23_20, STP_ISD_0_A, SEL_SSP1_0_0),
1331 PINMUX_IPSR_MSEL(IP14_23_20, RIF0_CLK_A, SEL_DRIF0_0),
1332 PINMUX_IPSR_MSEL(IP14_23_20, RIF2_CLK_A, SEL_DRIF2_0),
1333
1334 PINMUX_IPSR_GPSR(IP14_27_24, SSI_WS4),
1335 PINMUX_IPSR_MSEL(IP14_27_24, HTX2_A, SEL_HSCIF2_0),
1336 PINMUX_IPSR_MSEL(IP14_27_24, MSIOF1_SYNC_A, SEL_MSIOF1_0),
1337 PINMUX_IPSR_MSEL(IP14_27_24, TS_SDEN0_A, SEL_TSIF0_0),
1338 PINMUX_IPSR_MSEL(IP14_27_24, STP_ISEN_0_A, SEL_SSP1_0_0),
1339 PINMUX_IPSR_MSEL(IP14_27_24, RIF0_SYNC_A, SEL_DRIF0_0),
1340 PINMUX_IPSR_MSEL(IP14_27_24, RIF2_SYNC_A, SEL_DRIF2_0),
1341
1342 PINMUX_IPSR_GPSR(IP14_31_28, SSI_SDATA4),
1343 PINMUX_IPSR_MSEL(IP14_31_28, HSCK2_A, SEL_HSCIF2_0),
1344 PINMUX_IPSR_MSEL(IP14_31_28, MSIOF1_RXD_A, SEL_MSIOF1_0),
1345 PINMUX_IPSR_MSEL(IP14_31_28, TS_SPSYNC0_A, SEL_TSIF0_0),
1346 PINMUX_IPSR_MSEL(IP14_31_28, STP_ISSYNC_0_A, SEL_SSP1_0_0),
1347 PINMUX_IPSR_MSEL(IP14_31_28, RIF0_D0_A, SEL_DRIF0_0),
1348 PINMUX_IPSR_MSEL(IP14_31_28, RIF2_D1_A, SEL_DRIF2_0),
1349
1350 /* IPSR15 */
1351 PINMUX_IPSR_GPSR(IP15_3_0, SSI_SCK6),
1352 PINMUX_IPSR_GPSR(IP15_3_0, USB2_PWEN),
1353 PINMUX_IPSR_MSEL(IP15_3_0, SIM0_RST_D, SEL_SIMCARD_3),
1354
1355 PINMUX_IPSR_GPSR(IP15_7_4, SSI_WS6),
1356 PINMUX_IPSR_GPSR(IP15_7_4, USB2_OVC),
1357 PINMUX_IPSR_MSEL(IP15_7_4, SIM0_D_D, SEL_SIMCARD_3),
1358
1359 PINMUX_IPSR_GPSR(IP15_11_8, SSI_SDATA6),
1360 PINMUX_IPSR_MSEL(IP15_11_8, SIM0_CLK_D, SEL_SIMCARD_3),
1361 PINMUX_IPSR_MSEL(IP15_11_8, SATA_DEVSLP_A, SEL_SATA_0),
1362
1363 PINMUX_IPSR_GPSR(IP15_15_12, SSI_SCK78),
1364 PINMUX_IPSR_MSEL(IP15_15_12, HRX2_B, SEL_HSCIF2_1),
1365 PINMUX_IPSR_MSEL(IP15_15_12, MSIOF1_SCK_C, SEL_MSIOF1_2),
1366 PINMUX_IPSR_MSEL(IP15_15_12, TS_SCK1_A, SEL_TSIF1_0),
1367 PINMUX_IPSR_MSEL(IP15_15_12, STP_ISCLK_1_A, SEL_SSP1_1_0),
1368 PINMUX_IPSR_MSEL(IP15_15_12, RIF1_CLK_A, SEL_DRIF1_0),
1369 PINMUX_IPSR_MSEL(IP15_15_12, RIF3_CLK_A, SEL_DRIF3_0),
1370
1371 PINMUX_IPSR_GPSR(IP15_19_16, SSI_WS78),
1372 PINMUX_IPSR_MSEL(IP15_19_16, HTX2_B, SEL_HSCIF2_1),
1373 PINMUX_IPSR_MSEL(IP15_19_16, MSIOF1_SYNC_C, SEL_MSIOF1_2),
1374 PINMUX_IPSR_MSEL(IP15_19_16, TS_SDAT1_A, SEL_TSIF1_0),
1375 PINMUX_IPSR_MSEL(IP15_19_16, STP_ISD_1_A, SEL_SSP1_1_0),
1376 PINMUX_IPSR_MSEL(IP15_19_16, RIF1_SYNC_A, SEL_DRIF1_0),
1377 PINMUX_IPSR_MSEL(IP15_19_16, RIF3_SYNC_A, SEL_DRIF3_0),
1378
1379 PINMUX_IPSR_GPSR(IP15_23_20, SSI_SDATA7),
1380 PINMUX_IPSR_MSEL(IP15_23_20, HCTS2_N_B, SEL_HSCIF2_1),
1381 PINMUX_IPSR_MSEL(IP15_23_20, MSIOF1_RXD_C, SEL_MSIOF1_2),
1382 PINMUX_IPSR_MSEL(IP15_23_20, TS_SDEN1_A, SEL_TSIF1_0),
1383 PINMUX_IPSR_MSEL(IP15_23_20, STP_ISEN_1_A, SEL_SSP1_1_0),
1384 PINMUX_IPSR_MSEL(IP15_23_20, RIF1_D0_A, SEL_DRIF1_0),
1385 PINMUX_IPSR_MSEL(IP15_23_20, RIF3_D0_A, SEL_DRIF3_0),
1386 PINMUX_IPSR_MSEL(IP15_23_20, TCLK2_A, SEL_TIMER_TMU_0),
1387
1388 PINMUX_IPSR_GPSR(IP15_27_24, SSI_SDATA8),
1389 PINMUX_IPSR_MSEL(IP15_27_24, HRTS2_N_B, SEL_HSCIF2_1),
1390 PINMUX_IPSR_MSEL(IP15_27_24, MSIOF1_TXD_C, SEL_MSIOF1_2),
1391 PINMUX_IPSR_MSEL(IP15_27_24, TS_SPSYNC1_A, SEL_TSIF1_0),
1392 PINMUX_IPSR_MSEL(IP15_27_24, STP_ISSYNC_1_A, SEL_SSP1_1_0),
1393 PINMUX_IPSR_MSEL(IP15_27_24, RIF1_D1_A, SEL_DRIF1_0),
1394 PINMUX_IPSR_MSEL(IP15_27_24, RIF3_D1_A, SEL_DRIF3_0),
1395
1396 PINMUX_IPSR_MSEL(IP15_31_28, SSI_SDATA9_A, SEL_SSI_0),
1397 PINMUX_IPSR_MSEL(IP15_31_28, HSCK2_B, SEL_HSCIF2_1),
1398 PINMUX_IPSR_MSEL(IP15_31_28, MSIOF1_SS1_C, SEL_MSIOF1_2),
1399 PINMUX_IPSR_MSEL(IP15_31_28, HSCK1_A, SEL_HSCIF1_0),
1400 PINMUX_IPSR_MSEL(IP15_31_28, SSI_WS1_B, SEL_SSI_1),
1401 PINMUX_IPSR_GPSR(IP15_31_28, SCK1),
1402 PINMUX_IPSR_MSEL(IP15_31_28, STP_IVCXO27_1_A, SEL_SSP1_1_0),
1403 PINMUX_IPSR_GPSR(IP15_31_28, SCK5),
1404
1405 /* IPSR16 */
1406 PINMUX_IPSR_MSEL(IP16_3_0, AUDIO_CLKA_A, SEL_ADG_0),
1407
1408 PINMUX_IPSR_MSEL(IP16_7_4, AUDIO_CLKB_B, SEL_ADG_1),
1409 PINMUX_IPSR_MSEL(IP16_7_4, SCIF_CLK_A, SEL_SCIF1_0),
1410 PINMUX_IPSR_MSEL(IP16_7_4, STP_IVCXO27_1_D, SEL_SSP1_1_3),
1411 PINMUX_IPSR_MSEL(IP16_7_4, REMOCON_A, SEL_REMOCON_0),
1412 PINMUX_IPSR_MSEL(IP16_7_4, TCLK1_A, SEL_TIMER_TMU_0),
1413
1414 PINMUX_IPSR_GPSR(IP16_11_8, USB0_PWEN),
1415 PINMUX_IPSR_MSEL(IP16_11_8, SIM0_RST_C, SEL_SIMCARD_2),
1416 PINMUX_IPSR_MSEL(IP16_11_8, TS_SCK1_D, SEL_TSIF1_3),
1417 PINMUX_IPSR_MSEL(IP16_11_8, STP_ISCLK_1_D, SEL_SSP1_1_3),
1418 PINMUX_IPSR_MSEL(IP16_11_8, BPFCLK_B, SEL_FM_1),
1419 PINMUX_IPSR_MSEL(IP16_11_8, RIF3_CLK_B, SEL_DRIF3_1),
1420
1421 PINMUX_IPSR_GPSR(IP16_15_12, USB0_OVC),
1422 PINMUX_IPSR_MSEL(IP16_11_8, SIM0_D_C, SEL_SIMCARD_2),
1423 PINMUX_IPSR_MSEL(IP16_11_8, TS_SDAT1_D, SEL_TSIF1_3),
1424 PINMUX_IPSR_MSEL(IP16_11_8, STP_ISD_1_D, SEL_SSP1_1_3),
1425 PINMUX_IPSR_MSEL(IP16_11_8, RIF3_SYNC_B, SEL_DRIF3_1),
1426
1427 PINMUX_IPSR_GPSR(IP16_19_16, USB1_PWEN),
1428 PINMUX_IPSR_MSEL(IP16_19_16, SIM0_CLK_C, SEL_SIMCARD_2),
1429 PINMUX_IPSR_MSEL(IP16_19_16, SSI_SCK1_A, SEL_SSI_0),
1430 PINMUX_IPSR_MSEL(IP16_19_16, TS_SCK0_E, SEL_TSIF0_4),
1431 PINMUX_IPSR_MSEL(IP16_19_16, STP_ISCLK_0_E, SEL_SSP1_0_4),
1432 PINMUX_IPSR_MSEL(IP16_19_16, FMCLK_B, SEL_FM_1),
1433 PINMUX_IPSR_MSEL(IP16_19_16, RIF2_CLK_B, SEL_DRIF2_1),
1434 PINMUX_IPSR_MSEL(IP16_19_16, SPEEDIN_A, SEL_SPEED_PULSE_0),
1435
1436 PINMUX_IPSR_GPSR(IP16_23_20, USB1_OVC),
1437 PINMUX_IPSR_MSEL(IP16_23_20, MSIOF1_SS2_C, SEL_MSIOF1_2),
1438 PINMUX_IPSR_MSEL(IP16_23_20, SSI_WS1_A, SEL_SSI_0),
1439 PINMUX_IPSR_MSEL(IP16_23_20, TS_SDAT0_E, SEL_TSIF0_4),
1440 PINMUX_IPSR_MSEL(IP16_23_20, STP_ISD_0_E, SEL_SSP1_0_4),
1441 PINMUX_IPSR_MSEL(IP16_23_20, FMIN_B, SEL_FM_1),
1442 PINMUX_IPSR_MSEL(IP16_23_20, RIF2_SYNC_B, SEL_DRIF2_1),
1443 PINMUX_IPSR_MSEL(IP16_23_20, REMOCON_B, SEL_REMOCON_1),
1444
1445 PINMUX_IPSR_GPSR(IP16_27_24, USB30_PWEN),
1446 PINMUX_IPSR_MSEL(IP16_27_24, AUDIO_CLKOUT_B, SEL_ADG_1),
1447 PINMUX_IPSR_MSEL(IP16_27_24, SSI_SCK2_B, SEL_SSI_1),
1448 PINMUX_IPSR_MSEL(IP16_27_24, TS_SDEN1_D, SEL_TSIF1_3),
1449 PINMUX_IPSR_MSEL(IP16_27_24, STP_ISEN_1_D, SEL_SSP1_1_3),
1450 PINMUX_IPSR_MSEL(IP16_27_24, STP_OPWM_0_E, SEL_SSP1_0_4),
1451 PINMUX_IPSR_MSEL(IP16_27_24, RIF3_D0_B, SEL_DRIF3_1),
1452 PINMUX_IPSR_MSEL(IP16_27_24, TCLK2_B, SEL_TIMER_TMU_1),
1453 PINMUX_IPSR_GPSR(IP16_27_24, TPU0TO0),
1454
1455 PINMUX_IPSR_GPSR(IP16_31_28, USB30_OVC),
1456 PINMUX_IPSR_MSEL(IP16_31_28, AUDIO_CLKOUT1_B, SEL_ADG_1),
1457 PINMUX_IPSR_MSEL(IP16_31_28, SSI_WS2_B, SEL_SSI_1),
1458 PINMUX_IPSR_MSEL(IP16_31_28, TS_SPSYNC1_D, SEL_TSIF1_3),
1459 PINMUX_IPSR_MSEL(IP16_31_28, STP_ISSYNC_1_D, SEL_SSP1_1_3),
1460 PINMUX_IPSR_MSEL(IP16_31_28, STP_IVCXO27_0_E, SEL_SSP1_0_4),
1461 PINMUX_IPSR_MSEL(IP16_31_28, RIF3_D1_B, SEL_DRIF3_1),
1462 PINMUX_IPSR_MSEL(IP16_31_28, FSO_TOE_B, SEL_FSO_1),
1463 PINMUX_IPSR_GPSR(IP16_31_28, TPU0TO1),
1464
1465 /* IPSR17 */
1466 PINMUX_IPSR_GPSR(IP17_3_0, USB31_PWEN),
1467 PINMUX_IPSR_MSEL(IP17_3_0, AUDIO_CLKOUT2_B, SEL_ADG_1),
1468 PINMUX_IPSR_MSEL(IP17_3_0, SSI_SCK9_B, SEL_SSI_1),
1469 PINMUX_IPSR_MSEL(IP17_3_0, TS_SDEN0_E, SEL_TSIF0_4),
1470 PINMUX_IPSR_MSEL(IP17_3_0, STP_ISEN_0_E, SEL_SSP1_0_4),
1471 PINMUX_IPSR_MSEL(IP17_3_0, RIF2_D0_B, SEL_DRIF2_1),
1472 PINMUX_IPSR_GPSR(IP17_3_0, TPU0TO2),
1473
1474 PINMUX_IPSR_GPSR(IP17_7_4, USB31_OVC),
1475 PINMUX_IPSR_MSEL(IP17_7_4, AUDIO_CLKOUT3_B, SEL_ADG_1),
1476 PINMUX_IPSR_MSEL(IP17_7_4, SSI_WS9_B, SEL_SSI_1),
1477 PINMUX_IPSR_MSEL(IP17_7_4, TS_SPSYNC0_E, SEL_TSIF0_4),
1478 PINMUX_IPSR_MSEL(IP17_7_4, STP_ISSYNC_0_E, SEL_SSP1_0_4),
1479 PINMUX_IPSR_MSEL(IP17_7_4, RIF2_D1_B, SEL_DRIF2_1),
1480 PINMUX_IPSR_GPSR(IP17_7_4, TPU0TO3),
1481
1482 /*
1483 * Static pins can not be muxed between different functions but
1484 * still need mark entries in the pinmux list. Add each static
1485 * pin to the list without an associated function. The sh-pfc
1486 * core will do the right thing and skip trying to mux the pin
1487 * while still applying configuration to it.
1488 */
1489 #define FM(x) PINMUX_DATA(x##_MARK, 0),
1490 PINMUX_STATIC
1491 #undef FM
1492 };
1493
1494 /*
1495 * Pins not associated with a GPIO port.
1496 */
1497 enum {
1498 GP_ASSIGN_LAST(),
1499 NOGP_ALL(),
1500 };
1501
1502 static const struct sh_pfc_pin pinmux_pins[] = {
1503 PINMUX_GPIO_GP_ALL(),
1504 PINMUX_NOGP_ALL(),
1505 };
1506
1507 /* - AUDIO CLOCK ------------------------------------------------------------ */
1508 static const unsigned int audio_clk_a_a_pins[] = {
1509 /* CLK A */
1510 RCAR_GP_PIN(6, 22),
1511 };
1512 static const unsigned int audio_clk_a_a_mux[] = {
1513 AUDIO_CLKA_A_MARK,
1514 };
1515 static const unsigned int audio_clk_a_b_pins[] = {
1516 /* CLK A */
1517 RCAR_GP_PIN(5, 4),
1518 };
1519 static const unsigned int audio_clk_a_b_mux[] = {
1520 AUDIO_CLKA_B_MARK,
1521 };
1522 static const unsigned int audio_clk_a_c_pins[] = {
1523 /* CLK A */
1524 RCAR_GP_PIN(5, 19),
1525 };
1526 static const unsigned int audio_clk_a_c_mux[] = {
1527 AUDIO_CLKA_C_MARK,
1528 };
1529 static const unsigned int audio_clk_b_a_pins[] = {
1530 /* CLK B */
1531 RCAR_GP_PIN(5, 12),
1532 };
1533 static const unsigned int audio_clk_b_a_mux[] = {
1534 AUDIO_CLKB_A_MARK,
1535 };
1536 static const unsigned int audio_clk_b_b_pins[] = {
1537 /* CLK B */
1538 RCAR_GP_PIN(6, 23),
1539 };
1540 static const unsigned int audio_clk_b_b_mux[] = {
1541 AUDIO_CLKB_B_MARK,
1542 };
1543 static const unsigned int audio_clk_c_a_pins[] = {
1544 /* CLK C */
1545 RCAR_GP_PIN(5, 21),
1546 };
1547 static const unsigned int audio_clk_c_a_mux[] = {
1548 AUDIO_CLKC_A_MARK,
1549 };
1550 static const unsigned int audio_clk_c_b_pins[] = {
1551 /* CLK C */
1552 RCAR_GP_PIN(5, 0),
1553 };
1554 static const unsigned int audio_clk_c_b_mux[] = {
1555 AUDIO_CLKC_B_MARK,
1556 };
1557 static const unsigned int audio_clkout_a_pins[] = {
1558 /* CLKOUT */
1559 RCAR_GP_PIN(5, 18),
1560 };
1561 static const unsigned int audio_clkout_a_mux[] = {
1562 AUDIO_CLKOUT_A_MARK,
1563 };
1564 static const unsigned int audio_clkout_b_pins[] = {
1565 /* CLKOUT */
1566 RCAR_GP_PIN(6, 28),
1567 };
1568 static const unsigned int audio_clkout_b_mux[] = {
1569 AUDIO_CLKOUT_B_MARK,
1570 };
1571 static const unsigned int audio_clkout_c_pins[] = {
1572 /* CLKOUT */
1573 RCAR_GP_PIN(5, 3),
1574 };
1575 static const unsigned int audio_clkout_c_mux[] = {
1576 AUDIO_CLKOUT_C_MARK,
1577 };
1578 static const unsigned int audio_clkout_d_pins[] = {
1579 /* CLKOUT */
1580 RCAR_GP_PIN(5, 21),
1581 };
1582 static const unsigned int audio_clkout_d_mux[] = {
1583 AUDIO_CLKOUT_D_MARK,
1584 };
1585 static const unsigned int audio_clkout1_a_pins[] = {
1586 /* CLKOUT1 */
1587 RCAR_GP_PIN(5, 15),
1588 };
1589 static const unsigned int audio_clkout1_a_mux[] = {
1590 AUDIO_CLKOUT1_A_MARK,
1591 };
1592 static const unsigned int audio_clkout1_b_pins[] = {
1593 /* CLKOUT1 */
1594 RCAR_GP_PIN(6, 29),
1595 };
1596 static const unsigned int audio_clkout1_b_mux[] = {
1597 AUDIO_CLKOUT1_B_MARK,
1598 };
1599 static const unsigned int audio_clkout2_a_pins[] = {
1600 /* CLKOUT2 */
1601 RCAR_GP_PIN(5, 16),
1602 };
1603 static const unsigned int audio_clkout2_a_mux[] = {
1604 AUDIO_CLKOUT2_A_MARK,
1605 };
1606 static const unsigned int audio_clkout2_b_pins[] = {
1607 /* CLKOUT2 */
1608 RCAR_GP_PIN(6, 30),
1609 };
1610 static const unsigned int audio_clkout2_b_mux[] = {
1611 AUDIO_CLKOUT2_B_MARK,
1612 };
1613
1614 static const unsigned int audio_clkout3_a_pins[] = {
1615 /* CLKOUT3 */
1616 RCAR_GP_PIN(5, 19),
1617 };
1618 static const unsigned int audio_clkout3_a_mux[] = {
1619 AUDIO_CLKOUT3_A_MARK,
1620 };
1621 static const unsigned int audio_clkout3_b_pins[] = {
1622 /* CLKOUT3 */
1623 RCAR_GP_PIN(6, 31),
1624 };
1625 static const unsigned int audio_clkout3_b_mux[] = {
1626 AUDIO_CLKOUT3_B_MARK,
1627 };
1628
1629 /* - EtherAVB --------------------------------------------------------------- */
1630 static const unsigned int avb_link_pins[] = {
1631 /* AVB_LINK */
1632 RCAR_GP_PIN(2, 12),
1633 };
1634 static const unsigned int avb_link_mux[] = {
1635 AVB_LINK_MARK,
1636 };
1637 static const unsigned int avb_magic_pins[] = {
1638 /* AVB_MAGIC_ */
1639 RCAR_GP_PIN(2, 10),
1640 };
1641 static const unsigned int avb_magic_mux[] = {
1642 AVB_MAGIC_MARK,
1643 };
1644 static const unsigned int avb_phy_int_pins[] = {
1645 /* AVB_PHY_INT */
1646 RCAR_GP_PIN(2, 11),
1647 };
1648 static const unsigned int avb_phy_int_mux[] = {
1649 AVB_PHY_INT_MARK,
1650 };
1651 static const unsigned int avb_mdio_pins[] = {
1652 /* AVB_MDC, AVB_MDIO */
1653 RCAR_GP_PIN(2, 9), PIN_AVB_MDIO,
1654 };
1655 static const unsigned int avb_mdio_mux[] = {
1656 AVB_MDC_MARK, AVB_MDIO_MARK,
1657 };
1658 static const unsigned int avb_mii_pins[] = {
1659 /*
1660 * AVB_TX_CTL, AVB_TXC, AVB_TD0,
1661 * AVB_TD1, AVB_TD2, AVB_TD3,
1662 * AVB_RX_CTL, AVB_RXC, AVB_RD0,
1663 * AVB_RD1, AVB_RD2, AVB_RD3,
1664 * AVB_TXCREFCLK
1665 */
1666 PIN_AVB_TX_CTL, PIN_AVB_TXC, PIN_AVB_TD0,
1667 PIN_AVB_TD1, PIN_AVB_TD2, PIN_AVB_TD3,
1668 PIN_AVB_RX_CTL, PIN_AVB_RXC, PIN_AVB_RD0,
1669 PIN_AVB_RD1, PIN_AVB_RD2, PIN_AVB_RD3,
1670 PIN_AVB_TXCREFCLK,
1671 };
1672 static const unsigned int avb_mii_mux[] = {
1673 AVB_TX_CTL_MARK, AVB_TXC_MARK, AVB_TD0_MARK,
1674 AVB_TD1_MARK, AVB_TD2_MARK, AVB_TD3_MARK,
1675 AVB_RX_CTL_MARK, AVB_RXC_MARK, AVB_RD0_MARK,
1676 AVB_RD1_MARK, AVB_RD2_MARK, AVB_RD3_MARK,
1677 AVB_TXCREFCLK_MARK,
1678 };
1679 static const unsigned int avb_avtp_pps_pins[] = {
1680 /* AVB_AVTP_PPS */
1681 RCAR_GP_PIN(2, 6),
1682 };
1683 static const unsigned int avb_avtp_pps_mux[] = {
1684 AVB_AVTP_PPS_MARK,
1685 };
1686 static const unsigned int avb_avtp_match_a_pins[] = {
1687 /* AVB_AVTP_MATCH_A */
1688 RCAR_GP_PIN(2, 13),
1689 };
1690 static const unsigned int avb_avtp_match_a_mux[] = {
1691 AVB_AVTP_MATCH_A_MARK,
1692 };
1693 static const unsigned int avb_avtp_capture_a_pins[] = {
1694 /* AVB_AVTP_CAPTURE_A */
1695 RCAR_GP_PIN(2, 14),
1696 };
1697 static const unsigned int avb_avtp_capture_a_mux[] = {
1698 AVB_AVTP_CAPTURE_A_MARK,
1699 };
1700 static const unsigned int avb_avtp_match_b_pins[] = {
1701 /* AVB_AVTP_MATCH_B */
1702 RCAR_GP_PIN(1, 8),
1703 };
1704 static const unsigned int avb_avtp_match_b_mux[] = {
1705 AVB_AVTP_MATCH_B_MARK,
1706 };
1707 static const unsigned int avb_avtp_capture_b_pins[] = {
1708 /* AVB_AVTP_CAPTURE_B */
1709 RCAR_GP_PIN(1, 11),
1710 };
1711 static const unsigned int avb_avtp_capture_b_mux[] = {
1712 AVB_AVTP_CAPTURE_B_MARK,
1713 };
1714
1715 /* - CAN ------------------------------------------------------------------ */
1716 static const unsigned int can0_data_a_pins[] = {
1717 /* TX, RX */
1718 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
1719 };
1720 static const unsigned int can0_data_a_mux[] = {
1721 CAN0_TX_A_MARK, CAN0_RX_A_MARK,
1722 };
1723 static const unsigned int can0_data_b_pins[] = {
1724 /* TX, RX */
1725 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1726 };
1727 static const unsigned int can0_data_b_mux[] = {
1728 CAN0_TX_B_MARK, CAN0_RX_B_MARK,
1729 };
1730 static const unsigned int can1_data_pins[] = {
1731 /* TX, RX */
1732 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 26),
1733 };
1734 static const unsigned int can1_data_mux[] = {
1735 CAN1_TX_MARK, CAN1_RX_MARK,
1736 };
1737
1738 /* - CAN Clock -------------------------------------------------------------- */
1739 static const unsigned int can_clk_pins[] = {
1740 /* CLK */
1741 RCAR_GP_PIN(1, 25),
1742 };
1743 static const unsigned int can_clk_mux[] = {
1744 CAN_CLK_MARK,
1745 };
1746
1747 /* - CAN FD --------------------------------------------------------------- */
1748 static const unsigned int canfd0_data_a_pins[] = {
1749 /* TX, RX */
1750 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
1751 };
1752 static const unsigned int canfd0_data_a_mux[] = {
1753 CANFD0_TX_A_MARK, CANFD0_RX_A_MARK,
1754 };
1755 static const unsigned int canfd0_data_b_pins[] = {
1756 /* TX, RX */
1757 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1758 };
1759 static const unsigned int canfd0_data_b_mux[] = {
1760 CANFD0_TX_B_MARK, CANFD0_RX_B_MARK,
1761 };
1762 static const unsigned int canfd1_data_pins[] = {
1763 /* TX, RX */
1764 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 26),
1765 };
1766 static const unsigned int canfd1_data_mux[] = {
1767 CANFD1_TX_MARK, CANFD1_RX_MARK,
1768 };
1769
1770 /* - DRIF0 --------------------------------------------------------------- */
1771 static const unsigned int drif0_ctrl_a_pins[] = {
1772 /* CLK, SYNC */
1773 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
1774 };
1775 static const unsigned int drif0_ctrl_a_mux[] = {
1776 RIF0_CLK_A_MARK, RIF0_SYNC_A_MARK,
1777 };
1778 static const unsigned int drif0_data0_a_pins[] = {
1779 /* D0 */
1780 RCAR_GP_PIN(6, 10),
1781 };
1782 static const unsigned int drif0_data0_a_mux[] = {
1783 RIF0_D0_A_MARK,
1784 };
1785 static const unsigned int drif0_data1_a_pins[] = {
1786 /* D1 */
1787 RCAR_GP_PIN(6, 7),
1788 };
1789 static const unsigned int drif0_data1_a_mux[] = {
1790 RIF0_D1_A_MARK,
1791 };
1792 static const unsigned int drif0_ctrl_b_pins[] = {
1793 /* CLK, SYNC */
1794 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 4),
1795 };
1796 static const unsigned int drif0_ctrl_b_mux[] = {
1797 RIF0_CLK_B_MARK, RIF0_SYNC_B_MARK,
1798 };
1799 static const unsigned int drif0_data0_b_pins[] = {
1800 /* D0 */
1801 RCAR_GP_PIN(5, 1),
1802 };
1803 static const unsigned int drif0_data0_b_mux[] = {
1804 RIF0_D0_B_MARK,
1805 };
1806 static const unsigned int drif0_data1_b_pins[] = {
1807 /* D1 */
1808 RCAR_GP_PIN(5, 2),
1809 };
1810 static const unsigned int drif0_data1_b_mux[] = {
1811 RIF0_D1_B_MARK,
1812 };
1813 static const unsigned int drif0_ctrl_c_pins[] = {
1814 /* CLK, SYNC */
1815 RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 15),
1816 };
1817 static const unsigned int drif0_ctrl_c_mux[] = {
1818 RIF0_CLK_C_MARK, RIF0_SYNC_C_MARK,
1819 };
1820 static const unsigned int drif0_data0_c_pins[] = {
1821 /* D0 */
1822 RCAR_GP_PIN(5, 13),
1823 };
1824 static const unsigned int drif0_data0_c_mux[] = {
1825 RIF0_D0_C_MARK,
1826 };
1827 static const unsigned int drif0_data1_c_pins[] = {
1828 /* D1 */
1829 RCAR_GP_PIN(5, 14),
1830 };
1831 static const unsigned int drif0_data1_c_mux[] = {
1832 RIF0_D1_C_MARK,
1833 };
1834 /* - DRIF1 --------------------------------------------------------------- */
1835 static const unsigned int drif1_ctrl_a_pins[] = {
1836 /* CLK, SYNC */
1837 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
1838 };
1839 static const unsigned int drif1_ctrl_a_mux[] = {
1840 RIF1_CLK_A_MARK, RIF1_SYNC_A_MARK,
1841 };
1842 static const unsigned int drif1_data0_a_pins[] = {
1843 /* D0 */
1844 RCAR_GP_PIN(6, 19),
1845 };
1846 static const unsigned int drif1_data0_a_mux[] = {
1847 RIF1_D0_A_MARK,
1848 };
1849 static const unsigned int drif1_data1_a_pins[] = {
1850 /* D1 */
1851 RCAR_GP_PIN(6, 20),
1852 };
1853 static const unsigned int drif1_data1_a_mux[] = {
1854 RIF1_D1_A_MARK,
1855 };
1856 static const unsigned int drif1_ctrl_b_pins[] = {
1857 /* CLK, SYNC */
1858 RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 3),
1859 };
1860 static const unsigned int drif1_ctrl_b_mux[] = {
1861 RIF1_CLK_B_MARK, RIF1_SYNC_B_MARK,
1862 };
1863 static const unsigned int drif1_data0_b_pins[] = {
1864 /* D0 */
1865 RCAR_GP_PIN(5, 7),
1866 };
1867 static const unsigned int drif1_data0_b_mux[] = {
1868 RIF1_D0_B_MARK,
1869 };
1870 static const unsigned int drif1_data1_b_pins[] = {
1871 /* D1 */
1872 RCAR_GP_PIN(5, 8),
1873 };
1874 static const unsigned int drif1_data1_b_mux[] = {
1875 RIF1_D1_B_MARK,
1876 };
1877 static const unsigned int drif1_ctrl_c_pins[] = {
1878 /* CLK, SYNC */
1879 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 11),
1880 };
1881 static const unsigned int drif1_ctrl_c_mux[] = {
1882 RIF1_CLK_C_MARK, RIF1_SYNC_C_MARK,
1883 };
1884 static const unsigned int drif1_data0_c_pins[] = {
1885 /* D0 */
1886 RCAR_GP_PIN(5, 6),
1887 };
1888 static const unsigned int drif1_data0_c_mux[] = {
1889 RIF1_D0_C_MARK,
1890 };
1891 static const unsigned int drif1_data1_c_pins[] = {
1892 /* D1 */
1893 RCAR_GP_PIN(5, 10),
1894 };
1895 static const unsigned int drif1_data1_c_mux[] = {
1896 RIF1_D1_C_MARK,
1897 };
1898 /* - DRIF2 --------------------------------------------------------------- */
1899 static const unsigned int drif2_ctrl_a_pins[] = {
1900 /* CLK, SYNC */
1901 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
1902 };
1903 static const unsigned int drif2_ctrl_a_mux[] = {
1904 RIF2_CLK_A_MARK, RIF2_SYNC_A_MARK,
1905 };
1906 static const unsigned int drif2_data0_a_pins[] = {
1907 /* D0 */
1908 RCAR_GP_PIN(6, 7),
1909 };
1910 static const unsigned int drif2_data0_a_mux[] = {
1911 RIF2_D0_A_MARK,
1912 };
1913 static const unsigned int drif2_data1_a_pins[] = {
1914 /* D1 */
1915 RCAR_GP_PIN(6, 10),
1916 };
1917 static const unsigned int drif2_data1_a_mux[] = {
1918 RIF2_D1_A_MARK,
1919 };
1920 static const unsigned int drif2_ctrl_b_pins[] = {
1921 /* CLK, SYNC */
1922 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
1923 };
1924 static const unsigned int drif2_ctrl_b_mux[] = {
1925 RIF2_CLK_B_MARK, RIF2_SYNC_B_MARK,
1926 };
1927 static const unsigned int drif2_data0_b_pins[] = {
1928 /* D0 */
1929 RCAR_GP_PIN(6, 30),
1930 };
1931 static const unsigned int drif2_data0_b_mux[] = {
1932 RIF2_D0_B_MARK,
1933 };
1934 static const unsigned int drif2_data1_b_pins[] = {
1935 /* D1 */
1936 RCAR_GP_PIN(6, 31),
1937 };
1938 static const unsigned int drif2_data1_b_mux[] = {
1939 RIF2_D1_B_MARK,
1940 };
1941 /* - DRIF3 --------------------------------------------------------------- */
1942 static const unsigned int drif3_ctrl_a_pins[] = {
1943 /* CLK, SYNC */
1944 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
1945 };
1946 static const unsigned int drif3_ctrl_a_mux[] = {
1947 RIF3_CLK_A_MARK, RIF3_SYNC_A_MARK,
1948 };
1949 static const unsigned int drif3_data0_a_pins[] = {
1950 /* D0 */
1951 RCAR_GP_PIN(6, 19),
1952 };
1953 static const unsigned int drif3_data0_a_mux[] = {
1954 RIF3_D0_A_MARK,
1955 };
1956 static const unsigned int drif3_data1_a_pins[] = {
1957 /* D1 */
1958 RCAR_GP_PIN(6, 20),
1959 };
1960 static const unsigned int drif3_data1_a_mux[] = {
1961 RIF3_D1_A_MARK,
1962 };
1963 static const unsigned int drif3_ctrl_b_pins[] = {
1964 /* CLK, SYNC */
1965 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
1966 };
1967 static const unsigned int drif3_ctrl_b_mux[] = {
1968 RIF3_CLK_B_MARK, RIF3_SYNC_B_MARK,
1969 };
1970 static const unsigned int drif3_data0_b_pins[] = {
1971 /* D0 */
1972 RCAR_GP_PIN(6, 28),
1973 };
1974 static const unsigned int drif3_data0_b_mux[] = {
1975 RIF3_D0_B_MARK,
1976 };
1977 static const unsigned int drif3_data1_b_pins[] = {
1978 /* D1 */
1979 RCAR_GP_PIN(6, 29),
1980 };
1981 static const unsigned int drif3_data1_b_mux[] = {
1982 RIF3_D1_B_MARK,
1983 };
1984
1985 /* - DU --------------------------------------------------------------------- */
1986 static const unsigned int du_rgb666_pins[] = {
1987 /* R[7:2], G[7:2], B[7:2] */
1988 RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
1989 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
1990 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
1991 RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
1992 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5),
1993 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
1994 };
1995 static const unsigned int du_rgb666_mux[] = {
1996 DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
1997 DU_DR3_MARK, DU_DR2_MARK,
1998 DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
1999 DU_DG3_MARK, DU_DG2_MARK,
2000 DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
2001 DU_DB3_MARK, DU_DB2_MARK,
2002 };
2003 static const unsigned int du_rgb888_pins[] = {
2004 /* R[7:0], G[7:0], B[7:0] */
2005 RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
2006 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
2007 RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 8),
2008 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
2009 RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
2010 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
2011 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5),
2012 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
2013 RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 0),
2014 };
2015 static const unsigned int du_rgb888_mux[] = {
2016 DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
2017 DU_DR3_MARK, DU_DR2_MARK, DU_DR1_MARK, DU_DR0_MARK,
2018 DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
2019 DU_DG3_MARK, DU_DG2_MARK, DU_DG1_MARK, DU_DG0_MARK,
2020 DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
2021 DU_DB3_MARK, DU_DB2_MARK, DU_DB1_MARK, DU_DB0_MARK,
2022 };
2023 static const unsigned int du_clk_out_0_pins[] = {
2024 /* CLKOUT */
2025 RCAR_GP_PIN(1, 27),
2026 };
2027 static const unsigned int du_clk_out_0_mux[] = {
2028 DU_DOTCLKOUT0_MARK
2029 };
2030 static const unsigned int du_clk_out_1_pins[] = {
2031 /* CLKOUT */
2032 RCAR_GP_PIN(2, 3),
2033 };
2034 static const unsigned int du_clk_out_1_mux[] = {
2035 DU_DOTCLKOUT1_MARK
2036 };
2037 static const unsigned int du_sync_pins[] = {
2038 /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
2039 RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 4),
2040 };
2041 static const unsigned int du_sync_mux[] = {
2042 DU_EXVSYNC_DU_VSYNC_MARK, DU_EXHSYNC_DU_HSYNC_MARK
2043 };
2044 static const unsigned int du_oddf_pins[] = {
2045 /* EXDISP/EXODDF/EXCDE */
2046 RCAR_GP_PIN(2, 2),
2047 };
2048 static const unsigned int du_oddf_mux[] = {
2049 DU_EXODDF_DU_ODDF_DISP_CDE_MARK,
2050 };
2051 static const unsigned int du_cde_pins[] = {
2052 /* CDE */
2053 RCAR_GP_PIN(2, 0),
2054 };
2055 static const unsigned int du_cde_mux[] = {
2056 DU_CDE_MARK,
2057 };
2058 static const unsigned int du_disp_pins[] = {
2059 /* DISP */
2060 RCAR_GP_PIN(2, 1),
2061 };
2062 static const unsigned int du_disp_mux[] = {
2063 DU_DISP_MARK,
2064 };
2065 /* - HSCIF0 ----------------------------------------------------------------- */
2066 static const unsigned int hscif0_data_pins[] = {
2067 /* RX, TX */
2068 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
2069 };
2070 static const unsigned int hscif0_data_mux[] = {
2071 HRX0_MARK, HTX0_MARK,
2072 };
2073 static const unsigned int hscif0_clk_pins[] = {
2074 /* SCK */
2075 RCAR_GP_PIN(5, 12),
2076 };
2077 static const unsigned int hscif0_clk_mux[] = {
2078 HSCK0_MARK,
2079 };
2080 static const unsigned int hscif0_ctrl_pins[] = {
2081 /* RTS, CTS */
2082 RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 15),
2083 };
2084 static const unsigned int hscif0_ctrl_mux[] = {
2085 HRTS0_N_MARK, HCTS0_N_MARK,
2086 };
2087 /* - HSCIF1 ----------------------------------------------------------------- */
2088 static const unsigned int hscif1_data_a_pins[] = {
2089 /* RX, TX */
2090 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
2091 };
2092 static const unsigned int hscif1_data_a_mux[] = {
2093 HRX1_A_MARK, HTX1_A_MARK,
2094 };
2095 static const unsigned int hscif1_clk_a_pins[] = {
2096 /* SCK */
2097 RCAR_GP_PIN(6, 21),
2098 };
2099 static const unsigned int hscif1_clk_a_mux[] = {
2100 HSCK1_A_MARK,
2101 };
2102 static const unsigned int hscif1_ctrl_a_pins[] = {
2103 /* RTS, CTS */
2104 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 7),
2105 };
2106 static const unsigned int hscif1_ctrl_a_mux[] = {
2107 HRTS1_N_A_MARK, HCTS1_N_A_MARK,
2108 };
2109
2110 static const unsigned int hscif1_data_b_pins[] = {
2111 /* RX, TX */
2112 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
2113 };
2114 static const unsigned int hscif1_data_b_mux[] = {
2115 HRX1_B_MARK, HTX1_B_MARK,
2116 };
2117 static const unsigned int hscif1_clk_b_pins[] = {
2118 /* SCK */
2119 RCAR_GP_PIN(5, 0),
2120 };
2121 static const unsigned int hscif1_clk_b_mux[] = {
2122 HSCK1_B_MARK,
2123 };
2124 static const unsigned int hscif1_ctrl_b_pins[] = {
2125 /* RTS, CTS */
2126 RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
2127 };
2128 static const unsigned int hscif1_ctrl_b_mux[] = {
2129 HRTS1_N_B_MARK, HCTS1_N_B_MARK,
2130 };
2131 /* - HSCIF2 ----------------------------------------------------------------- */
2132 static const unsigned int hscif2_data_a_pins[] = {
2133 /* RX, TX */
2134 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
2135 };
2136 static const unsigned int hscif2_data_a_mux[] = {
2137 HRX2_A_MARK, HTX2_A_MARK,
2138 };
2139 static const unsigned int hscif2_clk_a_pins[] = {
2140 /* SCK */
2141 RCAR_GP_PIN(6, 10),
2142 };
2143 static const unsigned int hscif2_clk_a_mux[] = {
2144 HSCK2_A_MARK,
2145 };
2146 static const unsigned int hscif2_ctrl_a_pins[] = {
2147 /* RTS, CTS */
2148 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
2149 };
2150 static const unsigned int hscif2_ctrl_a_mux[] = {
2151 HRTS2_N_A_MARK, HCTS2_N_A_MARK,
2152 };
2153
2154 static const unsigned int hscif2_data_b_pins[] = {
2155 /* RX, TX */
2156 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
2157 };
2158 static const unsigned int hscif2_data_b_mux[] = {
2159 HRX2_B_MARK, HTX2_B_MARK,
2160 };
2161 static const unsigned int hscif2_clk_b_pins[] = {
2162 /* SCK */
2163 RCAR_GP_PIN(6, 21),
2164 };
2165 static const unsigned int hscif2_clk_b_mux[] = {
2166 HSCK2_B_MARK,
2167 };
2168 static const unsigned int hscif2_ctrl_b_pins[] = {
2169 /* RTS, CTS */
2170 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 19),
2171 };
2172 static const unsigned int hscif2_ctrl_b_mux[] = {
2173 HRTS2_N_B_MARK, HCTS2_N_B_MARK,
2174 };
2175 /* - HSCIF3 ----------------------------------------------------------------- */
2176 static const unsigned int hscif3_data_a_pins[] = {
2177 /* RX, TX */
2178 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
2179 };
2180 static const unsigned int hscif3_data_a_mux[] = {
2181 HRX3_A_MARK, HTX3_A_MARK,
2182 };
2183 static const unsigned int hscif3_clk_pins[] = {
2184 /* SCK */
2185 RCAR_GP_PIN(1, 22),
2186 };
2187 static const unsigned int hscif3_clk_mux[] = {
2188 HSCK3_MARK,
2189 };
2190 static const unsigned int hscif3_ctrl_pins[] = {
2191 /* RTS, CTS */
2192 RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
2193 };
2194 static const unsigned int hscif3_ctrl_mux[] = {
2195 HRTS3_N_MARK, HCTS3_N_MARK,
2196 };
2197
2198 static const unsigned int hscif3_data_b_pins[] = {
2199 /* RX, TX */
2200 RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
2201 };
2202 static const unsigned int hscif3_data_b_mux[] = {
2203 HRX3_B_MARK, HTX3_B_MARK,
2204 };
2205 static const unsigned int hscif3_data_c_pins[] = {
2206 /* RX, TX */
2207 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
2208 };
2209 static const unsigned int hscif3_data_c_mux[] = {
2210 HRX3_C_MARK, HTX3_C_MARK,
2211 };
2212 static const unsigned int hscif3_data_d_pins[] = {
2213 /* RX, TX */
2214 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
2215 };
2216 static const unsigned int hscif3_data_d_mux[] = {
2217 HRX3_D_MARK, HTX3_D_MARK,
2218 };
2219 /* - HSCIF4 ----------------------------------------------------------------- */
2220 static const unsigned int hscif4_data_a_pins[] = {
2221 /* RX, TX */
2222 RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 13),
2223 };
2224 static const unsigned int hscif4_data_a_mux[] = {
2225 HRX4_A_MARK, HTX4_A_MARK,
2226 };
2227 static const unsigned int hscif4_clk_pins[] = {
2228 /* SCK */
2229 RCAR_GP_PIN(1, 11),
2230 };
2231 static const unsigned int hscif4_clk_mux[] = {
2232 HSCK4_MARK,
2233 };
2234 static const unsigned int hscif4_ctrl_pins[] = {
2235 /* RTS, CTS */
2236 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14),
2237 };
2238 static const unsigned int hscif4_ctrl_mux[] = {
2239 HRTS4_N_MARK, HCTS4_N_MARK,
2240 };
2241
2242 static const unsigned int hscif4_data_b_pins[] = {
2243 /* RX, TX */
2244 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
2245 };
2246 static const unsigned int hscif4_data_b_mux[] = {
2247 HRX4_B_MARK, HTX4_B_MARK,
2248 };
2249
2250 /* - I2C -------------------------------------------------------------------- */
2251 static const unsigned int i2c0_pins[] = {
2252 /* SCL, SDA */
2253 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
2254 };
2255
2256 static const unsigned int i2c0_mux[] = {
2257 SCL0_MARK, SDA0_MARK,
2258 };
2259
2260 static const unsigned int i2c1_a_pins[] = {
2261 /* SDA, SCL */
2262 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
2263 };
2264 static const unsigned int i2c1_a_mux[] = {
2265 SDA1_A_MARK, SCL1_A_MARK,
2266 };
2267 static const unsigned int i2c1_b_pins[] = {
2268 /* SDA, SCL */
2269 RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 23),
2270 };
2271 static const unsigned int i2c1_b_mux[] = {
2272 SDA1_B_MARK, SCL1_B_MARK,
2273 };
2274 static const unsigned int i2c2_a_pins[] = {
2275 /* SDA, SCL */
2276 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 4),
2277 };
2278 static const unsigned int i2c2_a_mux[] = {
2279 SDA2_A_MARK, SCL2_A_MARK,
2280 };
2281 static const unsigned int i2c2_b_pins[] = {
2282 /* SDA, SCL */
2283 RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
2284 };
2285 static const unsigned int i2c2_b_mux[] = {
2286 SDA2_B_MARK, SCL2_B_MARK,
2287 };
2288
2289 static const unsigned int i2c3_pins[] = {
2290 /* SCL, SDA */
2291 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
2292 };
2293
2294 static const unsigned int i2c3_mux[] = {
2295 SCL3_MARK, SDA3_MARK,
2296 };
2297
2298 static const unsigned int i2c5_pins[] = {
2299 /* SCL, SDA */
2300 RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 14),
2301 };
2302
2303 static const unsigned int i2c5_mux[] = {
2304 SCL5_MARK, SDA5_MARK,
2305 };
2306
2307 static const unsigned int i2c6_a_pins[] = {
2308 /* SDA, SCL */
2309 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
2310 };
2311 static const unsigned int i2c6_a_mux[] = {
2312 SDA6_A_MARK, SCL6_A_MARK,
2313 };
2314 static const unsigned int i2c6_b_pins[] = {
2315 /* SDA, SCL */
2316 RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
2317 };
2318 static const unsigned int i2c6_b_mux[] = {
2319 SDA6_B_MARK, SCL6_B_MARK,
2320 };
2321 static const unsigned int i2c6_c_pins[] = {
2322 /* SDA, SCL */
2323 RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14),
2324 };
2325 static const unsigned int i2c6_c_mux[] = {
2326 SDA6_C_MARK, SCL6_C_MARK,
2327 };
2328
2329 /* - INTC-EX ---------------------------------------------------------------- */
2330 static const unsigned int intc_ex_irq0_pins[] = {
2331 /* IRQ0 */
2332 RCAR_GP_PIN(2, 0),
2333 };
2334 static const unsigned int intc_ex_irq0_mux[] = {
2335 IRQ0_MARK,
2336 };
2337 static const unsigned int intc_ex_irq1_pins[] = {
2338 /* IRQ1 */
2339 RCAR_GP_PIN(2, 1),
2340 };
2341 static const unsigned int intc_ex_irq1_mux[] = {
2342 IRQ1_MARK,
2343 };
2344 static const unsigned int intc_ex_irq2_pins[] = {
2345 /* IRQ2 */
2346 RCAR_GP_PIN(2, 2),
2347 };
2348 static const unsigned int intc_ex_irq2_mux[] = {
2349 IRQ2_MARK,
2350 };
2351 static const unsigned int intc_ex_irq3_pins[] = {
2352 /* IRQ3 */
2353 RCAR_GP_PIN(2, 3),
2354 };
2355 static const unsigned int intc_ex_irq3_mux[] = {
2356 IRQ3_MARK,
2357 };
2358 static const unsigned int intc_ex_irq4_pins[] = {
2359 /* IRQ4 */
2360 RCAR_GP_PIN(2, 4),
2361 };
2362 static const unsigned int intc_ex_irq4_mux[] = {
2363 IRQ4_MARK,
2364 };
2365 static const unsigned int intc_ex_irq5_pins[] = {
2366 /* IRQ5 */
2367 RCAR_GP_PIN(2, 5),
2368 };
2369 static const unsigned int intc_ex_irq5_mux[] = {
2370 IRQ5_MARK,
2371 };
2372
2373 /* - MSIOF0 ----------------------------------------------------------------- */
2374 static const unsigned int msiof0_clk_pins[] = {
2375 /* SCK */
2376 RCAR_GP_PIN(5, 17),
2377 };
2378 static const unsigned int msiof0_clk_mux[] = {
2379 MSIOF0_SCK_MARK,
2380 };
2381 static const unsigned int msiof0_sync_pins[] = {
2382 /* SYNC */
2383 RCAR_GP_PIN(5, 18),
2384 };
2385 static const unsigned int msiof0_sync_mux[] = {
2386 MSIOF0_SYNC_MARK,
2387 };
2388 static const unsigned int msiof0_ss1_pins[] = {
2389 /* SS1 */
2390 RCAR_GP_PIN(5, 19),
2391 };
2392 static const unsigned int msiof0_ss1_mux[] = {
2393 MSIOF0_SS1_MARK,
2394 };
2395 static const unsigned int msiof0_ss2_pins[] = {
2396 /* SS2 */
2397 RCAR_GP_PIN(5, 21),
2398 };
2399 static const unsigned int msiof0_ss2_mux[] = {
2400 MSIOF0_SS2_MARK,
2401 };
2402 static const unsigned int msiof0_txd_pins[] = {
2403 /* TXD */
2404 RCAR_GP_PIN(5, 20),
2405 };
2406 static const unsigned int msiof0_txd_mux[] = {
2407 MSIOF0_TXD_MARK,
2408 };
2409 static const unsigned int msiof0_rxd_pins[] = {
2410 /* RXD */
2411 RCAR_GP_PIN(5, 22),
2412 };
2413 static const unsigned int msiof0_rxd_mux[] = {
2414 MSIOF0_RXD_MARK,
2415 };
2416 /* - MSIOF1 ----------------------------------------------------------------- */
2417 static const unsigned int msiof1_clk_a_pins[] = {
2418 /* SCK */
2419 RCAR_GP_PIN(6, 8),
2420 };
2421 static const unsigned int msiof1_clk_a_mux[] = {
2422 MSIOF1_SCK_A_MARK,
2423 };
2424 static const unsigned int msiof1_sync_a_pins[] = {
2425 /* SYNC */
2426 RCAR_GP_PIN(6, 9),
2427 };
2428 static const unsigned int msiof1_sync_a_mux[] = {
2429 MSIOF1_SYNC_A_MARK,
2430 };
2431 static const unsigned int msiof1_ss1_a_pins[] = {
2432 /* SS1 */
2433 RCAR_GP_PIN(6, 5),
2434 };
2435 static const unsigned int msiof1_ss1_a_mux[] = {
2436 MSIOF1_SS1_A_MARK,
2437 };
2438 static const unsigned int msiof1_ss2_a_pins[] = {
2439 /* SS2 */
2440 RCAR_GP_PIN(6, 6),
2441 };
2442 static const unsigned int msiof1_ss2_a_mux[] = {
2443 MSIOF1_SS2_A_MARK,
2444 };
2445 static const unsigned int msiof1_txd_a_pins[] = {
2446 /* TXD */
2447 RCAR_GP_PIN(6, 7),
2448 };
2449 static const unsigned int msiof1_txd_a_mux[] = {
2450 MSIOF1_TXD_A_MARK,
2451 };
2452 static const unsigned int msiof1_rxd_a_pins[] = {
2453 /* RXD */
2454 RCAR_GP_PIN(6, 10),
2455 };
2456 static const unsigned int msiof1_rxd_a_mux[] = {
2457 MSIOF1_RXD_A_MARK,
2458 };
2459 static const unsigned int msiof1_clk_b_pins[] = {
2460 /* SCK */
2461 RCAR_GP_PIN(5, 9),
2462 };
2463 static const unsigned int msiof1_clk_b_mux[] = {
2464 MSIOF1_SCK_B_MARK,
2465 };
2466 static const unsigned int msiof1_sync_b_pins[] = {
2467 /* SYNC */
2468 RCAR_GP_PIN(5, 3),
2469 };
2470 static const unsigned int msiof1_sync_b_mux[] = {
2471 MSIOF1_SYNC_B_MARK,
2472 };
2473 static const unsigned int msiof1_ss1_b_pins[] = {
2474 /* SS1 */
2475 RCAR_GP_PIN(5, 4),
2476 };
2477 static const unsigned int msiof1_ss1_b_mux[] = {
2478 MSIOF1_SS1_B_MARK,
2479 };
2480 static const unsigned int msiof1_ss2_b_pins[] = {
2481 /* SS2 */
2482 RCAR_GP_PIN(5, 0),
2483 };
2484 static const unsigned int msiof1_ss2_b_mux[] = {
2485 MSIOF1_SS2_B_MARK,
2486 };
2487 static const unsigned int msiof1_txd_b_pins[] = {
2488 /* TXD */
2489 RCAR_GP_PIN(5, 8),
2490 };
2491 static const unsigned int msiof1_txd_b_mux[] = {
2492 MSIOF1_TXD_B_MARK,
2493 };
2494 static const unsigned int msiof1_rxd_b_pins[] = {
2495 /* RXD */
2496 RCAR_GP_PIN(5, 7),
2497 };
2498 static const unsigned int msiof1_rxd_b_mux[] = {
2499 MSIOF1_RXD_B_MARK,
2500 };
2501 static const unsigned int msiof1_clk_c_pins[] = {
2502 /* SCK */
2503 RCAR_GP_PIN(6, 17),
2504 };
2505 static const unsigned int msiof1_clk_c_mux[] = {
2506 MSIOF1_SCK_C_MARK,
2507 };
2508 static const unsigned int msiof1_sync_c_pins[] = {
2509 /* SYNC */
2510 RCAR_GP_PIN(6, 18),
2511 };
2512 static const unsigned int msiof1_sync_c_mux[] = {
2513 MSIOF1_SYNC_C_MARK,
2514 };
2515 static const unsigned int msiof1_ss1_c_pins[] = {
2516 /* SS1 */
2517 RCAR_GP_PIN(6, 21),
2518 };
2519 static const unsigned int msiof1_ss1_c_mux[] = {
2520 MSIOF1_SS1_C_MARK,
2521 };
2522 static const unsigned int msiof1_ss2_c_pins[] = {
2523 /* SS2 */
2524 RCAR_GP_PIN(6, 27),
2525 };
2526 static const unsigned int msiof1_ss2_c_mux[] = {
2527 MSIOF1_SS2_C_MARK,
2528 };
2529 static const unsigned int msiof1_txd_c_pins[] = {
2530 /* TXD */
2531 RCAR_GP_PIN(6, 20),
2532 };
2533 static const unsigned int msiof1_txd_c_mux[] = {
2534 MSIOF1_TXD_C_MARK,
2535 };
2536 static const unsigned int msiof1_rxd_c_pins[] = {
2537 /* RXD */
2538 RCAR_GP_PIN(6, 19),
2539 };
2540 static const unsigned int msiof1_rxd_c_mux[] = {
2541 MSIOF1_RXD_C_MARK,
2542 };
2543 static const unsigned int msiof1_clk_d_pins[] = {
2544 /* SCK */
2545 RCAR_GP_PIN(5, 12),
2546 };
2547 static const unsigned int msiof1_clk_d_mux[] = {
2548 MSIOF1_SCK_D_MARK,
2549 };
2550 static const unsigned int msiof1_sync_d_pins[] = {
2551 /* SYNC */
2552 RCAR_GP_PIN(5, 15),
2553 };
2554 static const unsigned int msiof1_sync_d_mux[] = {
2555 MSIOF1_SYNC_D_MARK,
2556 };
2557 static const unsigned int msiof1_ss1_d_pins[] = {
2558 /* SS1 */
2559 RCAR_GP_PIN(5, 16),
2560 };
2561 static const unsigned int msiof1_ss1_d_mux[] = {
2562 MSIOF1_SS1_D_MARK,
2563 };
2564 static const unsigned int msiof1_ss2_d_pins[] = {
2565 /* SS2 */
2566 RCAR_GP_PIN(5, 21),
2567 };
2568 static const unsigned int msiof1_ss2_d_mux[] = {
2569 MSIOF1_SS2_D_MARK,
2570 };
2571 static const unsigned int msiof1_txd_d_pins[] = {
2572 /* TXD */
2573 RCAR_GP_PIN(5, 14),
2574 };
2575 static const unsigned int msiof1_txd_d_mux[] = {
2576 MSIOF1_TXD_D_MARK,
2577 };
2578 static const unsigned int msiof1_rxd_d_pins[] = {
2579 /* RXD */
2580 RCAR_GP_PIN(5, 13),
2581 };
2582 static const unsigned int msiof1_rxd_d_mux[] = {
2583 MSIOF1_RXD_D_MARK,
2584 };
2585 static const unsigned int msiof1_clk_e_pins[] = {
2586 /* SCK */
2587 RCAR_GP_PIN(3, 0),
2588 };
2589 static const unsigned int msiof1_clk_e_mux[] = {
2590 MSIOF1_SCK_E_MARK,
2591 };
2592 static const unsigned int msiof1_sync_e_pins[] = {
2593 /* SYNC */
2594 RCAR_GP_PIN(3, 1),
2595 };
2596 static const unsigned int msiof1_sync_e_mux[] = {
2597 MSIOF1_SYNC_E_MARK,
2598 };
2599 static const unsigned int msiof1_ss1_e_pins[] = {
2600 /* SS1 */
2601 RCAR_GP_PIN(3, 4),
2602 };
2603 static const unsigned int msiof1_ss1_e_mux[] = {
2604 MSIOF1_SS1_E_MARK,
2605 };
2606 static const unsigned int msiof1_ss2_e_pins[] = {
2607 /* SS2 */
2608 RCAR_GP_PIN(3, 5),
2609 };
2610 static const unsigned int msiof1_ss2_e_mux[] = {
2611 MSIOF1_SS2_E_MARK,
2612 };
2613 static const unsigned int msiof1_txd_e_pins[] = {
2614 /* TXD */
2615 RCAR_GP_PIN(3, 3),
2616 };
2617 static const unsigned int msiof1_txd_e_mux[] = {
2618 MSIOF1_TXD_E_MARK,
2619 };
2620 static const unsigned int msiof1_rxd_e_pins[] = {
2621 /* RXD */
2622 RCAR_GP_PIN(3, 2),
2623 };
2624 static const unsigned int msiof1_rxd_e_mux[] = {
2625 MSIOF1_RXD_E_MARK,
2626 };
2627 static const unsigned int msiof1_clk_f_pins[] = {
2628 /* SCK */
2629 RCAR_GP_PIN(5, 23),
2630 };
2631 static const unsigned int msiof1_clk_f_mux[] = {
2632 MSIOF1_SCK_F_MARK,
2633 };
2634 static const unsigned int msiof1_sync_f_pins[] = {
2635 /* SYNC */
2636 RCAR_GP_PIN(5, 24),
2637 };
2638 static const unsigned int msiof1_sync_f_mux[] = {
2639 MSIOF1_SYNC_F_MARK,
2640 };
2641 static const unsigned int msiof1_ss1_f_pins[] = {
2642 /* SS1 */
2643 RCAR_GP_PIN(6, 1),
2644 };
2645 static const unsigned int msiof1_ss1_f_mux[] = {
2646 MSIOF1_SS1_F_MARK,
2647 };
2648 static const unsigned int msiof1_ss2_f_pins[] = {
2649 /* SS2 */
2650 RCAR_GP_PIN(6, 2),
2651 };
2652 static const unsigned int msiof1_ss2_f_mux[] = {
2653 MSIOF1_SS2_F_MARK,
2654 };
2655 static const unsigned int msiof1_txd_f_pins[] = {
2656 /* TXD */
2657 RCAR_GP_PIN(6, 0),
2658 };
2659 static const unsigned int msiof1_txd_f_mux[] = {
2660 MSIOF1_TXD_F_MARK,
2661 };
2662 static const unsigned int msiof1_rxd_f_pins[] = {
2663 /* RXD */
2664 RCAR_GP_PIN(5, 25),
2665 };
2666 static const unsigned int msiof1_rxd_f_mux[] = {
2667 MSIOF1_RXD_F_MARK,
2668 };
2669 static const unsigned int msiof1_clk_g_pins[] = {
2670 /* SCK */
2671 RCAR_GP_PIN(3, 6),
2672 };
2673 static const unsigned int msiof1_clk_g_mux[] = {
2674 MSIOF1_SCK_G_MARK,
2675 };
2676 static const unsigned int msiof1_sync_g_pins[] = {
2677 /* SYNC */
2678 RCAR_GP_PIN(3, 7),
2679 };
2680 static const unsigned int msiof1_sync_g_mux[] = {
2681 MSIOF1_SYNC_G_MARK,
2682 };
2683 static const unsigned int msiof1_ss1_g_pins[] = {
2684 /* SS1 */
2685 RCAR_GP_PIN(3, 10),
2686 };
2687 static const unsigned int msiof1_ss1_g_mux[] = {
2688 MSIOF1_SS1_G_MARK,
2689 };
2690 static const unsigned int msiof1_ss2_g_pins[] = {
2691 /* SS2 */
2692 RCAR_GP_PIN(3, 11),
2693 };
2694 static const unsigned int msiof1_ss2_g_mux[] = {
2695 MSIOF1_SS2_G_MARK,
2696 };
2697 static const unsigned int msiof1_txd_g_pins[] = {
2698 /* TXD */
2699 RCAR_GP_PIN(3, 9),
2700 };
2701 static const unsigned int msiof1_txd_g_mux[] = {
2702 MSIOF1_TXD_G_MARK,
2703 };
2704 static const unsigned int msiof1_rxd_g_pins[] = {
2705 /* RXD */
2706 RCAR_GP_PIN(3, 8),
2707 };
2708 static const unsigned int msiof1_rxd_g_mux[] = {
2709 MSIOF1_RXD_G_MARK,
2710 };
2711 /* - MSIOF2 ----------------------------------------------------------------- */
2712 static const unsigned int msiof2_clk_a_pins[] = {
2713 /* SCK */
2714 RCAR_GP_PIN(1, 9),
2715 };
2716 static const unsigned int msiof2_clk_a_mux[] = {
2717 MSIOF2_SCK_A_MARK,
2718 };
2719 static const unsigned int msiof2_sync_a_pins[] = {
2720 /* SYNC */
2721 RCAR_GP_PIN(1, 8),
2722 };
2723 static const unsigned int msiof2_sync_a_mux[] = {
2724 MSIOF2_SYNC_A_MARK,
2725 };
2726 static const unsigned int msiof2_ss1_a_pins[] = {
2727 /* SS1 */
2728 RCAR_GP_PIN(1, 6),
2729 };
2730 static const unsigned int msiof2_ss1_a_mux[] = {
2731 MSIOF2_SS1_A_MARK,
2732 };
2733 static const unsigned int msiof2_ss2_a_pins[] = {
2734 /* SS2 */
2735 RCAR_GP_PIN(1, 7),
2736 };
2737 static const unsigned int msiof2_ss2_a_mux[] = {
2738 MSIOF2_SS2_A_MARK,
2739 };
2740 static const unsigned int msiof2_txd_a_pins[] = {
2741 /* TXD */
2742 RCAR_GP_PIN(1, 11),
2743 };
2744 static const unsigned int msiof2_txd_a_mux[] = {
2745 MSIOF2_TXD_A_MARK,
2746 };
2747 static const unsigned int msiof2_rxd_a_pins[] = {
2748 /* RXD */
2749 RCAR_GP_PIN(1, 10),
2750 };
2751 static const unsigned int msiof2_rxd_a_mux[] = {
2752 MSIOF2_RXD_A_MARK,
2753 };
2754 static const unsigned int msiof2_clk_b_pins[] = {
2755 /* SCK */
2756 RCAR_GP_PIN(0, 4),
2757 };
2758 static const unsigned int msiof2_clk_b_mux[] = {
2759 MSIOF2_SCK_B_MARK,
2760 };
2761 static const unsigned int msiof2_sync_b_pins[] = {
2762 /* SYNC */
2763 RCAR_GP_PIN(0, 5),
2764 };
2765 static const unsigned int msiof2_sync_b_mux[] = {
2766 MSIOF2_SYNC_B_MARK,
2767 };
2768 static const unsigned int msiof2_ss1_b_pins[] = {
2769 /* SS1 */
2770 RCAR_GP_PIN(0, 0),
2771 };
2772 static const unsigned int msiof2_ss1_b_mux[] = {
2773 MSIOF2_SS1_B_MARK,
2774 };
2775 static const unsigned int msiof2_ss2_b_pins[] = {
2776 /* SS2 */
2777 RCAR_GP_PIN(0, 1),
2778 };
2779 static const unsigned int msiof2_ss2_b_mux[] = {
2780 MSIOF2_SS2_B_MARK,
2781 };
2782 static const unsigned int msiof2_txd_b_pins[] = {
2783 /* TXD */
2784 RCAR_GP_PIN(0, 7),
2785 };
2786 static const unsigned int msiof2_txd_b_mux[] = {
2787 MSIOF2_TXD_B_MARK,
2788 };
2789 static const unsigned int msiof2_rxd_b_pins[] = {
2790 /* RXD */
2791 RCAR_GP_PIN(0, 6),
2792 };
2793 static const unsigned int msiof2_rxd_b_mux[] = {
2794 MSIOF2_RXD_B_MARK,
2795 };
2796 static const unsigned int msiof2_clk_c_pins[] = {
2797 /* SCK */
2798 RCAR_GP_PIN(2, 12),
2799 };
2800 static const unsigned int msiof2_clk_c_mux[] = {
2801 MSIOF2_SCK_C_MARK,
2802 };
2803 static const unsigned int msiof2_sync_c_pins[] = {
2804 /* SYNC */
2805 RCAR_GP_PIN(2, 11),
2806 };
2807 static const unsigned int msiof2_sync_c_mux[] = {
2808 MSIOF2_SYNC_C_MARK,
2809 };
2810 static const unsigned int msiof2_ss1_c_pins[] = {
2811 /* SS1 */
2812 RCAR_GP_PIN(2, 10),
2813 };
2814 static const unsigned int msiof2_ss1_c_mux[] = {
2815 MSIOF2_SS1_C_MARK,
2816 };
2817 static const unsigned int msiof2_ss2_c_pins[] = {
2818 /* SS2 */
2819 RCAR_GP_PIN(2, 9),
2820 };
2821 static const unsigned int msiof2_ss2_c_mux[] = {
2822 MSIOF2_SS2_C_MARK,
2823 };
2824 static const unsigned int msiof2_txd_c_pins[] = {
2825 /* TXD */
2826 RCAR_GP_PIN(2, 14),
2827 };
2828 static const unsigned int msiof2_txd_c_mux[] = {
2829 MSIOF2_TXD_C_MARK,
2830 };
2831 static const unsigned int msiof2_rxd_c_pins[] = {
2832 /* RXD */
2833 RCAR_GP_PIN(2, 13),
2834 };
2835 static const unsigned int msiof2_rxd_c_mux[] = {
2836 MSIOF2_RXD_C_MARK,
2837 };
2838 static const unsigned int msiof2_clk_d_pins[] = {
2839 /* SCK */
2840 RCAR_GP_PIN(0, 8),
2841 };
2842 static const unsigned int msiof2_clk_d_mux[] = {
2843 MSIOF2_SCK_D_MARK,
2844 };
2845 static const unsigned int msiof2_sync_d_pins[] = {
2846 /* SYNC */
2847 RCAR_GP_PIN(0, 9),
2848 };
2849 static const unsigned int msiof2_sync_d_mux[] = {
2850 MSIOF2_SYNC_D_MARK,
2851 };
2852 static const unsigned int msiof2_ss1_d_pins[] = {
2853 /* SS1 */
2854 RCAR_GP_PIN(0, 12),
2855 };
2856 static const unsigned int msiof2_ss1_d_mux[] = {
2857 MSIOF2_SS1_D_MARK,
2858 };
2859 static const unsigned int msiof2_ss2_d_pins[] = {
2860 /* SS2 */
2861 RCAR_GP_PIN(0, 13),
2862 };
2863 static const unsigned int msiof2_ss2_d_mux[] = {
2864 MSIOF2_SS2_D_MARK,
2865 };
2866 static const unsigned int msiof2_txd_d_pins[] = {
2867 /* TXD */
2868 RCAR_GP_PIN(0, 11),
2869 };
2870 static const unsigned int msiof2_txd_d_mux[] = {
2871 MSIOF2_TXD_D_MARK,
2872 };
2873 static const unsigned int msiof2_rxd_d_pins[] = {
2874 /* RXD */
2875 RCAR_GP_PIN(0, 10),
2876 };
2877 static const unsigned int msiof2_rxd_d_mux[] = {
2878 MSIOF2_RXD_D_MARK,
2879 };
2880 /* - MSIOF3 ----------------------------------------------------------------- */
2881 static const unsigned int msiof3_clk_a_pins[] = {
2882 /* SCK */
2883 RCAR_GP_PIN(0, 0),
2884 };
2885 static const unsigned int msiof3_clk_a_mux[] = {
2886 MSIOF3_SCK_A_MARK,
2887 };
2888 static const unsigned int msiof3_sync_a_pins[] = {
2889 /* SYNC */
2890 RCAR_GP_PIN(0, 1),
2891 };
2892 static const unsigned int msiof3_sync_a_mux[] = {
2893 MSIOF3_SYNC_A_MARK,
2894 };
2895 static const unsigned int msiof3_ss1_a_pins[] = {
2896 /* SS1 */
2897 RCAR_GP_PIN(0, 14),
2898 };
2899 static const unsigned int msiof3_ss1_a_mux[] = {
2900 MSIOF3_SS1_A_MARK,
2901 };
2902 static const unsigned int msiof3_ss2_a_pins[] = {
2903 /* SS2 */
2904 RCAR_GP_PIN(0, 15),
2905 };
2906 static const unsigned int msiof3_ss2_a_mux[] = {
2907 MSIOF3_SS2_A_MARK,
2908 };
2909 static const unsigned int msiof3_txd_a_pins[] = {
2910 /* TXD */
2911 RCAR_GP_PIN(0, 3),
2912 };
2913 static const unsigned int msiof3_txd_a_mux[] = {
2914 MSIOF3_TXD_A_MARK,
2915 };
2916 static const unsigned int msiof3_rxd_a_pins[] = {
2917 /* RXD */
2918 RCAR_GP_PIN(0, 2),
2919 };
2920 static const unsigned int msiof3_rxd_a_mux[] = {
2921 MSIOF3_RXD_A_MARK,
2922 };
2923 static const unsigned int msiof3_clk_b_pins[] = {
2924 /* SCK */
2925 RCAR_GP_PIN(1, 2),
2926 };
2927 static const unsigned int msiof3_clk_b_mux[] = {
2928 MSIOF3_SCK_B_MARK,
2929 };
2930 static const unsigned int msiof3_sync_b_pins[] = {
2931 /* SYNC */
2932 RCAR_GP_PIN(1, 0),
2933 };
2934 static const unsigned int msiof3_sync_b_mux[] = {
2935 MSIOF3_SYNC_B_MARK,
2936 };
2937 static const unsigned int msiof3_ss1_b_pins[] = {
2938 /* SS1 */
2939 RCAR_GP_PIN(1, 4),
2940 };
2941 static const unsigned int msiof3_ss1_b_mux[] = {
2942 MSIOF3_SS1_B_MARK,
2943 };
2944 static const unsigned int msiof3_ss2_b_pins[] = {
2945 /* SS2 */
2946 RCAR_GP_PIN(1, 5),
2947 };
2948 static const unsigned int msiof3_ss2_b_mux[] = {
2949 MSIOF3_SS2_B_MARK,
2950 };
2951 static const unsigned int msiof3_txd_b_pins[] = {
2952 /* TXD */
2953 RCAR_GP_PIN(1, 1),
2954 };
2955 static const unsigned int msiof3_txd_b_mux[] = {
2956 MSIOF3_TXD_B_MARK,
2957 };
2958 static const unsigned int msiof3_rxd_b_pins[] = {
2959 /* RXD */
2960 RCAR_GP_PIN(1, 3),
2961 };
2962 static const unsigned int msiof3_rxd_b_mux[] = {
2963 MSIOF3_RXD_B_MARK,
2964 };
2965 static const unsigned int msiof3_clk_c_pins[] = {
2966 /* SCK */
2967 RCAR_GP_PIN(1, 12),
2968 };
2969 static const unsigned int msiof3_clk_c_mux[] = {
2970 MSIOF3_SCK_C_MARK,
2971 };
2972 static const unsigned int msiof3_sync_c_pins[] = {
2973 /* SYNC */
2974 RCAR_GP_PIN(1, 13),
2975 };
2976 static const unsigned int msiof3_sync_c_mux[] = {
2977 MSIOF3_SYNC_C_MARK,
2978 };
2979 static const unsigned int msiof3_txd_c_pins[] = {
2980 /* TXD */
2981 RCAR_GP_PIN(1, 15),
2982 };
2983 static const unsigned int msiof3_txd_c_mux[] = {
2984 MSIOF3_TXD_C_MARK,
2985 };
2986 static const unsigned int msiof3_rxd_c_pins[] = {
2987 /* RXD */
2988 RCAR_GP_PIN(1, 14),
2989 };
2990 static const unsigned int msiof3_rxd_c_mux[] = {
2991 MSIOF3_RXD_C_MARK,
2992 };
2993 static const unsigned int msiof3_clk_d_pins[] = {
2994 /* SCK */
2995 RCAR_GP_PIN(1, 22),
2996 };
2997 static const unsigned int msiof3_clk_d_mux[] = {
2998 MSIOF3_SCK_D_MARK,
2999 };
3000 static const unsigned int msiof3_sync_d_pins[] = {
3001 /* SYNC */
3002 RCAR_GP_PIN(1, 23),
3003 };
3004 static const unsigned int msiof3_sync_d_mux[] = {
3005 MSIOF3_SYNC_D_MARK,
3006 };
3007 static const unsigned int msiof3_ss1_d_pins[] = {
3008 /* SS1 */
3009 RCAR_GP_PIN(1, 26),
3010 };
3011 static const unsigned int msiof3_ss1_d_mux[] = {
3012 MSIOF3_SS1_D_MARK,
3013 };
3014 static const unsigned int msiof3_txd_d_pins[] = {
3015 /* TXD */
3016 RCAR_GP_PIN(1, 25),
3017 };
3018 static const unsigned int msiof3_txd_d_mux[] = {
3019 MSIOF3_TXD_D_MARK,
3020 };
3021 static const unsigned int msiof3_rxd_d_pins[] = {
3022 /* RXD */
3023 RCAR_GP_PIN(1, 24),
3024 };
3025 static const unsigned int msiof3_rxd_d_mux[] = {
3026 MSIOF3_RXD_D_MARK,
3027 };
3028
3029 /* - PWM0 --------------------------------------------------------------------*/
3030 static const unsigned int pwm0_pins[] = {
3031 /* PWM */
3032 RCAR_GP_PIN(2, 6),
3033 };
3034 static const unsigned int pwm0_mux[] = {
3035 PWM0_MARK,
3036 };
3037 /* - PWM1 --------------------------------------------------------------------*/
3038 static const unsigned int pwm1_a_pins[] = {
3039 /* PWM */
3040 RCAR_GP_PIN(2, 7),
3041 };
3042 static const unsigned int pwm1_a_mux[] = {
3043 PWM1_A_MARK,
3044 };
3045 static const unsigned int pwm1_b_pins[] = {
3046 /* PWM */
3047 RCAR_GP_PIN(1, 8),
3048 };
3049 static const unsigned int pwm1_b_mux[] = {
3050 PWM1_B_MARK,
3051 };
3052 /* - PWM2 --------------------------------------------------------------------*/
3053 static const unsigned int pwm2_a_pins[] = {
3054 /* PWM */
3055 RCAR_GP_PIN(2, 8),
3056 };
3057 static const unsigned int pwm2_a_mux[] = {
3058 PWM2_A_MARK,
3059 };
3060 static const unsigned int pwm2_b_pins[] = {
3061 /* PWM */
3062 RCAR_GP_PIN(1, 11),
3063 };
3064 static const unsigned int pwm2_b_mux[] = {
3065 PWM2_B_MARK,
3066 };
3067 /* - PWM3 --------------------------------------------------------------------*/
3068 static const unsigned int pwm3_a_pins[] = {
3069 /* PWM */
3070 RCAR_GP_PIN(1, 0),
3071 };
3072 static const unsigned int pwm3_a_mux[] = {
3073 PWM3_A_MARK,
3074 };
3075 static const unsigned int pwm3_b_pins[] = {
3076 /* PWM */
3077 RCAR_GP_PIN(2, 2),
3078 };
3079 static const unsigned int pwm3_b_mux[] = {
3080 PWM3_B_MARK,
3081 };
3082 /* - PWM4 --------------------------------------------------------------------*/
3083 static const unsigned int pwm4_a_pins[] = {
3084 /* PWM */
3085 RCAR_GP_PIN(1, 1),
3086 };
3087 static const unsigned int pwm4_a_mux[] = {
3088 PWM4_A_MARK,
3089 };
3090 static const unsigned int pwm4_b_pins[] = {
3091 /* PWM */
3092 RCAR_GP_PIN(2, 3),
3093 };
3094 static const unsigned int pwm4_b_mux[] = {
3095 PWM4_B_MARK,
3096 };
3097 /* - PWM5 --------------------------------------------------------------------*/
3098 static const unsigned int pwm5_a_pins[] = {
3099 /* PWM */
3100 RCAR_GP_PIN(1, 2),
3101 };
3102 static const unsigned int pwm5_a_mux[] = {
3103 PWM5_A_MARK,
3104 };
3105 static const unsigned int pwm5_b_pins[] = {
3106 /* PWM */
3107 RCAR_GP_PIN(2, 4),
3108 };
3109 static const unsigned int pwm5_b_mux[] = {
3110 PWM5_B_MARK,
3111 };
3112 /* - PWM6 --------------------------------------------------------------------*/
3113 static const unsigned int pwm6_a_pins[] = {
3114 /* PWM */
3115 RCAR_GP_PIN(1, 3),
3116 };
3117 static const unsigned int pwm6_a_mux[] = {
3118 PWM6_A_MARK,
3119 };
3120 static const unsigned int pwm6_b_pins[] = {
3121 /* PWM */
3122 RCAR_GP_PIN(2, 5),
3123 };
3124 static const unsigned int pwm6_b_mux[] = {
3125 PWM6_B_MARK,
3126 };
3127
3128 /* - QSPI0 ------------------------------------------------------------------ */
3129 static const unsigned int qspi0_ctrl_pins[] = {
3130 /* QSPI0_SPCLK, QSPI0_SSL */
3131 PIN_QSPI0_SPCLK, PIN_QSPI0_SSL,
3132 };
3133 static const unsigned int qspi0_ctrl_mux[] = {
3134 QSPI0_SPCLK_MARK, QSPI0_SSL_MARK,
3135 };
3136 static const unsigned int qspi0_data2_pins[] = {
3137 /* QSPI0_MOSI_IO0, QSPI0_MISO_IO1 */
3138 PIN_QSPI0_MOSI_IO0, PIN_QSPI0_MISO_IO1,
3139 };
3140 static const unsigned int qspi0_data2_mux[] = {
3141 QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
3142 };
3143 static const unsigned int qspi0_data4_pins[] = {
3144 /* QSPI0_MOSI_IO0, QSPI0_MISO_IO1, QSPI0_IO2, QSPI0_IO3 */
3145 PIN_QSPI0_MOSI_IO0, PIN_QSPI0_MISO_IO1, PIN_QSPI0_IO2, PIN_QSPI0_IO3,
3146 };
3147 static const unsigned int qspi0_data4_mux[] = {
3148 QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
3149 QSPI0_IO2_MARK, QSPI0_IO3_MARK,
3150 };
3151 /* - QSPI1 ------------------------------------------------------------------ */
3152 static const unsigned int qspi1_ctrl_pins[] = {
3153 /* QSPI1_SPCLK, QSPI1_SSL */
3154 PIN_QSPI1_SPCLK, PIN_QSPI1_SSL,
3155 };
3156 static const unsigned int qspi1_ctrl_mux[] = {
3157 QSPI1_SPCLK_MARK, QSPI1_SSL_MARK,
3158 };
3159 static const unsigned int qspi1_data2_pins[] = {
3160 /* QSPI1_MOSI_IO0, QSPI1_MISO_IO1 */
3161 PIN_QSPI1_MOSI_IO0, PIN_QSPI1_MISO_IO1,
3162 };
3163 static const unsigned int qspi1_data2_mux[] = {
3164 QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
3165 };
3166 static const unsigned int qspi1_data4_pins[] = {
3167 /* QSPI1_MOSI_IO0, QSPI1_MISO_IO1, QSPI1_IO2, QSPI1_IO3 */
3168 PIN_QSPI1_MOSI_IO0, PIN_QSPI1_MISO_IO1, PIN_QSPI1_IO2, PIN_QSPI1_IO3,
3169 };
3170 static const unsigned int qspi1_data4_mux[] = {
3171 QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
3172 QSPI1_IO2_MARK, QSPI1_IO3_MARK,
3173 };
3174
3175 /* - SATA --------------------------------------------------------------------*/
3176 static const unsigned int sata0_devslp_a_pins[] = {
3177 /* DEVSLP */
3178 RCAR_GP_PIN(6, 16),
3179 };
3180 static const unsigned int sata0_devslp_a_mux[] = {
3181 SATA_DEVSLP_A_MARK,
3182 };
3183 static const unsigned int sata0_devslp_b_pins[] = {
3184 /* DEVSLP */
3185 RCAR_GP_PIN(4, 6),
3186 };
3187 static const unsigned int sata0_devslp_b_mux[] = {
3188 SATA_DEVSLP_B_MARK,
3189 };
3190
3191 /* - SCIF0 ------------------------------------------------------------------ */
3192 static const unsigned int scif0_data_pins[] = {
3193 /* RX, TX */
3194 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
3195 };
3196 static const unsigned int scif0_data_mux[] = {
3197 RX0_MARK, TX0_MARK,
3198 };
3199 static const unsigned int scif0_clk_pins[] = {
3200 /* SCK */
3201 RCAR_GP_PIN(5, 0),
3202 };
3203 static const unsigned int scif0_clk_mux[] = {
3204 SCK0_MARK,
3205 };
3206 static const unsigned int scif0_ctrl_pins[] = {
3207 /* RTS, CTS */
3208 RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
3209 };
3210 static const unsigned int scif0_ctrl_mux[] = {
3211 RTS0_N_MARK, CTS0_N_MARK,
3212 };
3213 /* - SCIF1 ------------------------------------------------------------------ */
3214 static const unsigned int scif1_data_a_pins[] = {
3215 /* RX, TX */
3216 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
3217 };
3218 static const unsigned int scif1_data_a_mux[] = {
3219 RX1_A_MARK, TX1_A_MARK,
3220 };
3221 static const unsigned int scif1_clk_pins[] = {
3222 /* SCK */
3223 RCAR_GP_PIN(6, 21),
3224 };
3225 static const unsigned int scif1_clk_mux[] = {
3226 SCK1_MARK,
3227 };
3228 static const unsigned int scif1_ctrl_pins[] = {
3229 /* RTS, CTS */
3230 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 7),
3231 };
3232 static const unsigned int scif1_ctrl_mux[] = {
3233 RTS1_N_MARK, CTS1_N_MARK,
3234 };
3235
3236 static const unsigned int scif1_data_b_pins[] = {
3237 /* RX, TX */
3238 RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
3239 };
3240 static const unsigned int scif1_data_b_mux[] = {
3241 RX1_B_MARK, TX1_B_MARK,
3242 };
3243 /* - SCIF2 ------------------------------------------------------------------ */
3244 static const unsigned int scif2_data_a_pins[] = {
3245 /* RX, TX */
3246 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
3247 };
3248 static const unsigned int scif2_data_a_mux[] = {
3249 RX2_A_MARK, TX2_A_MARK,
3250 };
3251 static const unsigned int scif2_clk_pins[] = {
3252 /* SCK */
3253 RCAR_GP_PIN(5, 9),
3254 };
3255 static const unsigned int scif2_clk_mux[] = {
3256 SCK2_MARK,
3257 };
3258 static const unsigned int scif2_data_b_pins[] = {
3259 /* RX, TX */
3260 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
3261 };
3262 static const unsigned int scif2_data_b_mux[] = {
3263 RX2_B_MARK, TX2_B_MARK,
3264 };
3265 /* - SCIF3 ------------------------------------------------------------------ */
3266 static const unsigned int scif3_data_a_pins[] = {
3267 /* RX, TX */
3268 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
3269 };
3270 static const unsigned int scif3_data_a_mux[] = {
3271 RX3_A_MARK, TX3_A_MARK,
3272 };
3273 static const unsigned int scif3_clk_pins[] = {
3274 /* SCK */
3275 RCAR_GP_PIN(1, 22),
3276 };
3277 static const unsigned int scif3_clk_mux[] = {
3278 SCK3_MARK,
3279 };
3280 static const unsigned int scif3_ctrl_pins[] = {
3281 /* RTS, CTS */
3282 RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
3283 };
3284 static const unsigned int scif3_ctrl_mux[] = {
3285 RTS3_N_MARK, CTS3_N_MARK,
3286 };
3287 static const unsigned int scif3_data_b_pins[] = {
3288 /* RX, TX */
3289 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
3290 };
3291 static const unsigned int scif3_data_b_mux[] = {
3292 RX3_B_MARK, TX3_B_MARK,
3293 };
3294 /* - SCIF4 ------------------------------------------------------------------ */
3295 static const unsigned int scif4_data_a_pins[] = {
3296 /* RX, TX */
3297 RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
3298 };
3299 static const unsigned int scif4_data_a_mux[] = {
3300 RX4_A_MARK, TX4_A_MARK,
3301 };
3302 static const unsigned int scif4_clk_a_pins[] = {
3303 /* SCK */
3304 RCAR_GP_PIN(2, 10),
3305 };
3306 static const unsigned int scif4_clk_a_mux[] = {
3307 SCK4_A_MARK,
3308 };
3309 static const unsigned int scif4_ctrl_a_pins[] = {
3310 /* RTS, CTS */
3311 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
3312 };
3313 static const unsigned int scif4_ctrl_a_mux[] = {
3314 RTS4_N_A_MARK, CTS4_N_A_MARK,
3315 };
3316 static const unsigned int scif4_data_b_pins[] = {
3317 /* RX, TX */
3318 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3319 };
3320 static const unsigned int scif4_data_b_mux[] = {
3321 RX4_B_MARK, TX4_B_MARK,
3322 };
3323 static const unsigned int scif4_clk_b_pins[] = {
3324 /* SCK */
3325 RCAR_GP_PIN(1, 5),
3326 };
3327 static const unsigned int scif4_clk_b_mux[] = {
3328 SCK4_B_MARK,
3329 };
3330 static const unsigned int scif4_ctrl_b_pins[] = {
3331 /* RTS, CTS */
3332 RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 9),
3333 };
3334 static const unsigned int scif4_ctrl_b_mux[] = {
3335 RTS4_N_B_MARK, CTS4_N_B_MARK,
3336 };
3337 static const unsigned int scif4_data_c_pins[] = {
3338 /* RX, TX */
3339 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
3340 };
3341 static const unsigned int scif4_data_c_mux[] = {
3342 RX4_C_MARK, TX4_C_MARK,
3343 };
3344 static const unsigned int scif4_clk_c_pins[] = {
3345 /* SCK */
3346 RCAR_GP_PIN(0, 8),
3347 };
3348 static const unsigned int scif4_clk_c_mux[] = {
3349 SCK4_C_MARK,
3350 };
3351 static const unsigned int scif4_ctrl_c_pins[] = {
3352 /* RTS, CTS */
3353 RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
3354 };
3355 static const unsigned int scif4_ctrl_c_mux[] = {
3356 RTS4_N_C_MARK, CTS4_N_C_MARK,
3357 };
3358 /* - SCIF5 ------------------------------------------------------------------ */
3359 static const unsigned int scif5_data_pins[] = {
3360 /* RX, TX */
3361 RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 21),
3362 };
3363 static const unsigned int scif5_data_mux[] = {
3364 RX5_MARK, TX5_MARK,
3365 };
3366 static const unsigned int scif5_clk_pins[] = {
3367 /* SCK */
3368 RCAR_GP_PIN(6, 21),
3369 };
3370 static const unsigned int scif5_clk_mux[] = {
3371 SCK5_MARK,
3372 };
3373
3374 /* - SCIF Clock ------------------------------------------------------------- */
3375 static const unsigned int scif_clk_a_pins[] = {
3376 /* SCIF_CLK */
3377 RCAR_GP_PIN(6, 23),
3378 };
3379 static const unsigned int scif_clk_a_mux[] = {
3380 SCIF_CLK_A_MARK,
3381 };
3382 static const unsigned int scif_clk_b_pins[] = {
3383 /* SCIF_CLK */
3384 RCAR_GP_PIN(5, 9),
3385 };
3386 static const unsigned int scif_clk_b_mux[] = {
3387 SCIF_CLK_B_MARK,
3388 };
3389
3390 /* - SDHI0 ------------------------------------------------------------------ */
3391 static const unsigned int sdhi0_data1_pins[] = {
3392 /* D0 */
3393 RCAR_GP_PIN(3, 2),
3394 };
3395 static const unsigned int sdhi0_data1_mux[] = {
3396 SD0_DAT0_MARK,
3397 };
3398 static const unsigned int sdhi0_data4_pins[] = {
3399 /* D[0:3] */
3400 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3401 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
3402 };
3403 static const unsigned int sdhi0_data4_mux[] = {
3404 SD0_DAT0_MARK, SD0_DAT1_MARK,
3405 SD0_DAT2_MARK, SD0_DAT3_MARK,
3406 };
3407 static const unsigned int sdhi0_ctrl_pins[] = {
3408 /* CLK, CMD */
3409 RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
3410 };
3411 static const unsigned int sdhi0_ctrl_mux[] = {
3412 SD0_CLK_MARK, SD0_CMD_MARK,
3413 };
3414 static const unsigned int sdhi0_cd_pins[] = {
3415 /* CD */
3416 RCAR_GP_PIN(3, 12),
3417 };
3418 static const unsigned int sdhi0_cd_mux[] = {
3419 SD0_CD_MARK,
3420 };
3421 static const unsigned int sdhi0_wp_pins[] = {
3422 /* WP */
3423 RCAR_GP_PIN(3, 13),
3424 };
3425 static const unsigned int sdhi0_wp_mux[] = {
3426 SD0_WP_MARK,
3427 };
3428 /* - SDHI1 ------------------------------------------------------------------ */
3429 static const unsigned int sdhi1_data1_pins[] = {
3430 /* D0 */
3431 RCAR_GP_PIN(3, 8),
3432 };
3433 static const unsigned int sdhi1_data1_mux[] = {
3434 SD1_DAT0_MARK,
3435 };
3436 static const unsigned int sdhi1_data4_pins[] = {
3437 /* D[0:3] */
3438 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
3439 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3440 };
3441 static const unsigned int sdhi1_data4_mux[] = {
3442 SD1_DAT0_MARK, SD1_DAT1_MARK,
3443 SD1_DAT2_MARK, SD1_DAT3_MARK,
3444 };
3445 static const unsigned int sdhi1_ctrl_pins[] = {
3446 /* CLK, CMD */
3447 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
3448 };
3449 static const unsigned int sdhi1_ctrl_mux[] = {
3450 SD1_CLK_MARK, SD1_CMD_MARK,
3451 };
3452 static const unsigned int sdhi1_cd_pins[] = {
3453 /* CD */
3454 RCAR_GP_PIN(3, 14),
3455 };
3456 static const unsigned int sdhi1_cd_mux[] = {
3457 SD1_CD_MARK,
3458 };
3459 static const unsigned int sdhi1_wp_pins[] = {
3460 /* WP */
3461 RCAR_GP_PIN(3, 15),
3462 };
3463 static const unsigned int sdhi1_wp_mux[] = {
3464 SD1_WP_MARK,
3465 };
3466 /* - SDHI2 ------------------------------------------------------------------ */
3467 static const unsigned int sdhi2_data1_pins[] = {
3468 /* D0 */
3469 RCAR_GP_PIN(4, 2),
3470 };
3471 static const unsigned int sdhi2_data1_mux[] = {
3472 SD2_DAT0_MARK,
3473 };
3474 static const unsigned int sdhi2_data4_pins[] = {
3475 /* D[0:3] */
3476 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
3477 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
3478 };
3479 static const unsigned int sdhi2_data4_mux[] = {
3480 SD2_DAT0_MARK, SD2_DAT1_MARK,
3481 SD2_DAT2_MARK, SD2_DAT3_MARK,
3482 };
3483 static const unsigned int sdhi2_data8_pins[] = {
3484 /* D[0:7] */
3485 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
3486 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
3487 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
3488 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3489 };
3490 static const unsigned int sdhi2_data8_mux[] = {
3491 SD2_DAT0_MARK, SD2_DAT1_MARK,
3492 SD2_DAT2_MARK, SD2_DAT3_MARK,
3493 SD2_DAT4_MARK, SD2_DAT5_MARK,
3494 SD2_DAT6_MARK, SD2_DAT7_MARK,
3495 };
3496 static const unsigned int sdhi2_ctrl_pins[] = {
3497 /* CLK, CMD */
3498 RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
3499 };
3500 static const unsigned int sdhi2_ctrl_mux[] = {
3501 SD2_CLK_MARK, SD2_CMD_MARK,
3502 };
3503 static const unsigned int sdhi2_cd_a_pins[] = {
3504 /* CD */
3505 RCAR_GP_PIN(4, 13),
3506 };
3507 static const unsigned int sdhi2_cd_a_mux[] = {
3508 SD2_CD_A_MARK,
3509 };
3510 static const unsigned int sdhi2_cd_b_pins[] = {
3511 /* CD */
3512 RCAR_GP_PIN(5, 10),
3513 };
3514 static const unsigned int sdhi2_cd_b_mux[] = {
3515 SD2_CD_B_MARK,
3516 };
3517 static const unsigned int sdhi2_wp_a_pins[] = {
3518 /* WP */
3519 RCAR_GP_PIN(4, 14),
3520 };
3521 static const unsigned int sdhi2_wp_a_mux[] = {
3522 SD2_WP_A_MARK,
3523 };
3524 static const unsigned int sdhi2_wp_b_pins[] = {
3525 /* WP */
3526 RCAR_GP_PIN(5, 11),
3527 };
3528 static const unsigned int sdhi2_wp_b_mux[] = {
3529 SD2_WP_B_MARK,
3530 };
3531 static const unsigned int sdhi2_ds_pins[] = {
3532 /* DS */
3533 RCAR_GP_PIN(4, 6),
3534 };
3535 static const unsigned int sdhi2_ds_mux[] = {
3536 SD2_DS_MARK,
3537 };
3538 /* - SDHI3 ------------------------------------------------------------------ */
3539 static const unsigned int sdhi3_data1_pins[] = {
3540 /* D0 */
3541 RCAR_GP_PIN(4, 9),
3542 };
3543 static const unsigned int sdhi3_data1_mux[] = {
3544 SD3_DAT0_MARK,
3545 };
3546 static const unsigned int sdhi3_data4_pins[] = {
3547 /* D[0:3] */
3548 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
3549 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3550 };
3551 static const unsigned int sdhi3_data4_mux[] = {
3552 SD3_DAT0_MARK, SD3_DAT1_MARK,
3553 SD3_DAT2_MARK, SD3_DAT3_MARK,
3554 };
3555 static const unsigned int sdhi3_data8_pins[] = {
3556 /* D[0:7] */
3557 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
3558 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3559 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
3560 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
3561 };
3562 static const unsigned int sdhi3_data8_mux[] = {
3563 SD3_DAT0_MARK, SD3_DAT1_MARK,
3564 SD3_DAT2_MARK, SD3_DAT3_MARK,
3565 SD3_DAT4_MARK, SD3_DAT5_MARK,
3566 SD3_DAT6_MARK, SD3_DAT7_MARK,
3567 };
3568 static const unsigned int sdhi3_ctrl_pins[] = {
3569 /* CLK, CMD */
3570 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
3571 };
3572 static const unsigned int sdhi3_ctrl_mux[] = {
3573 SD3_CLK_MARK, SD3_CMD_MARK,
3574 };
3575 static const unsigned int sdhi3_cd_pins[] = {
3576 /* CD */
3577 RCAR_GP_PIN(4, 15),
3578 };
3579 static const unsigned int sdhi3_cd_mux[] = {
3580 SD3_CD_MARK,
3581 };
3582 static const unsigned int sdhi3_wp_pins[] = {
3583 /* WP */
3584 RCAR_GP_PIN(4, 16),
3585 };
3586 static const unsigned int sdhi3_wp_mux[] = {
3587 SD3_WP_MARK,
3588 };
3589 static const unsigned int sdhi3_ds_pins[] = {
3590 /* DS */
3591 RCAR_GP_PIN(4, 17),
3592 };
3593 static const unsigned int sdhi3_ds_mux[] = {
3594 SD3_DS_MARK,
3595 };
3596
3597 /* - SSI -------------------------------------------------------------------- */
3598 static const unsigned int ssi0_data_pins[] = {
3599 /* SDATA */
3600 RCAR_GP_PIN(6, 2),
3601 };
3602 static const unsigned int ssi0_data_mux[] = {
3603 SSI_SDATA0_MARK,
3604 };
3605 static const unsigned int ssi01239_ctrl_pins[] = {
3606 /* SCK, WS */
3607 RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
3608 };
3609 static const unsigned int ssi01239_ctrl_mux[] = {
3610 SSI_SCK01239_MARK, SSI_WS01239_MARK,
3611 };
3612 static const unsigned int ssi1_data_a_pins[] = {
3613 /* SDATA */
3614 RCAR_GP_PIN(6, 3),
3615 };
3616 static const unsigned int ssi1_data_a_mux[] = {
3617 SSI_SDATA1_A_MARK,
3618 };
3619 static const unsigned int ssi1_data_b_pins[] = {
3620 /* SDATA */
3621 RCAR_GP_PIN(5, 12),
3622 };
3623 static const unsigned int ssi1_data_b_mux[] = {
3624 SSI_SDATA1_B_MARK,
3625 };
3626 static const unsigned int ssi1_ctrl_a_pins[] = {
3627 /* SCK, WS */
3628 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
3629 };
3630 static const unsigned int ssi1_ctrl_a_mux[] = {
3631 SSI_SCK1_A_MARK, SSI_WS1_A_MARK,
3632 };
3633 static const unsigned int ssi1_ctrl_b_pins[] = {
3634 /* SCK, WS */
3635 RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 21),
3636 };
3637 static const unsigned int ssi1_ctrl_b_mux[] = {
3638 SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
3639 };
3640 static const unsigned int ssi2_data_a_pins[] = {
3641 /* SDATA */
3642 RCAR_GP_PIN(6, 4),
3643 };
3644 static const unsigned int ssi2_data_a_mux[] = {
3645 SSI_SDATA2_A_MARK,
3646 };
3647 static const unsigned int ssi2_data_b_pins[] = {
3648 /* SDATA */
3649 RCAR_GP_PIN(5, 13),
3650 };
3651 static const unsigned int ssi2_data_b_mux[] = {
3652 SSI_SDATA2_B_MARK,
3653 };
3654 static const unsigned int ssi2_ctrl_a_pins[] = {
3655 /* SCK, WS */
3656 RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 21),
3657 };
3658 static const unsigned int ssi2_ctrl_a_mux[] = {
3659 SSI_SCK2_A_MARK, SSI_WS2_A_MARK,
3660 };
3661 static const unsigned int ssi2_ctrl_b_pins[] = {
3662 /* SCK, WS */
3663 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
3664 };
3665 static const unsigned int ssi2_ctrl_b_mux[] = {
3666 SSI_SCK2_B_MARK, SSI_WS2_B_MARK,
3667 };
3668 static const unsigned int ssi3_data_pins[] = {
3669 /* SDATA */
3670 RCAR_GP_PIN(6, 7),
3671 };
3672 static const unsigned int ssi3_data_mux[] = {
3673 SSI_SDATA3_MARK,
3674 };
3675 static const unsigned int ssi349_ctrl_pins[] = {
3676 /* SCK, WS */
3677 RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 6),
3678 };
3679 static const unsigned int ssi349_ctrl_mux[] = {
3680 SSI_SCK349_MARK, SSI_WS349_MARK,
3681 };
3682 static const unsigned int ssi4_data_pins[] = {
3683 /* SDATA */
3684 RCAR_GP_PIN(6, 10),
3685 };
3686 static const unsigned int ssi4_data_mux[] = {
3687 SSI_SDATA4_MARK,
3688 };
3689 static const unsigned int ssi4_ctrl_pins[] = {
3690 /* SCK, WS */
3691 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
3692 };
3693 static const unsigned int ssi4_ctrl_mux[] = {
3694 SSI_SCK4_MARK, SSI_WS4_MARK,
3695 };
3696 static const unsigned int ssi5_data_pins[] = {
3697 /* SDATA */
3698 RCAR_GP_PIN(6, 13),
3699 };
3700 static const unsigned int ssi5_data_mux[] = {
3701 SSI_SDATA5_MARK,
3702 };
3703 static const unsigned int ssi5_ctrl_pins[] = {
3704 /* SCK, WS */
3705 RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
3706 };
3707 static const unsigned int ssi5_ctrl_mux[] = {
3708 SSI_SCK5_MARK, SSI_WS5_MARK,
3709 };
3710 static const unsigned int ssi6_data_pins[] = {
3711 /* SDATA */
3712 RCAR_GP_PIN(6, 16),
3713 };
3714 static const unsigned int ssi6_data_mux[] = {
3715 SSI_SDATA6_MARK,
3716 };
3717 static const unsigned int ssi6_ctrl_pins[] = {
3718 /* SCK, WS */
3719 RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
3720 };
3721 static const unsigned int ssi6_ctrl_mux[] = {
3722 SSI_SCK6_MARK, SSI_WS6_MARK,
3723 };
3724 static const unsigned int ssi7_data_pins[] = {
3725 /* SDATA */
3726 RCAR_GP_PIN(6, 19),
3727 };
3728 static const unsigned int ssi7_data_mux[] = {
3729 SSI_SDATA7_MARK,
3730 };
3731 static const unsigned int ssi78_ctrl_pins[] = {
3732 /* SCK, WS */
3733 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
3734 };
3735 static const unsigned int ssi78_ctrl_mux[] = {
3736 SSI_SCK78_MARK, SSI_WS78_MARK,
3737 };
3738 static const unsigned int ssi8_data_pins[] = {
3739 /* SDATA */
3740 RCAR_GP_PIN(6, 20),
3741 };
3742 static const unsigned int ssi8_data_mux[] = {
3743 SSI_SDATA8_MARK,
3744 };
3745 static const unsigned int ssi9_data_a_pins[] = {
3746 /* SDATA */
3747 RCAR_GP_PIN(6, 21),
3748 };
3749 static const unsigned int ssi9_data_a_mux[] = {
3750 SSI_SDATA9_A_MARK,
3751 };
3752 static const unsigned int ssi9_data_b_pins[] = {
3753 /* SDATA */
3754 RCAR_GP_PIN(5, 14),
3755 };
3756 static const unsigned int ssi9_data_b_mux[] = {
3757 SSI_SDATA9_B_MARK,
3758 };
3759 static const unsigned int ssi9_ctrl_a_pins[] = {
3760 /* SCK, WS */
3761 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
3762 };
3763 static const unsigned int ssi9_ctrl_a_mux[] = {
3764 SSI_SCK9_A_MARK, SSI_WS9_A_MARK,
3765 };
3766 static const unsigned int ssi9_ctrl_b_pins[] = {
3767 /* SCK, WS */
3768 RCAR_GP_PIN(6, 30), RCAR_GP_PIN(6, 31),
3769 };
3770 static const unsigned int ssi9_ctrl_b_mux[] = {
3771 SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
3772 };
3773
3774 /* - TMU -------------------------------------------------------------------- */
3775 static const unsigned int tmu_tclk1_a_pins[] = {
3776 /* TCLK */
3777 RCAR_GP_PIN(6, 23),
3778 };
3779 static const unsigned int tmu_tclk1_a_mux[] = {
3780 TCLK1_A_MARK,
3781 };
3782 static const unsigned int tmu_tclk1_b_pins[] = {
3783 /* TCLK */
3784 RCAR_GP_PIN(5, 19),
3785 };
3786 static const unsigned int tmu_tclk1_b_mux[] = {
3787 TCLK1_B_MARK,
3788 };
3789 static const unsigned int tmu_tclk2_a_pins[] = {
3790 /* TCLK */
3791 RCAR_GP_PIN(6, 19),
3792 };
3793 static const unsigned int tmu_tclk2_a_mux[] = {
3794 TCLK2_A_MARK,
3795 };
3796 static const unsigned int tmu_tclk2_b_pins[] = {
3797 /* TCLK */
3798 RCAR_GP_PIN(6, 28),
3799 };
3800 static const unsigned int tmu_tclk2_b_mux[] = {
3801 TCLK2_B_MARK,
3802 };
3803
3804 /* - TPU ------------------------------------------------------------------- */
3805 static const unsigned int tpu_to0_pins[] = {
3806 /* TPU0TO0 */
3807 RCAR_GP_PIN(6, 28),
3808 };
3809 static const unsigned int tpu_to0_mux[] = {
3810 TPU0TO0_MARK,
3811 };
3812 static const unsigned int tpu_to1_pins[] = {
3813 /* TPU0TO1 */
3814 RCAR_GP_PIN(6, 29),
3815 };
3816 static const unsigned int tpu_to1_mux[] = {
3817 TPU0TO1_MARK,
3818 };
3819 static const unsigned int tpu_to2_pins[] = {
3820 /* TPU0TO2 */
3821 RCAR_GP_PIN(6, 30),
3822 };
3823 static const unsigned int tpu_to2_mux[] = {
3824 TPU0TO2_MARK,
3825 };
3826 static const unsigned int tpu_to3_pins[] = {
3827 /* TPU0TO3 */
3828 RCAR_GP_PIN(6, 31),
3829 };
3830 static const unsigned int tpu_to3_mux[] = {
3831 TPU0TO3_MARK,
3832 };
3833
3834 /* - USB0 ------------------------------------------------------------------- */
3835 static const unsigned int usb0_pins[] = {
3836 /* PWEN, OVC */
3837 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
3838 };
3839 static const unsigned int usb0_mux[] = {
3840 USB0_PWEN_MARK, USB0_OVC_MARK,
3841 };
3842 /* - USB1 ------------------------------------------------------------------- */
3843 static const unsigned int usb1_pins[] = {
3844 /* PWEN, OVC */
3845 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
3846 };
3847 static const unsigned int usb1_mux[] = {
3848 USB1_PWEN_MARK, USB1_OVC_MARK,
3849 };
3850 /* - USB2 ------------------------------------------------------------------- */
3851 static const unsigned int usb2_pins[] = {
3852 /* PWEN, OVC */
3853 RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
3854 };
3855 static const unsigned int usb2_mux[] = {
3856 USB2_PWEN_MARK, USB2_OVC_MARK,
3857 };
3858
3859 /* - USB30 ------------------------------------------------------------------ */
3860 static const unsigned int usb30_pins[] = {
3861 /* PWEN, OVC */
3862 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
3863 };
3864 static const unsigned int usb30_mux[] = {
3865 USB30_PWEN_MARK, USB30_OVC_MARK,
3866 };
3867 /* - USB31 ------------------------------------------------------------------ */
3868 static const unsigned int usb31_pins[] = {
3869 /* PWEN, OVC */
3870 RCAR_GP_PIN(6, 30), RCAR_GP_PIN(6, 31),
3871 };
3872 static const unsigned int usb31_mux[] = {
3873 USB31_PWEN_MARK, USB31_OVC_MARK,
3874 };
3875
3876 static const struct sh_pfc_pin_group pinmux_groups[] = {
3877 SH_PFC_PIN_GROUP(audio_clk_a_a),
3878 SH_PFC_PIN_GROUP(audio_clk_a_b),
3879 SH_PFC_PIN_GROUP(audio_clk_a_c),
3880 SH_PFC_PIN_GROUP(audio_clk_b_a),
3881 SH_PFC_PIN_GROUP(audio_clk_b_b),
3882 SH_PFC_PIN_GROUP(audio_clk_c_a),
3883 SH_PFC_PIN_GROUP(audio_clk_c_b),
3884 SH_PFC_PIN_GROUP(audio_clkout_a),
3885 SH_PFC_PIN_GROUP(audio_clkout_b),
3886 SH_PFC_PIN_GROUP(audio_clkout_c),
3887 SH_PFC_PIN_GROUP(audio_clkout_d),
3888 SH_PFC_PIN_GROUP(audio_clkout1_a),
3889 SH_PFC_PIN_GROUP(audio_clkout1_b),
3890 SH_PFC_PIN_GROUP(audio_clkout2_a),
3891 SH_PFC_PIN_GROUP(audio_clkout2_b),
3892 SH_PFC_PIN_GROUP(audio_clkout3_a),
3893 SH_PFC_PIN_GROUP(audio_clkout3_b),
3894 SH_PFC_PIN_GROUP(avb_link),
3895 SH_PFC_PIN_GROUP(avb_magic),
3896 SH_PFC_PIN_GROUP(avb_phy_int),
3897 SH_PFC_PIN_GROUP_ALIAS(avb_mdc, avb_mdio), /* Deprecated */
3898 SH_PFC_PIN_GROUP(avb_mdio),
3899 SH_PFC_PIN_GROUP(avb_mii),
3900 SH_PFC_PIN_GROUP(avb_avtp_pps),
3901 SH_PFC_PIN_GROUP(avb_avtp_match_a),
3902 SH_PFC_PIN_GROUP(avb_avtp_capture_a),
3903 SH_PFC_PIN_GROUP(avb_avtp_match_b),
3904 SH_PFC_PIN_GROUP(avb_avtp_capture_b),
3905 SH_PFC_PIN_GROUP(can0_data_a),
3906 SH_PFC_PIN_GROUP(can0_data_b),
3907 SH_PFC_PIN_GROUP(can1_data),
3908 SH_PFC_PIN_GROUP(can_clk),
3909 SH_PFC_PIN_GROUP(canfd0_data_a),
3910 SH_PFC_PIN_GROUP(canfd0_data_b),
3911 SH_PFC_PIN_GROUP(canfd1_data),
3912 SH_PFC_PIN_GROUP(drif0_ctrl_a),
3913 SH_PFC_PIN_GROUP(drif0_data0_a),
3914 SH_PFC_PIN_GROUP(drif0_data1_a),
3915 SH_PFC_PIN_GROUP(drif0_ctrl_b),
3916 SH_PFC_PIN_GROUP(drif0_data0_b),
3917 SH_PFC_PIN_GROUP(drif0_data1_b),
3918 SH_PFC_PIN_GROUP(drif0_ctrl_c),
3919 SH_PFC_PIN_GROUP(drif0_data0_c),
3920 SH_PFC_PIN_GROUP(drif0_data1_c),
3921 SH_PFC_PIN_GROUP(drif1_ctrl_a),
3922 SH_PFC_PIN_GROUP(drif1_data0_a),
3923 SH_PFC_PIN_GROUP(drif1_data1_a),
3924 SH_PFC_PIN_GROUP(drif1_ctrl_b),
3925 SH_PFC_PIN_GROUP(drif1_data0_b),
3926 SH_PFC_PIN_GROUP(drif1_data1_b),
3927 SH_PFC_PIN_GROUP(drif1_ctrl_c),
3928 SH_PFC_PIN_GROUP(drif1_data0_c),
3929 SH_PFC_PIN_GROUP(drif1_data1_c),
3930 SH_PFC_PIN_GROUP(drif2_ctrl_a),
3931 SH_PFC_PIN_GROUP(drif2_data0_a),
3932 SH_PFC_PIN_GROUP(drif2_data1_a),
3933 SH_PFC_PIN_GROUP(drif2_ctrl_b),
3934 SH_PFC_PIN_GROUP(drif2_data0_b),
3935 SH_PFC_PIN_GROUP(drif2_data1_b),
3936 SH_PFC_PIN_GROUP(drif3_ctrl_a),
3937 SH_PFC_PIN_GROUP(drif3_data0_a),
3938 SH_PFC_PIN_GROUP(drif3_data1_a),
3939 SH_PFC_PIN_GROUP(drif3_ctrl_b),
3940 SH_PFC_PIN_GROUP(drif3_data0_b),
3941 SH_PFC_PIN_GROUP(drif3_data1_b),
3942 SH_PFC_PIN_GROUP(du_rgb666),
3943 SH_PFC_PIN_GROUP(du_rgb888),
3944 SH_PFC_PIN_GROUP(du_clk_out_0),
3945 SH_PFC_PIN_GROUP(du_clk_out_1),
3946 SH_PFC_PIN_GROUP(du_sync),
3947 SH_PFC_PIN_GROUP(du_oddf),
3948 SH_PFC_PIN_GROUP(du_cde),
3949 SH_PFC_PIN_GROUP(du_disp),
3950 SH_PFC_PIN_GROUP(hscif0_data),
3951 SH_PFC_PIN_GROUP(hscif0_clk),
3952 SH_PFC_PIN_GROUP(hscif0_ctrl),
3953 SH_PFC_PIN_GROUP(hscif1_data_a),
3954 SH_PFC_PIN_GROUP(hscif1_clk_a),
3955 SH_PFC_PIN_GROUP(hscif1_ctrl_a),
3956 SH_PFC_PIN_GROUP(hscif1_data_b),
3957 SH_PFC_PIN_GROUP(hscif1_clk_b),
3958 SH_PFC_PIN_GROUP(hscif1_ctrl_b),
3959 SH_PFC_PIN_GROUP(hscif2_data_a),
3960 SH_PFC_PIN_GROUP(hscif2_clk_a),
3961 SH_PFC_PIN_GROUP(hscif2_ctrl_a),
3962 SH_PFC_PIN_GROUP(hscif2_data_b),
3963 SH_PFC_PIN_GROUP(hscif2_clk_b),
3964 SH_PFC_PIN_GROUP(hscif2_ctrl_b),
3965 SH_PFC_PIN_GROUP(hscif3_data_a),
3966 SH_PFC_PIN_GROUP(hscif3_clk),
3967 SH_PFC_PIN_GROUP(hscif3_ctrl),
3968 SH_PFC_PIN_GROUP(hscif3_data_b),
3969 SH_PFC_PIN_GROUP(hscif3_data_c),
3970 SH_PFC_PIN_GROUP(hscif3_data_d),
3971 SH_PFC_PIN_GROUP(hscif4_data_a),
3972 SH_PFC_PIN_GROUP(hscif4_clk),
3973 SH_PFC_PIN_GROUP(hscif4_ctrl),
3974 SH_PFC_PIN_GROUP(hscif4_data_b),
3975 SH_PFC_PIN_GROUP(i2c0),
3976 SH_PFC_PIN_GROUP(i2c1_a),
3977 SH_PFC_PIN_GROUP(i2c1_b),
3978 SH_PFC_PIN_GROUP(i2c2_a),
3979 SH_PFC_PIN_GROUP(i2c2_b),
3980 SH_PFC_PIN_GROUP(i2c3),
3981 SH_PFC_PIN_GROUP(i2c5),
3982 SH_PFC_PIN_GROUP(i2c6_a),
3983 SH_PFC_PIN_GROUP(i2c6_b),
3984 SH_PFC_PIN_GROUP(i2c6_c),
3985 SH_PFC_PIN_GROUP(intc_ex_irq0),
3986 SH_PFC_PIN_GROUP(intc_ex_irq1),
3987 SH_PFC_PIN_GROUP(intc_ex_irq2),
3988 SH_PFC_PIN_GROUP(intc_ex_irq3),
3989 SH_PFC_PIN_GROUP(intc_ex_irq4),
3990 SH_PFC_PIN_GROUP(intc_ex_irq5),
3991 SH_PFC_PIN_GROUP(msiof0_clk),
3992 SH_PFC_PIN_GROUP(msiof0_sync),
3993 SH_PFC_PIN_GROUP(msiof0_ss1),
3994 SH_PFC_PIN_GROUP(msiof0_ss2),
3995 SH_PFC_PIN_GROUP(msiof0_txd),
3996 SH_PFC_PIN_GROUP(msiof0_rxd),
3997 SH_PFC_PIN_GROUP(msiof1_clk_a),
3998 SH_PFC_PIN_GROUP(msiof1_sync_a),
3999 SH_PFC_PIN_GROUP(msiof1_ss1_a),
4000 SH_PFC_PIN_GROUP(msiof1_ss2_a),
4001 SH_PFC_PIN_GROUP(msiof1_txd_a),
4002 SH_PFC_PIN_GROUP(msiof1_rxd_a),
4003 SH_PFC_PIN_GROUP(msiof1_clk_b),
4004 SH_PFC_PIN_GROUP(msiof1_sync_b),
4005 SH_PFC_PIN_GROUP(msiof1_ss1_b),
4006 SH_PFC_PIN_GROUP(msiof1_ss2_b),
4007 SH_PFC_PIN_GROUP(msiof1_txd_b),
4008 SH_PFC_PIN_GROUP(msiof1_rxd_b),
4009 SH_PFC_PIN_GROUP(msiof1_clk_c),
4010 SH_PFC_PIN_GROUP(msiof1_sync_c),
4011 SH_PFC_PIN_GROUP(msiof1_ss1_c),
4012 SH_PFC_PIN_GROUP(msiof1_ss2_c),
4013 SH_PFC_PIN_GROUP(msiof1_txd_c),
4014 SH_PFC_PIN_GROUP(msiof1_rxd_c),
4015 SH_PFC_PIN_GROUP(msiof1_clk_d),
4016 SH_PFC_PIN_GROUP(msiof1_sync_d),
4017 SH_PFC_PIN_GROUP(msiof1_ss1_d),
4018 SH_PFC_PIN_GROUP(msiof1_ss2_d),
4019 SH_PFC_PIN_GROUP(msiof1_txd_d),
4020 SH_PFC_PIN_GROUP(msiof1_rxd_d),
4021 SH_PFC_PIN_GROUP(msiof1_clk_e),
4022 SH_PFC_PIN_GROUP(msiof1_sync_e),
4023 SH_PFC_PIN_GROUP(msiof1_ss1_e),
4024 SH_PFC_PIN_GROUP(msiof1_ss2_e),
4025 SH_PFC_PIN_GROUP(msiof1_txd_e),
4026 SH_PFC_PIN_GROUP(msiof1_rxd_e),
4027 SH_PFC_PIN_GROUP(msiof1_clk_f),
4028 SH_PFC_PIN_GROUP(msiof1_sync_f),
4029 SH_PFC_PIN_GROUP(msiof1_ss1_f),
4030 SH_PFC_PIN_GROUP(msiof1_ss2_f),
4031 SH_PFC_PIN_GROUP(msiof1_txd_f),
4032 SH_PFC_PIN_GROUP(msiof1_rxd_f),
4033 SH_PFC_PIN_GROUP(msiof1_clk_g),
4034 SH_PFC_PIN_GROUP(msiof1_sync_g),
4035 SH_PFC_PIN_GROUP(msiof1_ss1_g),
4036 SH_PFC_PIN_GROUP(msiof1_ss2_g),
4037 SH_PFC_PIN_GROUP(msiof1_txd_g),
4038 SH_PFC_PIN_GROUP(msiof1_rxd_g),
4039 SH_PFC_PIN_GROUP(msiof2_clk_a),
4040 SH_PFC_PIN_GROUP(msiof2_sync_a),
4041 SH_PFC_PIN_GROUP(msiof2_ss1_a),
4042 SH_PFC_PIN_GROUP(msiof2_ss2_a),
4043 SH_PFC_PIN_GROUP(msiof2_txd_a),
4044 SH_PFC_PIN_GROUP(msiof2_rxd_a),
4045 SH_PFC_PIN_GROUP(msiof2_clk_b),
4046 SH_PFC_PIN_GROUP(msiof2_sync_b),
4047 SH_PFC_PIN_GROUP(msiof2_ss1_b),
4048 SH_PFC_PIN_GROUP(msiof2_ss2_b),
4049 SH_PFC_PIN_GROUP(msiof2_txd_b),
4050 SH_PFC_PIN_GROUP(msiof2_rxd_b),
4051 SH_PFC_PIN_GROUP(msiof2_clk_c),
4052 SH_PFC_PIN_GROUP(msiof2_sync_c),
4053 SH_PFC_PIN_GROUP(msiof2_ss1_c),
4054 SH_PFC_PIN_GROUP(msiof2_ss2_c),
4055 SH_PFC_PIN_GROUP(msiof2_txd_c),
4056 SH_PFC_PIN_GROUP(msiof2_rxd_c),
4057 SH_PFC_PIN_GROUP(msiof2_clk_d),
4058 SH_PFC_PIN_GROUP(msiof2_sync_d),
4059 SH_PFC_PIN_GROUP(msiof2_ss1_d),
4060 SH_PFC_PIN_GROUP(msiof2_ss2_d),
4061 SH_PFC_PIN_GROUP(msiof2_txd_d),
4062 SH_PFC_PIN_GROUP(msiof2_rxd_d),
4063 SH_PFC_PIN_GROUP(msiof3_clk_a),
4064 SH_PFC_PIN_GROUP(msiof3_sync_a),
4065 SH_PFC_PIN_GROUP(msiof3_ss1_a),
4066 SH_PFC_PIN_GROUP(msiof3_ss2_a),
4067 SH_PFC_PIN_GROUP(msiof3_txd_a),
4068 SH_PFC_PIN_GROUP(msiof3_rxd_a),
4069 SH_PFC_PIN_GROUP(msiof3_clk_b),
4070 SH_PFC_PIN_GROUP(msiof3_sync_b),
4071 SH_PFC_PIN_GROUP(msiof3_ss1_b),
4072 SH_PFC_PIN_GROUP(msiof3_ss2_b),
4073 SH_PFC_PIN_GROUP(msiof3_txd_b),
4074 SH_PFC_PIN_GROUP(msiof3_rxd_b),
4075 SH_PFC_PIN_GROUP(msiof3_clk_c),
4076 SH_PFC_PIN_GROUP(msiof3_sync_c),
4077 SH_PFC_PIN_GROUP(msiof3_txd_c),
4078 SH_PFC_PIN_GROUP(msiof3_rxd_c),
4079 SH_PFC_PIN_GROUP(msiof3_clk_d),
4080 SH_PFC_PIN_GROUP(msiof3_sync_d),
4081 SH_PFC_PIN_GROUP(msiof3_ss1_d),
4082 SH_PFC_PIN_GROUP(msiof3_txd_d),
4083 SH_PFC_PIN_GROUP(msiof3_rxd_d),
4084 SH_PFC_PIN_GROUP(pwm0),
4085 SH_PFC_PIN_GROUP(pwm1_a),
4086 SH_PFC_PIN_GROUP(pwm1_b),
4087 SH_PFC_PIN_GROUP(pwm2_a),
4088 SH_PFC_PIN_GROUP(pwm2_b),
4089 SH_PFC_PIN_GROUP(pwm3_a),
4090 SH_PFC_PIN_GROUP(pwm3_b),
4091 SH_PFC_PIN_GROUP(pwm4_a),
4092 SH_PFC_PIN_GROUP(pwm4_b),
4093 SH_PFC_PIN_GROUP(pwm5_a),
4094 SH_PFC_PIN_GROUP(pwm5_b),
4095 SH_PFC_PIN_GROUP(pwm6_a),
4096 SH_PFC_PIN_GROUP(pwm6_b),
4097 SH_PFC_PIN_GROUP(qspi0_ctrl),
4098 SH_PFC_PIN_GROUP(qspi0_data2),
4099 SH_PFC_PIN_GROUP(qspi0_data4),
4100 SH_PFC_PIN_GROUP(qspi1_ctrl),
4101 SH_PFC_PIN_GROUP(qspi1_data2),
4102 SH_PFC_PIN_GROUP(qspi1_data4),
4103 SH_PFC_PIN_GROUP(sata0_devslp_a),
4104 SH_PFC_PIN_GROUP(sata0_devslp_b),
4105 SH_PFC_PIN_GROUP(scif0_data),
4106 SH_PFC_PIN_GROUP(scif0_clk),
4107 SH_PFC_PIN_GROUP(scif0_ctrl),
4108 SH_PFC_PIN_GROUP(scif1_data_a),
4109 SH_PFC_PIN_GROUP(scif1_clk),
4110 SH_PFC_PIN_GROUP(scif1_ctrl),
4111 SH_PFC_PIN_GROUP(scif1_data_b),
4112 SH_PFC_PIN_GROUP(scif2_data_a),
4113 SH_PFC_PIN_GROUP(scif2_clk),
4114 SH_PFC_PIN_GROUP(scif2_data_b),
4115 SH_PFC_PIN_GROUP(scif3_data_a),
4116 SH_PFC_PIN_GROUP(scif3_clk),
4117 SH_PFC_PIN_GROUP(scif3_ctrl),
4118 SH_PFC_PIN_GROUP(scif3_data_b),
4119 SH_PFC_PIN_GROUP(scif4_data_a),
4120 SH_PFC_PIN_GROUP(scif4_clk_a),
4121 SH_PFC_PIN_GROUP(scif4_ctrl_a),
4122 SH_PFC_PIN_GROUP(scif4_data_b),
4123 SH_PFC_PIN_GROUP(scif4_clk_b),
4124 SH_PFC_PIN_GROUP(scif4_ctrl_b),
4125 SH_PFC_PIN_GROUP(scif4_data_c),
4126 SH_PFC_PIN_GROUP(scif4_clk_c),
4127 SH_PFC_PIN_GROUP(scif4_ctrl_c),
4128 SH_PFC_PIN_GROUP(scif5_data),
4129 SH_PFC_PIN_GROUP(scif5_clk),
4130 SH_PFC_PIN_GROUP(scif_clk_a),
4131 SH_PFC_PIN_GROUP(scif_clk_b),
4132 SH_PFC_PIN_GROUP(sdhi0_data1),
4133 SH_PFC_PIN_GROUP(sdhi0_data4),
4134 SH_PFC_PIN_GROUP(sdhi0_ctrl),
4135 SH_PFC_PIN_GROUP(sdhi0_cd),
4136 SH_PFC_PIN_GROUP(sdhi0_wp),
4137 SH_PFC_PIN_GROUP(sdhi1_data1),
4138 SH_PFC_PIN_GROUP(sdhi1_data4),
4139 SH_PFC_PIN_GROUP(sdhi1_ctrl),
4140 SH_PFC_PIN_GROUP(sdhi1_cd),
4141 SH_PFC_PIN_GROUP(sdhi1_wp),
4142 SH_PFC_PIN_GROUP(sdhi2_data1),
4143 SH_PFC_PIN_GROUP(sdhi2_data4),
4144 SH_PFC_PIN_GROUP(sdhi2_data8),
4145 SH_PFC_PIN_GROUP(sdhi2_ctrl),
4146 SH_PFC_PIN_GROUP(sdhi2_cd_a),
4147 SH_PFC_PIN_GROUP(sdhi2_wp_a),
4148 SH_PFC_PIN_GROUP(sdhi2_cd_b),
4149 SH_PFC_PIN_GROUP(sdhi2_wp_b),
4150 SH_PFC_PIN_GROUP(sdhi2_ds),
4151 SH_PFC_PIN_GROUP(sdhi3_data1),
4152 SH_PFC_PIN_GROUP(sdhi3_data4),
4153 SH_PFC_PIN_GROUP(sdhi3_data8),
4154 SH_PFC_PIN_GROUP(sdhi3_ctrl),
4155 SH_PFC_PIN_GROUP(sdhi3_cd),
4156 SH_PFC_PIN_GROUP(sdhi3_wp),
4157 SH_PFC_PIN_GROUP(sdhi3_ds),
4158 SH_PFC_PIN_GROUP(ssi0_data),
4159 SH_PFC_PIN_GROUP(ssi01239_ctrl),
4160 SH_PFC_PIN_GROUP(ssi1_data_a),
4161 SH_PFC_PIN_GROUP(ssi1_data_b),
4162 SH_PFC_PIN_GROUP(ssi1_ctrl_a),
4163 SH_PFC_PIN_GROUP(ssi1_ctrl_b),
4164 SH_PFC_PIN_GROUP(ssi2_data_a),
4165 SH_PFC_PIN_GROUP(ssi2_data_b),
4166 SH_PFC_PIN_GROUP(ssi2_ctrl_a),
4167 SH_PFC_PIN_GROUP(ssi2_ctrl_b),
4168 SH_PFC_PIN_GROUP(ssi3_data),
4169 SH_PFC_PIN_GROUP(ssi349_ctrl),
4170 SH_PFC_PIN_GROUP(ssi4_data),
4171 SH_PFC_PIN_GROUP(ssi4_ctrl),
4172 SH_PFC_PIN_GROUP(ssi5_data),
4173 SH_PFC_PIN_GROUP(ssi5_ctrl),
4174 SH_PFC_PIN_GROUP(ssi6_data),
4175 SH_PFC_PIN_GROUP(ssi6_ctrl),
4176 SH_PFC_PIN_GROUP(ssi7_data),
4177 SH_PFC_PIN_GROUP(ssi78_ctrl),
4178 SH_PFC_PIN_GROUP(ssi8_data),
4179 SH_PFC_PIN_GROUP(ssi9_data_a),
4180 SH_PFC_PIN_GROUP(ssi9_data_b),
4181 SH_PFC_PIN_GROUP(ssi9_ctrl_a),
4182 SH_PFC_PIN_GROUP(ssi9_ctrl_b),
4183 SH_PFC_PIN_GROUP(tmu_tclk1_a),
4184 SH_PFC_PIN_GROUP(tmu_tclk1_b),
4185 SH_PFC_PIN_GROUP(tmu_tclk2_a),
4186 SH_PFC_PIN_GROUP(tmu_tclk2_b),
4187 SH_PFC_PIN_GROUP(tpu_to0),
4188 SH_PFC_PIN_GROUP(tpu_to1),
4189 SH_PFC_PIN_GROUP(tpu_to2),
4190 SH_PFC_PIN_GROUP(tpu_to3),
4191 SH_PFC_PIN_GROUP(usb0),
4192 SH_PFC_PIN_GROUP(usb1),
4193 SH_PFC_PIN_GROUP(usb2),
4194 SH_PFC_PIN_GROUP(usb30),
4195 SH_PFC_PIN_GROUP(usb31),
4196 };
4197
4198 static const char * const audio_clk_groups[] = {
4199 "audio_clk_a_a",
4200 "audio_clk_a_b",
4201 "audio_clk_a_c",
4202 "audio_clk_b_a",
4203 "audio_clk_b_b",
4204 "audio_clk_c_a",
4205 "audio_clk_c_b",
4206 "audio_clkout_a",
4207 "audio_clkout_b",
4208 "audio_clkout_c",
4209 "audio_clkout_d",
4210 "audio_clkout1_a",
4211 "audio_clkout1_b",
4212 "audio_clkout2_a",
4213 "audio_clkout2_b",
4214 "audio_clkout3_a",
4215 "audio_clkout3_b",
4216 };
4217
4218 static const char * const avb_groups[] = {
4219 "avb_link",
4220 "avb_magic",
4221 "avb_phy_int",
4222 "avb_mdc", /* Deprecated, please use "avb_mdio" instead */
4223 "avb_mdio",
4224 "avb_mii",
4225 "avb_avtp_pps",
4226 "avb_avtp_match_a",
4227 "avb_avtp_capture_a",
4228 "avb_avtp_match_b",
4229 "avb_avtp_capture_b",
4230 };
4231
4232 static const char * const can0_groups[] = {
4233 "can0_data_a",
4234 "can0_data_b",
4235 };
4236
4237 static const char * const can1_groups[] = {
4238 "can1_data",
4239 };
4240
4241 static const char * const can_clk_groups[] = {
4242 "can_clk",
4243 };
4244
4245 static const char * const canfd0_groups[] = {
4246 "canfd0_data_a",
4247 "canfd0_data_b",
4248 };
4249
4250 static const char * const canfd1_groups[] = {
4251 "canfd1_data",
4252 };
4253
4254 static const char * const drif0_groups[] = {
4255 "drif0_ctrl_a",
4256 "drif0_data0_a",
4257 "drif0_data1_a",
4258 "drif0_ctrl_b",
4259 "drif0_data0_b",
4260 "drif0_data1_b",
4261 "drif0_ctrl_c",
4262 "drif0_data0_c",
4263 "drif0_data1_c",
4264 };
4265
4266 static const char * const drif1_groups[] = {
4267 "drif1_ctrl_a",
4268 "drif1_data0_a",
4269 "drif1_data1_a",
4270 "drif1_ctrl_b",
4271 "drif1_data0_b",
4272 "drif1_data1_b",
4273 "drif1_ctrl_c",
4274 "drif1_data0_c",
4275 "drif1_data1_c",
4276 };
4277
4278 static const char * const drif2_groups[] = {
4279 "drif2_ctrl_a",
4280 "drif2_data0_a",
4281 "drif2_data1_a",
4282 "drif2_ctrl_b",
4283 "drif2_data0_b",
4284 "drif2_data1_b",
4285 };
4286
4287 static const char * const drif3_groups[] = {
4288 "drif3_ctrl_a",
4289 "drif3_data0_a",
4290 "drif3_data1_a",
4291 "drif3_ctrl_b",
4292 "drif3_data0_b",
4293 "drif3_data1_b",
4294 };
4295
4296 static const char * const du_groups[] = {
4297 "du_rgb666",
4298 "du_rgb888",
4299 "du_clk_out_0",
4300 "du_clk_out_1",
4301 "du_sync",
4302 "du_oddf",
4303 "du_cde",
4304 "du_disp",
4305 };
4306
4307 static const char * const hscif0_groups[] = {
4308 "hscif0_data",
4309 "hscif0_clk",
4310 "hscif0_ctrl",
4311 };
4312
4313 static const char * const hscif1_groups[] = {
4314 "hscif1_data_a",
4315 "hscif1_clk_a",
4316 "hscif1_ctrl_a",
4317 "hscif1_data_b",
4318 "hscif1_clk_b",
4319 "hscif1_ctrl_b",
4320 };
4321
4322 static const char * const hscif2_groups[] = {
4323 "hscif2_data_a",
4324 "hscif2_clk_a",
4325 "hscif2_ctrl_a",
4326 "hscif2_data_b",
4327 "hscif2_clk_b",
4328 "hscif2_ctrl_b",
4329 };
4330
4331 static const char * const hscif3_groups[] = {
4332 "hscif3_data_a",
4333 "hscif3_clk",
4334 "hscif3_ctrl",
4335 "hscif3_data_b",
4336 "hscif3_data_c",
4337 "hscif3_data_d",
4338 };
4339
4340 static const char * const hscif4_groups[] = {
4341 "hscif4_data_a",
4342 "hscif4_clk",
4343 "hscif4_ctrl",
4344 "hscif4_data_b",
4345 };
4346
4347 static const char * const i2c0_groups[] = {
4348 "i2c0",
4349 };
4350
4351 static const char * const i2c1_groups[] = {
4352 "i2c1_a",
4353 "i2c1_b",
4354 };
4355
4356 static const char * const i2c2_groups[] = {
4357 "i2c2_a",
4358 "i2c2_b",
4359 };
4360
4361 static const char * const i2c3_groups[] = {
4362 "i2c3",
4363 };
4364
4365 static const char * const i2c5_groups[] = {
4366 "i2c5",
4367 };
4368
4369 static const char * const i2c6_groups[] = {
4370 "i2c6_a",
4371 "i2c6_b",
4372 "i2c6_c",
4373 };
4374
4375 static const char * const intc_ex_groups[] = {
4376 "intc_ex_irq0",
4377 "intc_ex_irq1",
4378 "intc_ex_irq2",
4379 "intc_ex_irq3",
4380 "intc_ex_irq4",
4381 "intc_ex_irq5",
4382 };
4383
4384 static const char * const msiof0_groups[] = {
4385 "msiof0_clk",
4386 "msiof0_sync",
4387 "msiof0_ss1",
4388 "msiof0_ss2",
4389 "msiof0_txd",
4390 "msiof0_rxd",
4391 };
4392
4393 static const char * const msiof1_groups[] = {
4394 "msiof1_clk_a",
4395 "msiof1_sync_a",
4396 "msiof1_ss1_a",
4397 "msiof1_ss2_a",
4398 "msiof1_txd_a",
4399 "msiof1_rxd_a",
4400 "msiof1_clk_b",
4401 "msiof1_sync_b",
4402 "msiof1_ss1_b",
4403 "msiof1_ss2_b",
4404 "msiof1_txd_b",
4405 "msiof1_rxd_b",
4406 "msiof1_clk_c",
4407 "msiof1_sync_c",
4408 "msiof1_ss1_c",
4409 "msiof1_ss2_c",
4410 "msiof1_txd_c",
4411 "msiof1_rxd_c",
4412 "msiof1_clk_d",
4413 "msiof1_sync_d",
4414 "msiof1_ss1_d",
4415 "msiof1_ss2_d",
4416 "msiof1_txd_d",
4417 "msiof1_rxd_d",
4418 "msiof1_clk_e",
4419 "msiof1_sync_e",
4420 "msiof1_ss1_e",
4421 "msiof1_ss2_e",
4422 "msiof1_txd_e",
4423 "msiof1_rxd_e",
4424 "msiof1_clk_f",
4425 "msiof1_sync_f",
4426 "msiof1_ss1_f",
4427 "msiof1_ss2_f",
4428 "msiof1_txd_f",
4429 "msiof1_rxd_f",
4430 "msiof1_clk_g",
4431 "msiof1_sync_g",
4432 "msiof1_ss1_g",
4433 "msiof1_ss2_g",
4434 "msiof1_txd_g",
4435 "msiof1_rxd_g",
4436 };
4437
4438 static const char * const msiof2_groups[] = {
4439 "msiof2_clk_a",
4440 "msiof2_sync_a",
4441 "msiof2_ss1_a",
4442 "msiof2_ss2_a",
4443 "msiof2_txd_a",
4444 "msiof2_rxd_a",
4445 "msiof2_clk_b",
4446 "msiof2_sync_b",
4447 "msiof2_ss1_b",
4448 "msiof2_ss2_b",
4449 "msiof2_txd_b",
4450 "msiof2_rxd_b",
4451 "msiof2_clk_c",
4452 "msiof2_sync_c",
4453 "msiof2_ss1_c",
4454 "msiof2_ss2_c",
4455 "msiof2_txd_c",
4456 "msiof2_rxd_c",
4457 "msiof2_clk_d",
4458 "msiof2_sync_d",
4459 "msiof2_ss1_d",
4460 "msiof2_ss2_d",
4461 "msiof2_txd_d",
4462 "msiof2_rxd_d",
4463 };
4464
4465 static const char * const msiof3_groups[] = {
4466 "msiof3_clk_a",
4467 "msiof3_sync_a",
4468 "msiof3_ss1_a",
4469 "msiof3_ss2_a",
4470 "msiof3_txd_a",
4471 "msiof3_rxd_a",
4472 "msiof3_clk_b",
4473 "msiof3_sync_b",
4474 "msiof3_ss1_b",
4475 "msiof3_ss2_b",
4476 "msiof3_txd_b",
4477 "msiof3_rxd_b",
4478 "msiof3_clk_c",
4479 "msiof3_sync_c",
4480 "msiof3_txd_c",
4481 "msiof3_rxd_c",
4482 "msiof3_clk_d",
4483 "msiof3_sync_d",
4484 "msiof3_ss1_d",
4485 "msiof3_txd_d",
4486 "msiof3_rxd_d",
4487 };
4488
4489 static const char * const pwm0_groups[] = {
4490 "pwm0",
4491 };
4492
4493 static const char * const pwm1_groups[] = {
4494 "pwm1_a",
4495 "pwm1_b",
4496 };
4497
4498 static const char * const pwm2_groups[] = {
4499 "pwm2_a",
4500 "pwm2_b",
4501 };
4502
4503 static const char * const pwm3_groups[] = {
4504 "pwm3_a",
4505 "pwm3_b",
4506 };
4507
4508 static const char * const pwm4_groups[] = {
4509 "pwm4_a",
4510 "pwm4_b",
4511 };
4512
4513 static const char * const pwm5_groups[] = {
4514 "pwm5_a",
4515 "pwm5_b",
4516 };
4517
4518 static const char * const pwm6_groups[] = {
4519 "pwm6_a",
4520 "pwm6_b",
4521 };
4522
4523 static const char * const qspi0_groups[] = {
4524 "qspi0_ctrl",
4525 "qspi0_data2",
4526 "qspi0_data4",
4527 };
4528
4529 static const char * const qspi1_groups[] = {
4530 "qspi1_ctrl",
4531 "qspi1_data2",
4532 "qspi1_data4",
4533 };
4534
4535 static const char * const sata0_groups[] = {
4536 "sata0_devslp_a",
4537 "sata0_devslp_b",
4538 };
4539
4540 static const char * const scif0_groups[] = {
4541 "scif0_data",
4542 "scif0_clk",
4543 "scif0_ctrl",
4544 };
4545
4546 static const char * const scif1_groups[] = {
4547 "scif1_data_a",
4548 "scif1_clk",
4549 "scif1_ctrl",
4550 "scif1_data_b",
4551 };
4552
4553 static const char * const scif2_groups[] = {
4554 "scif2_data_a",
4555 "scif2_clk",
4556 "scif2_data_b",
4557 };
4558
4559 static const char * const scif3_groups[] = {
4560 "scif3_data_a",
4561 "scif3_clk",
4562 "scif3_ctrl",
4563 "scif3_data_b",
4564 };
4565
4566 static const char * const scif4_groups[] = {
4567 "scif4_data_a",
4568 "scif4_clk_a",
4569 "scif4_ctrl_a",
4570 "scif4_data_b",
4571 "scif4_clk_b",
4572 "scif4_ctrl_b",
4573 "scif4_data_c",
4574 "scif4_clk_c",
4575 "scif4_ctrl_c",
4576 };
4577
4578 static const char * const scif5_groups[] = {
4579 "scif5_data",
4580 "scif5_clk",
4581 };
4582
4583 static const char * const scif_clk_groups[] = {
4584 "scif_clk_a",
4585 "scif_clk_b",
4586 };
4587
4588 static const char * const sdhi0_groups[] = {
4589 "sdhi0_data1",
4590 "sdhi0_data4",
4591 "sdhi0_ctrl",
4592 "sdhi0_cd",
4593 "sdhi0_wp",
4594 };
4595
4596 static const char * const sdhi1_groups[] = {
4597 "sdhi1_data1",
4598 "sdhi1_data4",
4599 "sdhi1_ctrl",
4600 "sdhi1_cd",
4601 "sdhi1_wp",
4602 };
4603
4604 static const char * const sdhi2_groups[] = {
4605 "sdhi2_data1",
4606 "sdhi2_data4",
4607 "sdhi2_data8",
4608 "sdhi2_ctrl",
4609 "sdhi2_cd_a",
4610 "sdhi2_wp_a",
4611 "sdhi2_cd_b",
4612 "sdhi2_wp_b",
4613 "sdhi2_ds",
4614 };
4615
4616 static const char * const sdhi3_groups[] = {
4617 "sdhi3_data1",
4618 "sdhi3_data4",
4619 "sdhi3_data8",
4620 "sdhi3_ctrl",
4621 "sdhi3_cd",
4622 "sdhi3_wp",
4623 "sdhi3_ds",
4624 };
4625
4626 static const char * const ssi_groups[] = {
4627 "ssi0_data",
4628 "ssi01239_ctrl",
4629 "ssi1_data_a",
4630 "ssi1_data_b",
4631 "ssi1_ctrl_a",
4632 "ssi1_ctrl_b",
4633 "ssi2_data_a",
4634 "ssi2_data_b",
4635 "ssi2_ctrl_a",
4636 "ssi2_ctrl_b",
4637 "ssi3_data",
4638 "ssi349_ctrl",
4639 "ssi4_data",
4640 "ssi4_ctrl",
4641 "ssi5_data",
4642 "ssi5_ctrl",
4643 "ssi6_data",
4644 "ssi6_ctrl",
4645 "ssi7_data",
4646 "ssi78_ctrl",
4647 "ssi8_data",
4648 "ssi9_data_a",
4649 "ssi9_data_b",
4650 "ssi9_ctrl_a",
4651 "ssi9_ctrl_b",
4652 };
4653
4654 static const char * const tmu_groups[] = {
4655 "tmu_tclk1_a",
4656 "tmu_tclk1_b",
4657 "tmu_tclk2_a",
4658 "tmu_tclk2_b",
4659 };
4660
4661 static const char * const tpu_groups[] = {
4662 "tpu_to0",
4663 "tpu_to1",
4664 "tpu_to2",
4665 "tpu_to3",
4666 };
4667
4668 static const char * const usb0_groups[] = {
4669 "usb0",
4670 };
4671
4672 static const char * const usb1_groups[] = {
4673 "usb1",
4674 };
4675
4676 static const char * const usb2_groups[] = {
4677 "usb2",
4678 };
4679
4680 static const char * const usb30_groups[] = {
4681 "usb30",
4682 };
4683
4684 static const char * const usb31_groups[] = {
4685 "usb31",
4686 };
4687
4688 static const struct sh_pfc_function pinmux_functions[] = {
4689 SH_PFC_FUNCTION(audio_clk),
4690 SH_PFC_FUNCTION(avb),
4691 SH_PFC_FUNCTION(can0),
4692 SH_PFC_FUNCTION(can1),
4693 SH_PFC_FUNCTION(can_clk),
4694 SH_PFC_FUNCTION(canfd0),
4695 SH_PFC_FUNCTION(canfd1),
4696 SH_PFC_FUNCTION(drif0),
4697 SH_PFC_FUNCTION(drif1),
4698 SH_PFC_FUNCTION(drif2),
4699 SH_PFC_FUNCTION(drif3),
4700 SH_PFC_FUNCTION(du),
4701 SH_PFC_FUNCTION(hscif0),
4702 SH_PFC_FUNCTION(hscif1),
4703 SH_PFC_FUNCTION(hscif2),
4704 SH_PFC_FUNCTION(hscif3),
4705 SH_PFC_FUNCTION(hscif4),
4706 SH_PFC_FUNCTION(i2c0),
4707 SH_PFC_FUNCTION(i2c1),
4708 SH_PFC_FUNCTION(i2c2),
4709 SH_PFC_FUNCTION(i2c3),
4710 SH_PFC_FUNCTION(i2c5),
4711 SH_PFC_FUNCTION(i2c6),
4712 SH_PFC_FUNCTION(intc_ex),
4713 SH_PFC_FUNCTION(msiof0),
4714 SH_PFC_FUNCTION(msiof1),
4715 SH_PFC_FUNCTION(msiof2),
4716 SH_PFC_FUNCTION(msiof3),
4717 SH_PFC_FUNCTION(pwm0),
4718 SH_PFC_FUNCTION(pwm1),
4719 SH_PFC_FUNCTION(pwm2),
4720 SH_PFC_FUNCTION(pwm3),
4721 SH_PFC_FUNCTION(pwm4),
4722 SH_PFC_FUNCTION(pwm5),
4723 SH_PFC_FUNCTION(pwm6),
4724 SH_PFC_FUNCTION(qspi0),
4725 SH_PFC_FUNCTION(qspi1),
4726 SH_PFC_FUNCTION(sata0),
4727 SH_PFC_FUNCTION(scif0),
4728 SH_PFC_FUNCTION(scif1),
4729 SH_PFC_FUNCTION(scif2),
4730 SH_PFC_FUNCTION(scif3),
4731 SH_PFC_FUNCTION(scif4),
4732 SH_PFC_FUNCTION(scif5),
4733 SH_PFC_FUNCTION(scif_clk),
4734 SH_PFC_FUNCTION(sdhi0),
4735 SH_PFC_FUNCTION(sdhi1),
4736 SH_PFC_FUNCTION(sdhi2),
4737 SH_PFC_FUNCTION(sdhi3),
4738 SH_PFC_FUNCTION(ssi),
4739 SH_PFC_FUNCTION(tmu),
4740 SH_PFC_FUNCTION(tpu),
4741 SH_PFC_FUNCTION(usb0),
4742 SH_PFC_FUNCTION(usb1),
4743 SH_PFC_FUNCTION(usb2),
4744 SH_PFC_FUNCTION(usb30),
4745 SH_PFC_FUNCTION(usb31),
4746 };
4747
4748 static const struct pinmux_cfg_reg pinmux_config_regs[] = {
4749 #define F_(x, y) FN_##y
4750 #define FM(x) FN_##x
4751 { PINMUX_CFG_REG("GPSR0", 0xe6060100, 32, 1, GROUP(
4752 0, 0,
4753 0, 0,
4754 0, 0,
4755 0, 0,
4756 0, 0,
4757 0, 0,
4758 0, 0,
4759 0, 0,
4760 0, 0,
4761 0, 0,
4762 0, 0,
4763 0, 0,
4764 0, 0,
4765 0, 0,
4766 0, 0,
4767 0, 0,
4768 GP_0_15_FN, GPSR0_15,
4769 GP_0_14_FN, GPSR0_14,
4770 GP_0_13_FN, GPSR0_13,
4771 GP_0_12_FN, GPSR0_12,
4772 GP_0_11_FN, GPSR0_11,
4773 GP_0_10_FN, GPSR0_10,
4774 GP_0_9_FN, GPSR0_9,
4775 GP_0_8_FN, GPSR0_8,
4776 GP_0_7_FN, GPSR0_7,
4777 GP_0_6_FN, GPSR0_6,
4778 GP_0_5_FN, GPSR0_5,
4779 GP_0_4_FN, GPSR0_4,
4780 GP_0_3_FN, GPSR0_3,
4781 GP_0_2_FN, GPSR0_2,
4782 GP_0_1_FN, GPSR0_1,
4783 GP_0_0_FN, GPSR0_0, ))
4784 },
4785 { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1, GROUP(
4786 0, 0,
4787 0, 0,
4788 0, 0,
4789 0, 0,
4790 GP_1_27_FN, GPSR1_27,
4791 GP_1_26_FN, GPSR1_26,
4792 GP_1_25_FN, GPSR1_25,
4793 GP_1_24_FN, GPSR1_24,
4794 GP_1_23_FN, GPSR1_23,
4795 GP_1_22_FN, GPSR1_22,
4796 GP_1_21_FN, GPSR1_21,
4797 GP_1_20_FN, GPSR1_20,
4798 GP_1_19_FN, GPSR1_19,
4799 GP_1_18_FN, GPSR1_18,
4800 GP_1_17_FN, GPSR1_17,
4801 GP_1_16_FN, GPSR1_16,
4802 GP_1_15_FN, GPSR1_15,
4803 GP_1_14_FN, GPSR1_14,
4804 GP_1_13_FN, GPSR1_13,
4805 GP_1_12_FN, GPSR1_12,
4806 GP_1_11_FN, GPSR1_11,
4807 GP_1_10_FN, GPSR1_10,
4808 GP_1_9_FN, GPSR1_9,
4809 GP_1_8_FN, GPSR1_8,
4810 GP_1_7_FN, GPSR1_7,
4811 GP_1_6_FN, GPSR1_6,
4812 GP_1_5_FN, GPSR1_5,
4813 GP_1_4_FN, GPSR1_4,
4814 GP_1_3_FN, GPSR1_3,
4815 GP_1_2_FN, GPSR1_2,
4816 GP_1_1_FN, GPSR1_1,
4817 GP_1_0_FN, GPSR1_0, ))
4818 },
4819 { PINMUX_CFG_REG("GPSR2", 0xe6060108, 32, 1, GROUP(
4820 0, 0,
4821 0, 0,
4822 0, 0,
4823 0, 0,
4824 0, 0,
4825 0, 0,
4826 0, 0,
4827 0, 0,
4828 0, 0,
4829 0, 0,
4830 0, 0,
4831 0, 0,
4832 0, 0,
4833 0, 0,
4834 0, 0,
4835 0, 0,
4836 0, 0,
4837 GP_2_14_FN, GPSR2_14,
4838 GP_2_13_FN, GPSR2_13,
4839 GP_2_12_FN, GPSR2_12,
4840 GP_2_11_FN, GPSR2_11,
4841 GP_2_10_FN, GPSR2_10,
4842 GP_2_9_FN, GPSR2_9,
4843 GP_2_8_FN, GPSR2_8,
4844 GP_2_7_FN, GPSR2_7,
4845 GP_2_6_FN, GPSR2_6,
4846 GP_2_5_FN, GPSR2_5,
4847 GP_2_4_FN, GPSR2_4,
4848 GP_2_3_FN, GPSR2_3,
4849 GP_2_2_FN, GPSR2_2,
4850 GP_2_1_FN, GPSR2_1,
4851 GP_2_0_FN, GPSR2_0, ))
4852 },
4853 { PINMUX_CFG_REG("GPSR3", 0xe606010c, 32, 1, GROUP(
4854 0, 0,
4855 0, 0,
4856 0, 0,
4857 0, 0,
4858 0, 0,
4859 0, 0,
4860 0, 0,
4861 0, 0,
4862 0, 0,
4863 0, 0,
4864 0, 0,
4865 0, 0,
4866 0, 0,
4867 0, 0,
4868 0, 0,
4869 0, 0,
4870 GP_3_15_FN, GPSR3_15,
4871 GP_3_14_FN, GPSR3_14,
4872 GP_3_13_FN, GPSR3_13,
4873 GP_3_12_FN, GPSR3_12,
4874 GP_3_11_FN, GPSR3_11,
4875 GP_3_10_FN, GPSR3_10,
4876 GP_3_9_FN, GPSR3_9,
4877 GP_3_8_FN, GPSR3_8,
4878 GP_3_7_FN, GPSR3_7,
4879 GP_3_6_FN, GPSR3_6,
4880 GP_3_5_FN, GPSR3_5,
4881 GP_3_4_FN, GPSR3_4,
4882 GP_3_3_FN, GPSR3_3,
4883 GP_3_2_FN, GPSR3_2,
4884 GP_3_1_FN, GPSR3_1,
4885 GP_3_0_FN, GPSR3_0, ))
4886 },
4887 { PINMUX_CFG_REG("GPSR4", 0xe6060110, 32, 1, GROUP(
4888 0, 0,
4889 0, 0,
4890 0, 0,
4891 0, 0,
4892 0, 0,
4893 0, 0,
4894 0, 0,
4895 0, 0,
4896 0, 0,
4897 0, 0,
4898 0, 0,
4899 0, 0,
4900 0, 0,
4901 0, 0,
4902 GP_4_17_FN, GPSR4_17,
4903 GP_4_16_FN, GPSR4_16,
4904 GP_4_15_FN, GPSR4_15,
4905 GP_4_14_FN, GPSR4_14,
4906 GP_4_13_FN, GPSR4_13,
4907 GP_4_12_FN, GPSR4_12,
4908 GP_4_11_FN, GPSR4_11,
4909 GP_4_10_FN, GPSR4_10,
4910 GP_4_9_FN, GPSR4_9,
4911 GP_4_8_FN, GPSR4_8,
4912 GP_4_7_FN, GPSR4_7,
4913 GP_4_6_FN, GPSR4_6,
4914 GP_4_5_FN, GPSR4_5,
4915 GP_4_4_FN, GPSR4_4,
4916 GP_4_3_FN, GPSR4_3,
4917 GP_4_2_FN, GPSR4_2,
4918 GP_4_1_FN, GPSR4_1,
4919 GP_4_0_FN, GPSR4_0, ))
4920 },
4921 { PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1, GROUP(
4922 0, 0,
4923 0, 0,
4924 0, 0,
4925 0, 0,
4926 0, 0,
4927 0, 0,
4928 GP_5_25_FN, GPSR5_25,
4929 GP_5_24_FN, GPSR5_24,
4930 GP_5_23_FN, GPSR5_23,
4931 GP_5_22_FN, GPSR5_22,
4932 GP_5_21_FN, GPSR5_21,
4933 GP_5_20_FN, GPSR5_20,
4934 GP_5_19_FN, GPSR5_19,
4935 GP_5_18_FN, GPSR5_18,
4936 GP_5_17_FN, GPSR5_17,
4937 GP_5_16_FN, GPSR5_16,
4938 GP_5_15_FN, GPSR5_15,
4939 GP_5_14_FN, GPSR5_14,
4940 GP_5_13_FN, GPSR5_13,
4941 GP_5_12_FN, GPSR5_12,
4942 GP_5_11_FN, GPSR5_11,
4943 GP_5_10_FN, GPSR5_10,
4944 GP_5_9_FN, GPSR5_9,
4945 GP_5_8_FN, GPSR5_8,
4946 GP_5_7_FN, GPSR5_7,
4947 GP_5_6_FN, GPSR5_6,
4948 GP_5_5_FN, GPSR5_5,
4949 GP_5_4_FN, GPSR5_4,
4950 GP_5_3_FN, GPSR5_3,
4951 GP_5_2_FN, GPSR5_2,
4952 GP_5_1_FN, GPSR5_1,
4953 GP_5_0_FN, GPSR5_0, ))
4954 },
4955 { PINMUX_CFG_REG("GPSR6", 0xe6060118, 32, 1, GROUP(
4956 GP_6_31_FN, GPSR6_31,
4957 GP_6_30_FN, GPSR6_30,
4958 GP_6_29_FN, GPSR6_29,
4959 GP_6_28_FN, GPSR6_28,
4960 GP_6_27_FN, GPSR6_27,
4961 GP_6_26_FN, GPSR6_26,
4962 GP_6_25_FN, GPSR6_25,
4963 GP_6_24_FN, GPSR6_24,
4964 GP_6_23_FN, GPSR6_23,
4965 GP_6_22_FN, GPSR6_22,
4966 GP_6_21_FN, GPSR6_21,
4967 GP_6_20_FN, GPSR6_20,
4968 GP_6_19_FN, GPSR6_19,
4969 GP_6_18_FN, GPSR6_18,
4970 GP_6_17_FN, GPSR6_17,
4971 GP_6_16_FN, GPSR6_16,
4972 GP_6_15_FN, GPSR6_15,
4973 GP_6_14_FN, GPSR6_14,
4974 GP_6_13_FN, GPSR6_13,
4975 GP_6_12_FN, GPSR6_12,
4976 GP_6_11_FN, GPSR6_11,
4977 GP_6_10_FN, GPSR6_10,
4978 GP_6_9_FN, GPSR6_9,
4979 GP_6_8_FN, GPSR6_8,
4980 GP_6_7_FN, GPSR6_7,
4981 GP_6_6_FN, GPSR6_6,
4982 GP_6_5_FN, GPSR6_5,
4983 GP_6_4_FN, GPSR6_4,
4984 GP_6_3_FN, GPSR6_3,
4985 GP_6_2_FN, GPSR6_2,
4986 GP_6_1_FN, GPSR6_1,
4987 GP_6_0_FN, GPSR6_0, ))
4988 },
4989 { PINMUX_CFG_REG("GPSR7", 0xe606011c, 32, 1, GROUP(
4990 0, 0,
4991 0, 0,
4992 0, 0,
4993 0, 0,
4994 0, 0,
4995 0, 0,
4996 0, 0,
4997 0, 0,
4998 0, 0,
4999 0, 0,
5000 0, 0,
5001 0, 0,
5002 0, 0,
5003 0, 0,
5004 0, 0,
5005 0, 0,
5006 0, 0,
5007 0, 0,
5008 0, 0,
5009 0, 0,
5010 0, 0,
5011 0, 0,
5012 0, 0,
5013 0, 0,
5014 0, 0,
5015 0, 0,
5016 0, 0,
5017 0, 0,
5018 GP_7_3_FN, GPSR7_3,
5019 GP_7_2_FN, GPSR7_2,
5020 GP_7_1_FN, GPSR7_1,
5021 GP_7_0_FN, GPSR7_0, ))
5022 },
5023 #undef F_
5024 #undef FM
5025
5026 #define F_(x, y) x,
5027 #define FM(x) FN_##x,
5028 { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4, GROUP(
5029 IP0_31_28
5030 IP0_27_24
5031 IP0_23_20
5032 IP0_19_16
5033 IP0_15_12
5034 IP0_11_8
5035 IP0_7_4
5036 IP0_3_0 ))
5037 },
5038 { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4, GROUP(
5039 IP1_31_28
5040 IP1_27_24
5041 IP1_23_20
5042 IP1_19_16
5043 IP1_15_12
5044 IP1_11_8
5045 IP1_7_4
5046 IP1_3_0 ))
5047 },
5048 { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4, GROUP(
5049 IP2_31_28
5050 IP2_27_24
5051 IP2_23_20
5052 IP2_19_16
5053 IP2_15_12
5054 IP2_11_8
5055 IP2_7_4
5056 IP2_3_0 ))
5057 },
5058 { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4, GROUP(
5059 IP3_31_28
5060 IP3_27_24
5061 IP3_23_20
5062 IP3_19_16
5063 IP3_15_12
5064 IP3_11_8
5065 IP3_7_4
5066 IP3_3_0 ))
5067 },
5068 { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4, GROUP(
5069 IP4_31_28
5070 IP4_27_24
5071 IP4_23_20
5072 IP4_19_16
5073 IP4_15_12
5074 IP4_11_8
5075 IP4_7_4
5076 IP4_3_0 ))
5077 },
5078 { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4, GROUP(
5079 IP5_31_28
5080 IP5_27_24
5081 IP5_23_20
5082 IP5_19_16
5083 IP5_15_12
5084 IP5_11_8
5085 IP5_7_4
5086 IP5_3_0 ))
5087 },
5088 { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4, GROUP(
5089 IP6_31_28
5090 IP6_27_24
5091 IP6_23_20
5092 IP6_19_16
5093 IP6_15_12
5094 IP6_11_8
5095 IP6_7_4
5096 IP6_3_0 ))
5097 },
5098 { PINMUX_CFG_REG("IPSR7", 0xe606021c, 32, 4, GROUP(
5099 IP7_31_28
5100 IP7_27_24
5101 IP7_23_20
5102 IP7_19_16
5103 IP7_15_12
5104 IP7_11_8
5105 IP7_7_4
5106 IP7_3_0 ))
5107 },
5108 { PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4, GROUP(
5109 IP8_31_28
5110 IP8_27_24
5111 IP8_23_20
5112 IP8_19_16
5113 IP8_15_12
5114 IP8_11_8
5115 IP8_7_4
5116 IP8_3_0 ))
5117 },
5118 { PINMUX_CFG_REG("IPSR9", 0xe6060224, 32, 4, GROUP(
5119 IP9_31_28
5120 IP9_27_24
5121 IP9_23_20
5122 IP9_19_16
5123 IP9_15_12
5124 IP9_11_8
5125 IP9_7_4
5126 IP9_3_0 ))
5127 },
5128 { PINMUX_CFG_REG("IPSR10", 0xe6060228, 32, 4, GROUP(
5129 IP10_31_28
5130 IP10_27_24
5131 IP10_23_20
5132 IP10_19_16
5133 IP10_15_12
5134 IP10_11_8
5135 IP10_7_4
5136 IP10_3_0 ))
5137 },
5138 { PINMUX_CFG_REG("IPSR11", 0xe606022c, 32, 4, GROUP(
5139 IP11_31_28
5140 IP11_27_24
5141 IP11_23_20
5142 IP11_19_16
5143 IP11_15_12
5144 IP11_11_8
5145 IP11_7_4
5146 IP11_3_0 ))
5147 },
5148 { PINMUX_CFG_REG("IPSR12", 0xe6060230, 32, 4, GROUP(
5149 IP12_31_28
5150 IP12_27_24
5151 IP12_23_20
5152 IP12_19_16
5153 IP12_15_12
5154 IP12_11_8
5155 IP12_7_4
5156 IP12_3_0 ))
5157 },
5158 { PINMUX_CFG_REG("IPSR13", 0xe6060234, 32, 4, GROUP(
5159 IP13_31_28
5160 IP13_27_24
5161 IP13_23_20
5162 IP13_19_16
5163 IP13_15_12
5164 IP13_11_8
5165 IP13_7_4
5166 IP13_3_0 ))
5167 },
5168 { PINMUX_CFG_REG("IPSR14", 0xe6060238, 32, 4, GROUP(
5169 IP14_31_28
5170 IP14_27_24
5171 IP14_23_20
5172 IP14_19_16
5173 IP14_15_12
5174 IP14_11_8
5175 IP14_7_4
5176 IP14_3_0 ))
5177 },
5178 { PINMUX_CFG_REG("IPSR15", 0xe606023c, 32, 4, GROUP(
5179 IP15_31_28
5180 IP15_27_24
5181 IP15_23_20
5182 IP15_19_16
5183 IP15_15_12
5184 IP15_11_8
5185 IP15_7_4
5186 IP15_3_0 ))
5187 },
5188 { PINMUX_CFG_REG("IPSR16", 0xe6060240, 32, 4, GROUP(
5189 IP16_31_28
5190 IP16_27_24
5191 IP16_23_20
5192 IP16_19_16
5193 IP16_15_12
5194 IP16_11_8
5195 IP16_7_4
5196 IP16_3_0 ))
5197 },
5198 { PINMUX_CFG_REG("IPSR17", 0xe6060244, 32, 4, GROUP(
5199 /* IP17_31_28 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5200 /* IP17_27_24 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5201 /* IP17_23_20 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5202 /* IP17_19_16 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5203 /* IP17_15_12 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5204 /* IP17_11_8 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
5205 IP17_7_4
5206 IP17_3_0 ))
5207 },
5208 #undef F_
5209 #undef FM
5210
5211 #define F_(x, y) x,
5212 #define FM(x) FN_##x,
5213 { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
5214 GROUP(1, 2, 2, 3, 1, 1, 2, 1, 1, 1, 2, 1,
5215 1, 1, 1, 1, 1, 1, 2, 2, 1, 2, 1),
5216 GROUP(
5217 0, 0, /* RESERVED 31 */
5218 MOD_SEL0_30_29
5219 MOD_SEL0_28_27
5220 MOD_SEL0_26_25_24
5221 MOD_SEL0_23
5222 MOD_SEL0_22
5223 MOD_SEL0_21_20
5224 MOD_SEL0_19
5225 MOD_SEL0_18
5226 MOD_SEL0_17
5227 MOD_SEL0_16_15
5228 MOD_SEL0_14
5229 MOD_SEL0_13
5230 MOD_SEL0_12
5231 MOD_SEL0_11
5232 MOD_SEL0_10
5233 MOD_SEL0_9
5234 MOD_SEL0_8
5235 MOD_SEL0_7_6
5236 MOD_SEL0_5_4
5237 MOD_SEL0_3
5238 MOD_SEL0_2_1
5239 0, 0, /* RESERVED 0 */ ))
5240 },
5241 { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xe6060504, 32,
5242 GROUP(2, 3, 1, 2, 3, 1, 1, 2, 1, 2, 1, 1,
5243 1, 1, 1, 2, 1, 1, 1, 1, 1, 1, 1),
5244 GROUP(
5245 MOD_SEL1_31_30
5246 MOD_SEL1_29_28_27
5247 MOD_SEL1_26
5248 MOD_SEL1_25_24
5249 MOD_SEL1_23_22_21
5250 MOD_SEL1_20
5251 MOD_SEL1_19
5252 MOD_SEL1_18_17
5253 MOD_SEL1_16
5254 MOD_SEL1_15_14
5255 MOD_SEL1_13
5256 MOD_SEL1_12
5257 MOD_SEL1_11
5258 MOD_SEL1_10
5259 MOD_SEL1_9
5260 0, 0, 0, 0, /* RESERVED 8, 7 */
5261 MOD_SEL1_6
5262 MOD_SEL1_5
5263 MOD_SEL1_4
5264 MOD_SEL1_3
5265 MOD_SEL1_2
5266 MOD_SEL1_1
5267 MOD_SEL1_0 ))
5268 },
5269 { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xe6060508, 32,
5270 GROUP(1, 1, 1, 1, 4, 4, 4, 4, 4, 4, 1, 2, 1),
5271 GROUP(
5272 MOD_SEL2_31
5273 MOD_SEL2_30
5274 MOD_SEL2_29
5275 /* RESERVED 28 */
5276 0, 0,
5277 /* RESERVED 27, 26, 25, 24 */
5278 0, 0, 0, 0, 0, 0, 0, 0,
5279 0, 0, 0, 0, 0, 0, 0, 0,
5280 /* RESERVED 23, 22, 21, 20 */
5281 0, 0, 0, 0, 0, 0, 0, 0,
5282 0, 0, 0, 0, 0, 0, 0, 0,
5283 /* RESERVED 19, 18, 17, 16 */
5284 0, 0, 0, 0, 0, 0, 0, 0,
5285 0, 0, 0, 0, 0, 0, 0, 0,
5286 /* RESERVED 15, 14, 13, 12 */
5287 0, 0, 0, 0, 0, 0, 0, 0,
5288 0, 0, 0, 0, 0, 0, 0, 0,
5289 /* RESERVED 11, 10, 9, 8 */
5290 0, 0, 0, 0, 0, 0, 0, 0,
5291 0, 0, 0, 0, 0, 0, 0, 0,
5292 /* RESERVED 7, 6, 5, 4 */
5293 0, 0, 0, 0, 0, 0, 0, 0,
5294 0, 0, 0, 0, 0, 0, 0, 0,
5295 /* RESERVED 3 */
5296 0, 0,
5297 /* RESERVED 2, 1 */
5298 0, 0, 0, 0,
5299 MOD_SEL2_0 ))
5300 },
5301 { },
5302 };
5303
5304 static const struct pinmux_drive_reg pinmux_drive_regs[] = {
5305 { PINMUX_DRIVE_REG("DRVCTRL0", 0xe6060300) {
5306 { PIN_QSPI0_SPCLK, 28, 2 }, /* QSPI0_SPCLK */
5307 { PIN_QSPI0_MOSI_IO0, 24, 2 }, /* QSPI0_MOSI_IO0 */
5308 { PIN_QSPI0_MISO_IO1, 20, 2 }, /* QSPI0_MISO_IO1 */
5309 { PIN_QSPI0_IO2, 16, 2 }, /* QSPI0_IO2 */
5310 { PIN_QSPI0_IO3, 12, 2 }, /* QSPI0_IO3 */
5311 { PIN_QSPI0_SSL, 8, 2 }, /* QSPI0_SSL */
5312 { PIN_QSPI1_SPCLK, 4, 2 }, /* QSPI1_SPCLK */
5313 { PIN_QSPI1_MOSI_IO0, 0, 2 }, /* QSPI1_MOSI_IO0 */
5314 } },
5315 { PINMUX_DRIVE_REG("DRVCTRL1", 0xe6060304) {
5316 { PIN_QSPI1_MISO_IO1, 28, 2 }, /* QSPI1_MISO_IO1 */
5317 { PIN_QSPI1_IO2, 24, 2 }, /* QSPI1_IO2 */
5318 { PIN_QSPI1_IO3, 20, 2 }, /* QSPI1_IO3 */
5319 { PIN_QSPI1_SSL, 16, 2 }, /* QSPI1_SSL */
5320 { PIN_RPC_INT_N, 12, 2 }, /* RPC_INT# */
5321 { PIN_RPC_WP_N, 8, 2 }, /* RPC_WP# */
5322 { PIN_RPC_RESET_N, 4, 2 }, /* RPC_RESET# */
5323 { PIN_AVB_RX_CTL, 0, 3 }, /* AVB_RX_CTL */
5324 } },
5325 { PINMUX_DRIVE_REG("DRVCTRL2", 0xe6060308) {
5326 { PIN_AVB_RXC, 28, 3 }, /* AVB_RXC */
5327 { PIN_AVB_RD0, 24, 3 }, /* AVB_RD0 */
5328 { PIN_AVB_RD1, 20, 3 }, /* AVB_RD1 */
5329 { PIN_AVB_RD2, 16, 3 }, /* AVB_RD2 */
5330 { PIN_AVB_RD3, 12, 3 }, /* AVB_RD3 */
5331 { PIN_AVB_TX_CTL, 8, 3 }, /* AVB_TX_CTL */
5332 { PIN_AVB_TXC, 4, 3 }, /* AVB_TXC */
5333 { PIN_AVB_TD0, 0, 3 }, /* AVB_TD0 */
5334 } },
5335 { PINMUX_DRIVE_REG("DRVCTRL3", 0xe606030c) {
5336 { PIN_AVB_TD1, 28, 3 }, /* AVB_TD1 */
5337 { PIN_AVB_TD2, 24, 3 }, /* AVB_TD2 */
5338 { PIN_AVB_TD3, 20, 3 }, /* AVB_TD3 */
5339 { PIN_AVB_TXCREFCLK, 16, 3 }, /* AVB_TXCREFCLK */
5340 { PIN_AVB_MDIO, 12, 3 }, /* AVB_MDIO */
5341 { RCAR_GP_PIN(2, 9), 8, 3 }, /* AVB_MDC */
5342 { RCAR_GP_PIN(2, 10), 4, 3 }, /* AVB_MAGIC */
5343 { RCAR_GP_PIN(2, 11), 0, 3 }, /* AVB_PHY_INT */
5344 } },
5345 { PINMUX_DRIVE_REG("DRVCTRL4", 0xe6060310) {
5346 { RCAR_GP_PIN(2, 12), 28, 3 }, /* AVB_LINK */
5347 { RCAR_GP_PIN(2, 13), 24, 3 }, /* AVB_AVTP_MATCH */
5348 { RCAR_GP_PIN(2, 14), 20, 3 }, /* AVB_AVTP_CAPTURE */
5349 { RCAR_GP_PIN(2, 0), 16, 3 }, /* IRQ0 */
5350 { RCAR_GP_PIN(2, 1), 12, 3 }, /* IRQ1 */
5351 { RCAR_GP_PIN(2, 2), 8, 3 }, /* IRQ2 */
5352 { RCAR_GP_PIN(2, 3), 4, 3 }, /* IRQ3 */
5353 { RCAR_GP_PIN(2, 4), 0, 3 }, /* IRQ4 */
5354 } },
5355 { PINMUX_DRIVE_REG("DRVCTRL5", 0xe6060314) {
5356 { RCAR_GP_PIN(2, 5), 28, 3 }, /* IRQ5 */
5357 { RCAR_GP_PIN(2, 6), 24, 3 }, /* PWM0 */
5358 { RCAR_GP_PIN(2, 7), 20, 3 }, /* PWM1 */
5359 { RCAR_GP_PIN(2, 8), 16, 3 }, /* PWM2 */
5360 { RCAR_GP_PIN(1, 0), 12, 3 }, /* A0 */
5361 { RCAR_GP_PIN(1, 1), 8, 3 }, /* A1 */
5362 { RCAR_GP_PIN(1, 2), 4, 3 }, /* A2 */
5363 { RCAR_GP_PIN(1, 3), 0, 3 }, /* A3 */
5364 } },
5365 { PINMUX_DRIVE_REG("DRVCTRL6", 0xe6060318) {
5366 { RCAR_GP_PIN(1, 4), 28, 3 }, /* A4 */
5367 { RCAR_GP_PIN(1, 5), 24, 3 }, /* A5 */
5368 { RCAR_GP_PIN(1, 6), 20, 3 }, /* A6 */
5369 { RCAR_GP_PIN(1, 7), 16, 3 }, /* A7 */
5370 { RCAR_GP_PIN(1, 8), 12, 3 }, /* A8 */
5371 { RCAR_GP_PIN(1, 9), 8, 3 }, /* A9 */
5372 { RCAR_GP_PIN(1, 10), 4, 3 }, /* A10 */
5373 { RCAR_GP_PIN(1, 11), 0, 3 }, /* A11 */
5374 } },
5375 { PINMUX_DRIVE_REG("DRVCTRL7", 0xe606031c) {
5376 { RCAR_GP_PIN(1, 12), 28, 3 }, /* A12 */
5377 { RCAR_GP_PIN(1, 13), 24, 3 }, /* A13 */
5378 { RCAR_GP_PIN(1, 14), 20, 3 }, /* A14 */
5379 { RCAR_GP_PIN(1, 15), 16, 3 }, /* A15 */
5380 { RCAR_GP_PIN(1, 16), 12, 3 }, /* A16 */
5381 { RCAR_GP_PIN(1, 17), 8, 3 }, /* A17 */
5382 { RCAR_GP_PIN(1, 18), 4, 3 }, /* A18 */
5383 { RCAR_GP_PIN(1, 19), 0, 3 }, /* A19 */
5384 } },
5385 { PINMUX_DRIVE_REG("DRVCTRL8", 0xe6060320) {
5386 { PIN_CLKOUT, 28, 3 }, /* CLKOUT */
5387 { RCAR_GP_PIN(1, 20), 24, 3 }, /* CS0 */
5388 { RCAR_GP_PIN(1, 21), 20, 3 }, /* CS1_A26 */
5389 { RCAR_GP_PIN(1, 22), 16, 3 }, /* BS */
5390 { RCAR_GP_PIN(1, 23), 12, 3 }, /* RD */
5391 { RCAR_GP_PIN(1, 24), 8, 3 }, /* RD_WR */
5392 { RCAR_GP_PIN(1, 25), 4, 3 }, /* WE0 */
5393 { RCAR_GP_PIN(1, 26), 0, 3 }, /* WE1 */
5394 } },
5395 { PINMUX_DRIVE_REG("DRVCTRL9", 0xe6060324) {
5396 { RCAR_GP_PIN(1, 27), 28, 3 }, /* EX_WAIT0 */
5397 { PIN_PRESETOUT_N, 24, 3 }, /* PRESETOUT# */
5398 { RCAR_GP_PIN(0, 0), 20, 3 }, /* D0 */
5399 { RCAR_GP_PIN(0, 1), 16, 3 }, /* D1 */
5400 { RCAR_GP_PIN(0, 2), 12, 3 }, /* D2 */
5401 { RCAR_GP_PIN(0, 3), 8, 3 }, /* D3 */
5402 { RCAR_GP_PIN(0, 4), 4, 3 }, /* D4 */
5403 { RCAR_GP_PIN(0, 5), 0, 3 }, /* D5 */
5404 } },
5405 { PINMUX_DRIVE_REG("DRVCTRL10", 0xe6060328) {
5406 { RCAR_GP_PIN(0, 6), 28, 3 }, /* D6 */
5407 { RCAR_GP_PIN(0, 7), 24, 3 }, /* D7 */
5408 { RCAR_GP_PIN(0, 8), 20, 3 }, /* D8 */
5409 { RCAR_GP_PIN(0, 9), 16, 3 }, /* D9 */
5410 { RCAR_GP_PIN(0, 10), 12, 3 }, /* D10 */
5411 { RCAR_GP_PIN(0, 11), 8, 3 }, /* D11 */
5412 { RCAR_GP_PIN(0, 12), 4, 3 }, /* D12 */
5413 { RCAR_GP_PIN(0, 13), 0, 3 }, /* D13 */
5414 } },
5415 { PINMUX_DRIVE_REG("DRVCTRL11", 0xe606032c) {
5416 { RCAR_GP_PIN(0, 14), 28, 3 }, /* D14 */
5417 { RCAR_GP_PIN(0, 15), 24, 3 }, /* D15 */
5418 { RCAR_GP_PIN(7, 0), 20, 3 }, /* AVS1 */
5419 { RCAR_GP_PIN(7, 1), 16, 3 }, /* AVS2 */
5420 { RCAR_GP_PIN(7, 2), 12, 3 }, /* GP7_02 */
5421 { RCAR_GP_PIN(7, 3), 8, 3 }, /* GP7_03 */
5422 { PIN_DU_DOTCLKIN0, 4, 2 }, /* DU_DOTCLKIN0 */
5423 { PIN_DU_DOTCLKIN1, 0, 2 }, /* DU_DOTCLKIN1 */
5424 } },
5425 { PINMUX_DRIVE_REG("DRVCTRL12", 0xe6060330) {
5426 { PIN_DU_DOTCLKIN2, 28, 2 }, /* DU_DOTCLKIN2 */
5427 { PIN_DU_DOTCLKIN3, 24, 2 }, /* DU_DOTCLKIN3 */
5428 { PIN_FSCLKST_N, 20, 2 }, /* FSCLKST# */
5429 { PIN_TMS, 4, 2 }, /* TMS */
5430 } },
5431 { PINMUX_DRIVE_REG("DRVCTRL13", 0xe6060334) {
5432 { PIN_TDO, 28, 2 }, /* TDO */
5433 { PIN_ASEBRK, 24, 2 }, /* ASEBRK */
5434 { RCAR_GP_PIN(3, 0), 20, 3 }, /* SD0_CLK */
5435 { RCAR_GP_PIN(3, 1), 16, 3 }, /* SD0_CMD */
5436 { RCAR_GP_PIN(3, 2), 12, 3 }, /* SD0_DAT0 */
5437 { RCAR_GP_PIN(3, 3), 8, 3 }, /* SD0_DAT1 */
5438 { RCAR_GP_PIN(3, 4), 4, 3 }, /* SD0_DAT2 */
5439 { RCAR_GP_PIN(3, 5), 0, 3 }, /* SD0_DAT3 */
5440 } },
5441 { PINMUX_DRIVE_REG("DRVCTRL14", 0xe6060338) {
5442 { RCAR_GP_PIN(3, 6), 28, 3 }, /* SD1_CLK */
5443 { RCAR_GP_PIN(3, 7), 24, 3 }, /* SD1_CMD */
5444 { RCAR_GP_PIN(3, 8), 20, 3 }, /* SD1_DAT0 */
5445 { RCAR_GP_PIN(3, 9), 16, 3 }, /* SD1_DAT1 */
5446 { RCAR_GP_PIN(3, 10), 12, 3 }, /* SD1_DAT2 */
5447 { RCAR_GP_PIN(3, 11), 8, 3 }, /* SD1_DAT3 */
5448 { RCAR_GP_PIN(4, 0), 4, 3 }, /* SD2_CLK */
5449 { RCAR_GP_PIN(4, 1), 0, 3 }, /* SD2_CMD */
5450 } },
5451 { PINMUX_DRIVE_REG("DRVCTRL15", 0xe606033c) {
5452 { RCAR_GP_PIN(4, 2), 28, 3 }, /* SD2_DAT0 */
5453 { RCAR_GP_PIN(4, 3), 24, 3 }, /* SD2_DAT1 */
5454 { RCAR_GP_PIN(4, 4), 20, 3 }, /* SD2_DAT2 */
5455 { RCAR_GP_PIN(4, 5), 16, 3 }, /* SD2_DAT3 */
5456 { RCAR_GP_PIN(4, 6), 12, 3 }, /* SD2_DS */
5457 { RCAR_GP_PIN(4, 7), 8, 3 }, /* SD3_CLK */
5458 { RCAR_GP_PIN(4, 8), 4, 3 }, /* SD3_CMD */
5459 { RCAR_GP_PIN(4, 9), 0, 3 }, /* SD3_DAT0 */
5460 } },
5461 { PINMUX_DRIVE_REG("DRVCTRL16", 0xe6060340) {
5462 { RCAR_GP_PIN(4, 10), 28, 3 }, /* SD3_DAT1 */
5463 { RCAR_GP_PIN(4, 11), 24, 3 }, /* SD3_DAT2 */
5464 { RCAR_GP_PIN(4, 12), 20, 3 }, /* SD3_DAT3 */
5465 { RCAR_GP_PIN(4, 13), 16, 3 }, /* SD3_DAT4 */
5466 { RCAR_GP_PIN(4, 14), 12, 3 }, /* SD3_DAT5 */
5467 { RCAR_GP_PIN(4, 15), 8, 3 }, /* SD3_DAT6 */
5468 { RCAR_GP_PIN(4, 16), 4, 3 }, /* SD3_DAT7 */
5469 { RCAR_GP_PIN(4, 17), 0, 3 }, /* SD3_DS */
5470 } },
5471 { PINMUX_DRIVE_REG("DRVCTRL17", 0xe6060344) {
5472 { RCAR_GP_PIN(3, 12), 28, 3 }, /* SD0_CD */
5473 { RCAR_GP_PIN(3, 13), 24, 3 }, /* SD0_WP */
5474 { RCAR_GP_PIN(3, 14), 20, 3 }, /* SD1_CD */
5475 { RCAR_GP_PIN(3, 15), 16, 3 }, /* SD1_WP */
5476 { RCAR_GP_PIN(5, 0), 12, 3 }, /* SCK0 */
5477 { RCAR_GP_PIN(5, 1), 8, 3 }, /* RX0 */
5478 { RCAR_GP_PIN(5, 2), 4, 3 }, /* TX0 */
5479 { RCAR_GP_PIN(5, 3), 0, 3 }, /* CTS0 */
5480 } },
5481 { PINMUX_DRIVE_REG("DRVCTRL18", 0xe6060348) {
5482 { RCAR_GP_PIN(5, 4), 28, 3 }, /* RTS0 */
5483 { RCAR_GP_PIN(5, 5), 24, 3 }, /* RX1 */
5484 { RCAR_GP_PIN(5, 6), 20, 3 }, /* TX1 */
5485 { RCAR_GP_PIN(5, 7), 16, 3 }, /* CTS1 */
5486 { RCAR_GP_PIN(5, 8), 12, 3 }, /* RTS1 */
5487 { RCAR_GP_PIN(5, 9), 8, 3 }, /* SCK2 */
5488 { RCAR_GP_PIN(5, 10), 4, 3 }, /* TX2 */
5489 { RCAR_GP_PIN(5, 11), 0, 3 }, /* RX2 */
5490 } },
5491 { PINMUX_DRIVE_REG("DRVCTRL19", 0xe606034c) {
5492 { RCAR_GP_PIN(5, 12), 28, 3 }, /* HSCK0 */
5493 { RCAR_GP_PIN(5, 13), 24, 3 }, /* HRX0 */
5494 { RCAR_GP_PIN(5, 14), 20, 3 }, /* HTX0 */
5495 { RCAR_GP_PIN(5, 15), 16, 3 }, /* HCTS0 */
5496 { RCAR_GP_PIN(5, 16), 12, 3 }, /* HRTS0 */
5497 { RCAR_GP_PIN(5, 17), 8, 3 }, /* MSIOF0_SCK */
5498 { RCAR_GP_PIN(5, 18), 4, 3 }, /* MSIOF0_SYNC */
5499 { RCAR_GP_PIN(5, 19), 0, 3 }, /* MSIOF0_SS1 */
5500 } },
5501 { PINMUX_DRIVE_REG("DRVCTRL20", 0xe6060350) {
5502 { RCAR_GP_PIN(5, 20), 28, 3 }, /* MSIOF0_TXD */
5503 { RCAR_GP_PIN(5, 21), 24, 3 }, /* MSIOF0_SS2 */
5504 { RCAR_GP_PIN(5, 22), 20, 3 }, /* MSIOF0_RXD */
5505 { RCAR_GP_PIN(5, 23), 16, 3 }, /* MLB_CLK */
5506 { RCAR_GP_PIN(5, 24), 12, 3 }, /* MLB_SIG */
5507 { RCAR_GP_PIN(5, 25), 8, 3 }, /* MLB_DAT */
5508 { PIN_MLB_REF, 4, 3 }, /* MLB_REF */
5509 { RCAR_GP_PIN(6, 0), 0, 3 }, /* SSI_SCK01239 */
5510 } },
5511 { PINMUX_DRIVE_REG("DRVCTRL21", 0xe6060354) {
5512 { RCAR_GP_PIN(6, 1), 28, 3 }, /* SSI_WS01239 */
5513 { RCAR_GP_PIN(6, 2), 24, 3 }, /* SSI_SDATA0 */
5514 { RCAR_GP_PIN(6, 3), 20, 3 }, /* SSI_SDATA1 */
5515 { RCAR_GP_PIN(6, 4), 16, 3 }, /* SSI_SDATA2 */
5516 { RCAR_GP_PIN(6, 5), 12, 3 }, /* SSI_SCK349 */
5517 { RCAR_GP_PIN(6, 6), 8, 3 }, /* SSI_WS349 */
5518 { RCAR_GP_PIN(6, 7), 4, 3 }, /* SSI_SDATA3 */
5519 { RCAR_GP_PIN(6, 8), 0, 3 }, /* SSI_SCK4 */
5520 } },
5521 { PINMUX_DRIVE_REG("DRVCTRL22", 0xe6060358) {
5522 { RCAR_GP_PIN(6, 9), 28, 3 }, /* SSI_WS4 */
5523 { RCAR_GP_PIN(6, 10), 24, 3 }, /* SSI_SDATA4 */
5524 { RCAR_GP_PIN(6, 11), 20, 3 }, /* SSI_SCK5 */
5525 { RCAR_GP_PIN(6, 12), 16, 3 }, /* SSI_WS5 */
5526 { RCAR_GP_PIN(6, 13), 12, 3 }, /* SSI_SDATA5 */
5527 { RCAR_GP_PIN(6, 14), 8, 3 }, /* SSI_SCK6 */
5528 { RCAR_GP_PIN(6, 15), 4, 3 }, /* SSI_WS6 */
5529 { RCAR_GP_PIN(6, 16), 0, 3 }, /* SSI_SDATA6 */
5530 } },
5531 { PINMUX_DRIVE_REG("DRVCTRL23", 0xe606035c) {
5532 { RCAR_GP_PIN(6, 17), 28, 3 }, /* SSI_SCK78 */
5533 { RCAR_GP_PIN(6, 18), 24, 3 }, /* SSI_WS78 */
5534 { RCAR_GP_PIN(6, 19), 20, 3 }, /* SSI_SDATA7 */
5535 { RCAR_GP_PIN(6, 20), 16, 3 }, /* SSI_SDATA8 */
5536 { RCAR_GP_PIN(6, 21), 12, 3 }, /* SSI_SDATA9 */
5537 { RCAR_GP_PIN(6, 22), 8, 3 }, /* AUDIO_CLKA */
5538 { RCAR_GP_PIN(6, 23), 4, 3 }, /* AUDIO_CLKB */
5539 { RCAR_GP_PIN(6, 24), 0, 3 }, /* USB0_PWEN */
5540 } },
5541 { PINMUX_DRIVE_REG("DRVCTRL24", 0xe6060360) {
5542 { RCAR_GP_PIN(6, 25), 28, 3 }, /* USB0_OVC */
5543 { RCAR_GP_PIN(6, 26), 24, 3 }, /* USB1_PWEN */
5544 { RCAR_GP_PIN(6, 27), 20, 3 }, /* USB1_OVC */
5545 { RCAR_GP_PIN(6, 28), 16, 3 }, /* USB30_PWEN */
5546 { RCAR_GP_PIN(6, 29), 12, 3 }, /* USB30_OVC */
5547 { RCAR_GP_PIN(6, 30), 8, 3 }, /* USB31_PWEN */
5548 { RCAR_GP_PIN(6, 31), 4, 3 }, /* USB31_OVC */
5549 } },
5550 { },
5551 };
5552
5553 enum ioctrl_regs {
5554 POCCTRL,
5555 TDSELCTRL,
5556 };
5557
5558 static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = {
5559 [POCCTRL] = { 0xe6060380, },
5560 [TDSELCTRL] = { 0xe60603c0, },
5561 { /* sentinel */ },
5562 };
5563
r8a77950_pin_to_pocctrl(struct sh_pfc * pfc,unsigned int pin,u32 * pocctrl)5564 static int r8a77950_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin,
5565 u32 *pocctrl)
5566 {
5567 int bit = -EINVAL;
5568
5569 *pocctrl = pinmux_ioctrl_regs[POCCTRL].reg;
5570
5571 if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 11))
5572 bit = pin & 0x1f;
5573
5574 if (pin >= RCAR_GP_PIN(4, 0) && pin <= RCAR_GP_PIN(4, 17))
5575 bit = (pin & 0x1f) + 12;
5576
5577 return bit;
5578 }
5579
5580 static const struct pinmux_bias_reg pinmux_bias_regs[] = {
5581 { PINMUX_BIAS_REG("PUEN0", 0xe6060400, "PUD0", 0xe6060440) {
5582 [ 0] = PIN_QSPI0_SPCLK, /* QSPI0_SPCLK */
5583 [ 1] = PIN_QSPI0_MOSI_IO0, /* QSPI0_MOSI_IO0 */
5584 [ 2] = PIN_QSPI0_MISO_IO1, /* QSPI0_MISO_IO1 */
5585 [ 3] = PIN_QSPI0_IO2, /* QSPI0_IO2 */
5586 [ 4] = PIN_QSPI0_IO3, /* QSPI0_IO3 */
5587 [ 5] = PIN_QSPI0_SSL, /* QSPI0_SSL */
5588 [ 6] = PIN_QSPI1_SPCLK, /* QSPI1_SPCLK */
5589 [ 7] = PIN_QSPI1_MOSI_IO0, /* QSPI1_MOSI_IO0 */
5590 [ 8] = PIN_QSPI1_MISO_IO1, /* QSPI1_MISO_IO1 */
5591 [ 9] = PIN_QSPI1_IO2, /* QSPI1_IO2 */
5592 [10] = PIN_QSPI1_IO3, /* QSPI1_IO3 */
5593 [11] = PIN_QSPI1_SSL, /* QSPI1_SSL */
5594 [12] = PIN_RPC_INT_N, /* RPC_INT# */
5595 [13] = PIN_RPC_WP_N, /* RPC_WP# */
5596 [14] = PIN_RPC_RESET_N, /* RPC_RESET# */
5597 [15] = PIN_AVB_RX_CTL, /* AVB_RX_CTL */
5598 [16] = PIN_AVB_RXC, /* AVB_RXC */
5599 [17] = PIN_AVB_RD0, /* AVB_RD0 */
5600 [18] = PIN_AVB_RD1, /* AVB_RD1 */
5601 [19] = PIN_AVB_RD2, /* AVB_RD2 */
5602 [20] = PIN_AVB_RD3, /* AVB_RD3 */
5603 [21] = PIN_AVB_TX_CTL, /* AVB_TX_CTL */
5604 [22] = PIN_AVB_TXC, /* AVB_TXC */
5605 [23] = PIN_AVB_TD0, /* AVB_TD0 */
5606 [24] = PIN_AVB_TD1, /* AVB_TD1 */
5607 [25] = PIN_AVB_TD2, /* AVB_TD2 */
5608 [26] = PIN_AVB_TD3, /* AVB_TD3 */
5609 [27] = PIN_AVB_TXCREFCLK, /* AVB_TXCREFCLK */
5610 [28] = PIN_AVB_MDIO, /* AVB_MDIO */
5611 [29] = RCAR_GP_PIN(2, 9), /* AVB_MDC */
5612 [30] = RCAR_GP_PIN(2, 10), /* AVB_MAGIC */
5613 [31] = RCAR_GP_PIN(2, 11), /* AVB_PHY_INT */
5614 } },
5615 { PINMUX_BIAS_REG("PUEN1", 0xe6060404, "PUD1", 0xe6060444) {
5616 [ 0] = RCAR_GP_PIN(2, 12), /* AVB_LINK */
5617 [ 1] = RCAR_GP_PIN(2, 13), /* AVB_AVTP_MATCH_A */
5618 [ 2] = RCAR_GP_PIN(2, 14), /* AVB_AVTP_CAPTURE_A */
5619 [ 3] = RCAR_GP_PIN(2, 0), /* IRQ0 */
5620 [ 4] = RCAR_GP_PIN(2, 1), /* IRQ1 */
5621 [ 5] = RCAR_GP_PIN(2, 2), /* IRQ2 */
5622 [ 6] = RCAR_GP_PIN(2, 3), /* IRQ3 */
5623 [ 7] = RCAR_GP_PIN(2, 4), /* IRQ4 */
5624 [ 8] = RCAR_GP_PIN(2, 5), /* IRQ5 */
5625 [ 9] = RCAR_GP_PIN(2, 6), /* PWM0 */
5626 [10] = RCAR_GP_PIN(2, 7), /* PWM1_A */
5627 [11] = RCAR_GP_PIN(2, 8), /* PWM2_A */
5628 [12] = RCAR_GP_PIN(1, 0), /* A0 */
5629 [13] = RCAR_GP_PIN(1, 1), /* A1 */
5630 [14] = RCAR_GP_PIN(1, 2), /* A2 */
5631 [15] = RCAR_GP_PIN(1, 3), /* A3 */
5632 [16] = RCAR_GP_PIN(1, 4), /* A4 */
5633 [17] = RCAR_GP_PIN(1, 5), /* A5 */
5634 [18] = RCAR_GP_PIN(1, 6), /* A6 */
5635 [19] = RCAR_GP_PIN(1, 7), /* A7 */
5636 [20] = RCAR_GP_PIN(1, 8), /* A8 */
5637 [21] = RCAR_GP_PIN(1, 9), /* A9 */
5638 [22] = RCAR_GP_PIN(1, 10), /* A10 */
5639 [23] = RCAR_GP_PIN(1, 11), /* A11 */
5640 [24] = RCAR_GP_PIN(1, 12), /* A12 */
5641 [25] = RCAR_GP_PIN(1, 13), /* A13 */
5642 [26] = RCAR_GP_PIN(1, 14), /* A14 */
5643 [27] = RCAR_GP_PIN(1, 15), /* A15 */
5644 [28] = RCAR_GP_PIN(1, 16), /* A16 */
5645 [29] = RCAR_GP_PIN(1, 17), /* A17 */
5646 [30] = RCAR_GP_PIN(1, 18), /* A18 */
5647 [31] = RCAR_GP_PIN(1, 19), /* A19 */
5648 } },
5649 { PINMUX_BIAS_REG("PUEN2", 0xe6060408, "PUD2", 0xe6060448) {
5650 [ 0] = PIN_CLKOUT, /* CLKOUT */
5651 [ 1] = RCAR_GP_PIN(1, 20), /* CS0_N */
5652 [ 2] = RCAR_GP_PIN(1, 21), /* CS1_N_A26 */
5653 [ 3] = RCAR_GP_PIN(1, 22), /* BS_N */
5654 [ 4] = RCAR_GP_PIN(1, 23), /* RD_N */
5655 [ 5] = RCAR_GP_PIN(1, 24), /* RD_WR_N */
5656 [ 6] = RCAR_GP_PIN(1, 25), /* WE0_N */
5657 [ 7] = RCAR_GP_PIN(1, 26), /* WE1_N */
5658 [ 8] = RCAR_GP_PIN(1, 27), /* EX_WAIT0_A */
5659 [ 9] = PIN_PRESETOUT_N, /* PRESETOUT# */
5660 [10] = RCAR_GP_PIN(0, 0), /* D0 */
5661 [11] = RCAR_GP_PIN(0, 1), /* D1 */
5662 [12] = RCAR_GP_PIN(0, 2), /* D2 */
5663 [13] = RCAR_GP_PIN(0, 3), /* D3 */
5664 [14] = RCAR_GP_PIN(0, 4), /* D4 */
5665 [15] = RCAR_GP_PIN(0, 5), /* D5 */
5666 [16] = RCAR_GP_PIN(0, 6), /* D6 */
5667 [17] = RCAR_GP_PIN(0, 7), /* D7 */
5668 [18] = RCAR_GP_PIN(0, 8), /* D8 */
5669 [19] = RCAR_GP_PIN(0, 9), /* D9 */
5670 [20] = RCAR_GP_PIN(0, 10), /* D10 */
5671 [21] = RCAR_GP_PIN(0, 11), /* D11 */
5672 [22] = RCAR_GP_PIN(0, 12), /* D12 */
5673 [23] = RCAR_GP_PIN(0, 13), /* D13 */
5674 [24] = RCAR_GP_PIN(0, 14), /* D14 */
5675 [25] = RCAR_GP_PIN(0, 15), /* D15 */
5676 [26] = RCAR_GP_PIN(7, 0), /* AVS1 */
5677 [27] = RCAR_GP_PIN(7, 1), /* AVS2 */
5678 [28] = RCAR_GP_PIN(7, 2), /* GP7_02 */
5679 [29] = RCAR_GP_PIN(7, 3), /* GP7_03 */
5680 [30] = PIN_DU_DOTCLKIN0, /* DU_DOTCLKIN0 */
5681 [31] = PIN_DU_DOTCLKIN1, /* DU_DOTCLKIN1 */
5682 } },
5683 { PINMUX_BIAS_REG("PUEN3", 0xe606040c, "PUD3", 0xe606044c) {
5684 [ 0] = PIN_DU_DOTCLKIN2, /* DU_DOTCLKIN2 */
5685 [ 1] = PIN_DU_DOTCLKIN3, /* DU_DOTCLKIN3 */
5686 [ 2] = PIN_FSCLKST_N, /* FSCLKST# */
5687 [ 3] = PIN_EXTALR, /* EXTALR*/
5688 [ 4] = PIN_TRST_N, /* TRST# */
5689 [ 5] = PIN_TCK, /* TCK */
5690 [ 6] = PIN_TMS, /* TMS */
5691 [ 7] = PIN_TDI, /* TDI */
5692 [ 8] = SH_PFC_PIN_NONE,
5693 [ 9] = PIN_ASEBRK, /* ASEBRK */
5694 [10] = RCAR_GP_PIN(3, 0), /* SD0_CLK */
5695 [11] = RCAR_GP_PIN(3, 1), /* SD0_CMD */
5696 [12] = RCAR_GP_PIN(3, 2), /* SD0_DAT0 */
5697 [13] = RCAR_GP_PIN(3, 3), /* SD0_DAT1 */
5698 [14] = RCAR_GP_PIN(3, 4), /* SD0_DAT2 */
5699 [15] = RCAR_GP_PIN(3, 5), /* SD0_DAT3 */
5700 [16] = RCAR_GP_PIN(3, 6), /* SD1_CLK */
5701 [17] = RCAR_GP_PIN(3, 7), /* SD1_CMD */
5702 [18] = RCAR_GP_PIN(3, 8), /* SD1_DAT0 */
5703 [19] = RCAR_GP_PIN(3, 9), /* SD1_DAT1 */
5704 [20] = RCAR_GP_PIN(3, 10), /* SD1_DAT2 */
5705 [21] = RCAR_GP_PIN(3, 11), /* SD1_DAT3 */
5706 [22] = RCAR_GP_PIN(4, 0), /* SD2_CLK */
5707 [23] = RCAR_GP_PIN(4, 1), /* SD2_CMD */
5708 [24] = RCAR_GP_PIN(4, 2), /* SD2_DAT0 */
5709 [25] = RCAR_GP_PIN(4, 3), /* SD2_DAT1 */
5710 [26] = RCAR_GP_PIN(4, 4), /* SD2_DAT2 */
5711 [27] = RCAR_GP_PIN(4, 5), /* SD2_DAT3 */
5712 [28] = RCAR_GP_PIN(4, 6), /* SD2_DS */
5713 [29] = RCAR_GP_PIN(4, 7), /* SD3_CLK */
5714 [30] = RCAR_GP_PIN(4, 8), /* SD3_CMD */
5715 [31] = RCAR_GP_PIN(4, 9), /* SD3_DAT0 */
5716 } },
5717 { PINMUX_BIAS_REG("PUEN4", 0xe6060410, "PUD4", 0xe6060450) {
5718 [ 0] = RCAR_GP_PIN(4, 10), /* SD3_DAT1 */
5719 [ 1] = RCAR_GP_PIN(4, 11), /* SD3_DAT2 */
5720 [ 2] = RCAR_GP_PIN(4, 12), /* SD3_DAT3 */
5721 [ 3] = RCAR_GP_PIN(4, 13), /* SD3_DAT4 */
5722 [ 4] = RCAR_GP_PIN(4, 14), /* SD3_DAT5 */
5723 [ 5] = RCAR_GP_PIN(4, 15), /* SD3_DAT6 */
5724 [ 6] = RCAR_GP_PIN(4, 16), /* SD3_DAT7 */
5725 [ 7] = RCAR_GP_PIN(4, 17), /* SD3_DS */
5726 [ 8] = RCAR_GP_PIN(3, 12), /* SD0_CD */
5727 [ 9] = RCAR_GP_PIN(3, 13), /* SD0_WP */
5728 [10] = RCAR_GP_PIN(3, 14), /* SD1_CD */
5729 [11] = RCAR_GP_PIN(3, 15), /* SD1_WP */
5730 [12] = RCAR_GP_PIN(5, 0), /* SCK0 */
5731 [13] = RCAR_GP_PIN(5, 1), /* RX0 */
5732 [14] = RCAR_GP_PIN(5, 2), /* TX0 */
5733 [15] = RCAR_GP_PIN(5, 3), /* CTS0_N */
5734 [16] = RCAR_GP_PIN(5, 4), /* RTS0_N */
5735 [17] = RCAR_GP_PIN(5, 5), /* RX1_A */
5736 [18] = RCAR_GP_PIN(5, 6), /* TX1_A */
5737 [19] = RCAR_GP_PIN(5, 7), /* CTS1_N */
5738 [20] = RCAR_GP_PIN(5, 8), /* RTS1_N */
5739 [21] = RCAR_GP_PIN(5, 9), /* SCK2 */
5740 [22] = RCAR_GP_PIN(5, 10), /* TX2_A */
5741 [23] = RCAR_GP_PIN(5, 11), /* RX2_A */
5742 [24] = RCAR_GP_PIN(5, 12), /* HSCK0 */
5743 [25] = RCAR_GP_PIN(5, 13), /* HRX0 */
5744 [26] = RCAR_GP_PIN(5, 14), /* HTX0 */
5745 [27] = RCAR_GP_PIN(5, 15), /* HCTS0_N */
5746 [28] = RCAR_GP_PIN(5, 16), /* HRTS0_N */
5747 [29] = RCAR_GP_PIN(5, 17), /* MSIOF0_SCK */
5748 [30] = RCAR_GP_PIN(5, 18), /* MSIOF0_SYNC */
5749 [31] = RCAR_GP_PIN(5, 19), /* MSIOF0_SS1 */
5750 } },
5751 { PINMUX_BIAS_REG("PUEN5", 0xe6060414, "PUD5", 0xe6060454) {
5752 [ 0] = RCAR_GP_PIN(5, 20), /* MSIOF0_TXD */
5753 [ 1] = RCAR_GP_PIN(5, 21), /* MSIOF0_SS2 */
5754 [ 2] = RCAR_GP_PIN(5, 22), /* MSIOF0_RXD */
5755 [ 3] = RCAR_GP_PIN(5, 23), /* MLB_CLK */
5756 [ 4] = RCAR_GP_PIN(5, 24), /* MLB_SIG */
5757 [ 5] = RCAR_GP_PIN(5, 25), /* MLB_DAT */
5758 [ 6] = PIN_MLB_REF, /* MLB_REF */
5759 [ 7] = RCAR_GP_PIN(6, 0), /* SSI_SCK01239 */
5760 [ 8] = RCAR_GP_PIN(6, 1), /* SSI_WS01239 */
5761 [ 9] = RCAR_GP_PIN(6, 2), /* SSI_SDATA0 */
5762 [10] = RCAR_GP_PIN(6, 3), /* SSI_SDATA1_A */
5763 [11] = RCAR_GP_PIN(6, 4), /* SSI_SDATA2_A */
5764 [12] = RCAR_GP_PIN(6, 5), /* SSI_SCK349 */
5765 [13] = RCAR_GP_PIN(6, 6), /* SSI_WS349 */
5766 [14] = RCAR_GP_PIN(6, 7), /* SSI_SDATA3 */
5767 [15] = RCAR_GP_PIN(6, 8), /* SSI_SCK4 */
5768 [16] = RCAR_GP_PIN(6, 9), /* SSI_WS4 */
5769 [17] = RCAR_GP_PIN(6, 10), /* SSI_SDATA4 */
5770 [18] = RCAR_GP_PIN(6, 11), /* SSI_SCK5 */
5771 [19] = RCAR_GP_PIN(6, 12), /* SSI_WS5 */
5772 [20] = RCAR_GP_PIN(6, 13), /* SSI_SDATA5 */
5773 [21] = RCAR_GP_PIN(6, 14), /* SSI_SCK6 */
5774 [22] = RCAR_GP_PIN(6, 15), /* SSI_WS6 */
5775 [23] = RCAR_GP_PIN(6, 16), /* SSI_SDATA6 */
5776 [24] = RCAR_GP_PIN(6, 17), /* SSI_SCK78 */
5777 [25] = RCAR_GP_PIN(6, 18), /* SSI_WS78 */
5778 [26] = RCAR_GP_PIN(6, 19), /* SSI_SDATA7 */
5779 [27] = RCAR_GP_PIN(6, 20), /* SSI_SDATA8 */
5780 [28] = RCAR_GP_PIN(6, 21), /* SSI_SDATA9_A */
5781 [29] = RCAR_GP_PIN(6, 22), /* AUDIO_CLKA_A */
5782 [30] = RCAR_GP_PIN(6, 23), /* AUDIO_CLKB_B */
5783 [31] = RCAR_GP_PIN(6, 24), /* USB0_PWEN */
5784 } },
5785 { PINMUX_BIAS_REG("PUEN6", 0xe6060418, "PUD6", 0xe6060458) {
5786 [ 0] = RCAR_GP_PIN(6, 25), /* USB0_OVC */
5787 [ 1] = RCAR_GP_PIN(6, 26), /* USB1_PWEN */
5788 [ 2] = RCAR_GP_PIN(6, 27), /* USB1_OVC */
5789 [ 3] = RCAR_GP_PIN(6, 28), /* USB30_PWEN */
5790 [ 4] = RCAR_GP_PIN(6, 29), /* USB30_OVC */
5791 [ 5] = RCAR_GP_PIN(6, 30), /* USB31_PWEN */
5792 [ 6] = RCAR_GP_PIN(6, 31), /* USB31_OVC */
5793 [ 7] = SH_PFC_PIN_NONE,
5794 [ 8] = SH_PFC_PIN_NONE,
5795 [ 9] = SH_PFC_PIN_NONE,
5796 [10] = SH_PFC_PIN_NONE,
5797 [11] = SH_PFC_PIN_NONE,
5798 [12] = SH_PFC_PIN_NONE,
5799 [13] = SH_PFC_PIN_NONE,
5800 [14] = SH_PFC_PIN_NONE,
5801 [15] = SH_PFC_PIN_NONE,
5802 [16] = SH_PFC_PIN_NONE,
5803 [17] = SH_PFC_PIN_NONE,
5804 [18] = SH_PFC_PIN_NONE,
5805 [19] = SH_PFC_PIN_NONE,
5806 [20] = SH_PFC_PIN_NONE,
5807 [21] = SH_PFC_PIN_NONE,
5808 [22] = SH_PFC_PIN_NONE,
5809 [23] = SH_PFC_PIN_NONE,
5810 [24] = SH_PFC_PIN_NONE,
5811 [25] = SH_PFC_PIN_NONE,
5812 [26] = SH_PFC_PIN_NONE,
5813 [27] = SH_PFC_PIN_NONE,
5814 [28] = SH_PFC_PIN_NONE,
5815 [29] = SH_PFC_PIN_NONE,
5816 [30] = SH_PFC_PIN_NONE,
5817 [31] = SH_PFC_PIN_NONE,
5818 } },
5819 { /* sentinel */ },
5820 };
5821
r8a77950_pinmux_get_bias(struct sh_pfc * pfc,unsigned int pin)5822 static unsigned int r8a77950_pinmux_get_bias(struct sh_pfc *pfc,
5823 unsigned int pin)
5824 {
5825 const struct pinmux_bias_reg *reg;
5826 unsigned int bit;
5827
5828 reg = sh_pfc_pin_to_bias_reg(pfc, pin, &bit);
5829 if (!reg)
5830 return PIN_CONFIG_BIAS_DISABLE;
5831
5832 if (!(sh_pfc_read(pfc, reg->puen) & BIT(bit)))
5833 return PIN_CONFIG_BIAS_DISABLE;
5834 else if (sh_pfc_read(pfc, reg->pud) & BIT(bit))
5835 return PIN_CONFIG_BIAS_PULL_UP;
5836 else
5837 return PIN_CONFIG_BIAS_PULL_DOWN;
5838 }
5839
r8a77950_pinmux_set_bias(struct sh_pfc * pfc,unsigned int pin,unsigned int bias)5840 static void r8a77950_pinmux_set_bias(struct sh_pfc *pfc, unsigned int pin,
5841 unsigned int bias)
5842 {
5843 const struct pinmux_bias_reg *reg;
5844 u32 enable, updown;
5845 unsigned int bit;
5846
5847 reg = sh_pfc_pin_to_bias_reg(pfc, pin, &bit);
5848 if (!reg)
5849 return;
5850
5851 enable = sh_pfc_read(pfc, reg->puen) & ~BIT(bit);
5852 if (bias != PIN_CONFIG_BIAS_DISABLE)
5853 enable |= BIT(bit);
5854
5855 updown = sh_pfc_read(pfc, reg->pud) & ~BIT(bit);
5856 if (bias == PIN_CONFIG_BIAS_PULL_UP)
5857 updown |= BIT(bit);
5858
5859 sh_pfc_write(pfc, reg->pud, updown);
5860 sh_pfc_write(pfc, reg->puen, enable);
5861 }
5862
5863 static const struct sh_pfc_soc_operations r8a77950_pinmux_ops = {
5864 .pin_to_pocctrl = r8a77950_pin_to_pocctrl,
5865 .get_bias = r8a77950_pinmux_get_bias,
5866 .set_bias = r8a77950_pinmux_set_bias,
5867 };
5868
5869 const struct sh_pfc_soc_info r8a77950_pinmux_info = {
5870 .name = "r8a77950_pfc",
5871 .ops = &r8a77950_pinmux_ops,
5872 .unlock_reg = 0xe6060000, /* PMMR */
5873
5874 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
5875
5876 .pins = pinmux_pins,
5877 .nr_pins = ARRAY_SIZE(pinmux_pins),
5878 .groups = pinmux_groups,
5879 .nr_groups = ARRAY_SIZE(pinmux_groups),
5880 .functions = pinmux_functions,
5881 .nr_functions = ARRAY_SIZE(pinmux_functions),
5882
5883 .cfg_regs = pinmux_config_regs,
5884 .drive_regs = pinmux_drive_regs,
5885 .bias_regs = pinmux_bias_regs,
5886 .ioctrl_regs = pinmux_ioctrl_regs,
5887
5888 .pinmux_data = pinmux_data,
5889 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
5890 };
5891