• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * HD-audio stream operations
4  */
5 
6 #include <linux/kernel.h>
7 #include <linux/delay.h>
8 #include <linux/export.h>
9 #include <linux/clocksource.h>
10 #include <sound/core.h>
11 #include <sound/pcm.h>
12 #include <sound/hdaudio.h>
13 #include <sound/hda_register.h>
14 #include "trace.h"
15 
16 /**
17  * snd_hdac_get_stream_stripe_ctl - get stripe control value
18  * @bus: HD-audio core bus
19  * @substream: PCM substream
20  */
snd_hdac_get_stream_stripe_ctl(struct hdac_bus * bus,struct snd_pcm_substream * substream)21 int snd_hdac_get_stream_stripe_ctl(struct hdac_bus *bus,
22 				   struct snd_pcm_substream *substream)
23 {
24 	struct snd_pcm_runtime *runtime = substream->runtime;
25 	unsigned int channels = runtime->channels,
26 		     rate = runtime->rate,
27 		     bits_per_sample = runtime->sample_bits,
28 		     max_sdo_lines, value, sdo_line;
29 
30 	/* T_AZA_GCAP_NSDO is 1:2 bitfields in GCAP */
31 	max_sdo_lines = snd_hdac_chip_readl(bus, GCAP) & AZX_GCAP_NSDO;
32 
33 	/* following is from HD audio spec */
34 	for (sdo_line = max_sdo_lines; sdo_line > 0; sdo_line >>= 1) {
35 		if (rate > 48000)
36 			value = (channels * bits_per_sample *
37 					(rate / 48000)) / sdo_line;
38 		else
39 			value = (channels * bits_per_sample) / sdo_line;
40 
41 		if (value >= bus->sdo_limit)
42 			break;
43 	}
44 
45 	/* stripe value: 0 for 1SDO, 1 for 2SDO, 2 for 4SDO lines */
46 	return sdo_line >> 1;
47 }
48 EXPORT_SYMBOL_GPL(snd_hdac_get_stream_stripe_ctl);
49 
50 /**
51  * snd_hdac_stream_init - initialize each stream (aka device)
52  * @bus: HD-audio core bus
53  * @azx_dev: HD-audio core stream object to initialize
54  * @idx: stream index number
55  * @direction: stream direction (SNDRV_PCM_STREAM_PLAYBACK or SNDRV_PCM_STREAM_CAPTURE)
56  * @tag: the tag id to assign
57  *
58  * Assign the starting bdl address to each stream (device) and initialize.
59  */
snd_hdac_stream_init(struct hdac_bus * bus,struct hdac_stream * azx_dev,int idx,int direction,int tag)60 void snd_hdac_stream_init(struct hdac_bus *bus, struct hdac_stream *azx_dev,
61 			  int idx, int direction, int tag)
62 {
63 	azx_dev->bus = bus;
64 	/* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
65 	azx_dev->sd_addr = bus->remap_addr + (0x20 * idx + 0x80);
66 	/* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
67 	azx_dev->sd_int_sta_mask = 1 << idx;
68 	azx_dev->index = idx;
69 	azx_dev->direction = direction;
70 	azx_dev->stream_tag = tag;
71 	snd_hdac_dsp_lock_init(azx_dev);
72 	list_add_tail(&azx_dev->list, &bus->stream_list);
73 }
74 EXPORT_SYMBOL_GPL(snd_hdac_stream_init);
75 
76 /**
77  * snd_hdac_stream_start - start a stream
78  * @azx_dev: HD-audio core stream to start
79  * @fresh_start: false = wallclock timestamp relative to period wallclock
80  *
81  * Start a stream, set start_wallclk and set the running flag.
82  */
snd_hdac_stream_start(struct hdac_stream * azx_dev,bool fresh_start)83 void snd_hdac_stream_start(struct hdac_stream *azx_dev, bool fresh_start)
84 {
85 	struct hdac_bus *bus = azx_dev->bus;
86 	int stripe_ctl;
87 
88 	trace_snd_hdac_stream_start(bus, azx_dev);
89 
90 	azx_dev->start_wallclk = snd_hdac_chip_readl(bus, WALLCLK);
91 	if (!fresh_start)
92 		azx_dev->start_wallclk -= azx_dev->period_wallclk;
93 
94 	/* enable SIE */
95 	snd_hdac_chip_updatel(bus, INTCTL,
96 			      1 << azx_dev->index,
97 			      1 << azx_dev->index);
98 	/* set stripe control */
99 	if (azx_dev->stripe) {
100 		if (azx_dev->substream)
101 			stripe_ctl = snd_hdac_get_stream_stripe_ctl(bus, azx_dev->substream);
102 		else
103 			stripe_ctl = 0;
104 		snd_hdac_stream_updateb(azx_dev, SD_CTL_3B, SD_CTL_STRIPE_MASK,
105 					stripe_ctl);
106 	}
107 	/* set DMA start and interrupt mask */
108 	snd_hdac_stream_updateb(azx_dev, SD_CTL,
109 				0, SD_CTL_DMA_START | SD_INT_MASK);
110 	azx_dev->running = true;
111 }
112 EXPORT_SYMBOL_GPL(snd_hdac_stream_start);
113 
114 /**
115  * snd_hdac_stream_clear - stop a stream DMA
116  * @azx_dev: HD-audio core stream to stop
117  */
snd_hdac_stream_clear(struct hdac_stream * azx_dev)118 void snd_hdac_stream_clear(struct hdac_stream *azx_dev)
119 {
120 	snd_hdac_stream_updateb(azx_dev, SD_CTL,
121 				SD_CTL_DMA_START | SD_INT_MASK, 0);
122 	snd_hdac_stream_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
123 	if (azx_dev->stripe)
124 		snd_hdac_stream_updateb(azx_dev, SD_CTL_3B, SD_CTL_STRIPE_MASK, 0);
125 	azx_dev->running = false;
126 }
127 EXPORT_SYMBOL_GPL(snd_hdac_stream_clear);
128 
129 /**
130  * snd_hdac_stream_stop - stop a stream
131  * @azx_dev: HD-audio core stream to stop
132  *
133  * Stop a stream DMA and disable stream interrupt
134  */
snd_hdac_stream_stop(struct hdac_stream * azx_dev)135 void snd_hdac_stream_stop(struct hdac_stream *azx_dev)
136 {
137 	trace_snd_hdac_stream_stop(azx_dev->bus, azx_dev);
138 
139 	snd_hdac_stream_clear(azx_dev);
140 	/* disable SIE */
141 	snd_hdac_chip_updatel(azx_dev->bus, INTCTL, 1 << azx_dev->index, 0);
142 }
143 EXPORT_SYMBOL_GPL(snd_hdac_stream_stop);
144 
145 /**
146  * snd_hdac_stop_streams - stop all streams
147  * @bus: HD-audio core bus
148  */
snd_hdac_stop_streams(struct hdac_bus * bus)149 void snd_hdac_stop_streams(struct hdac_bus *bus)
150 {
151 	struct hdac_stream *stream;
152 
153 	list_for_each_entry(stream, &bus->stream_list, list)
154 		snd_hdac_stream_stop(stream);
155 }
156 EXPORT_SYMBOL_GPL(snd_hdac_stop_streams);
157 
158 /**
159  * snd_hdac_stop_streams_and_chip - stop all streams and chip if running
160  * @bus: HD-audio core bus
161  */
snd_hdac_stop_streams_and_chip(struct hdac_bus * bus)162 void snd_hdac_stop_streams_and_chip(struct hdac_bus *bus)
163 {
164 
165 	if (bus->chip_init) {
166 		snd_hdac_stop_streams(bus);
167 		snd_hdac_bus_stop_chip(bus);
168 	}
169 }
170 EXPORT_SYMBOL_GPL(snd_hdac_stop_streams_and_chip);
171 
172 /**
173  * snd_hdac_stream_reset - reset a stream
174  * @azx_dev: HD-audio core stream to reset
175  */
snd_hdac_stream_reset(struct hdac_stream * azx_dev)176 void snd_hdac_stream_reset(struct hdac_stream *azx_dev)
177 {
178 	unsigned char val;
179 	int timeout;
180 	int dma_run_state;
181 
182 	snd_hdac_stream_clear(azx_dev);
183 
184 	dma_run_state = snd_hdac_stream_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START;
185 
186 	snd_hdac_stream_updateb(azx_dev, SD_CTL, 0, SD_CTL_STREAM_RESET);
187 	udelay(3);
188 	timeout = 300;
189 	do {
190 		val = snd_hdac_stream_readb(azx_dev, SD_CTL) &
191 			SD_CTL_STREAM_RESET;
192 		if (val)
193 			break;
194 	} while (--timeout);
195 
196 	if (azx_dev->bus->dma_stop_delay && dma_run_state)
197 		udelay(azx_dev->bus->dma_stop_delay);
198 
199 	val &= ~SD_CTL_STREAM_RESET;
200 	snd_hdac_stream_writeb(azx_dev, SD_CTL, val);
201 	udelay(3);
202 
203 	timeout = 300;
204 	/* waiting for hardware to report that the stream is out of reset */
205 	do {
206 		val = snd_hdac_stream_readb(azx_dev, SD_CTL) &
207 			SD_CTL_STREAM_RESET;
208 		if (!val)
209 			break;
210 	} while (--timeout);
211 
212 	/* reset first position - may not be synced with hw at this time */
213 	if (azx_dev->posbuf)
214 		*azx_dev->posbuf = 0;
215 }
216 EXPORT_SYMBOL_GPL(snd_hdac_stream_reset);
217 
218 /**
219  * snd_hdac_stream_setup -  set up the SD for streaming
220  * @azx_dev: HD-audio core stream to set up
221  */
snd_hdac_stream_setup(struct hdac_stream * azx_dev)222 int snd_hdac_stream_setup(struct hdac_stream *azx_dev)
223 {
224 	struct hdac_bus *bus = azx_dev->bus;
225 	struct snd_pcm_runtime *runtime;
226 	unsigned int val;
227 
228 	if (azx_dev->substream)
229 		runtime = azx_dev->substream->runtime;
230 	else
231 		runtime = NULL;
232 	/* make sure the run bit is zero for SD */
233 	snd_hdac_stream_clear(azx_dev);
234 	/* program the stream_tag */
235 	val = snd_hdac_stream_readl(azx_dev, SD_CTL);
236 	val = (val & ~SD_CTL_STREAM_TAG_MASK) |
237 		(azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
238 	if (!bus->snoop)
239 		val |= SD_CTL_TRAFFIC_PRIO;
240 	snd_hdac_stream_writel(azx_dev, SD_CTL, val);
241 
242 	/* program the length of samples in cyclic buffer */
243 	snd_hdac_stream_writel(azx_dev, SD_CBL, azx_dev->bufsize);
244 
245 	/* program the stream format */
246 	/* this value needs to be the same as the one programmed */
247 	snd_hdac_stream_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
248 
249 	/* program the stream LVI (last valid index) of the BDL */
250 	snd_hdac_stream_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
251 
252 	/* program the BDL address */
253 	/* lower BDL address */
254 	snd_hdac_stream_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
255 	/* upper BDL address */
256 	snd_hdac_stream_writel(azx_dev, SD_BDLPU,
257 			       upper_32_bits(azx_dev->bdl.addr));
258 
259 	/* enable the position buffer */
260 	if (bus->use_posbuf && bus->posbuf.addr) {
261 		if (!(snd_hdac_chip_readl(bus, DPLBASE) & AZX_DPLBASE_ENABLE))
262 			snd_hdac_chip_writel(bus, DPLBASE,
263 				(u32)bus->posbuf.addr | AZX_DPLBASE_ENABLE);
264 	}
265 
266 	/* set the interrupt enable bits in the descriptor control register */
267 	snd_hdac_stream_updatel(azx_dev, SD_CTL, 0, SD_INT_MASK);
268 
269 	azx_dev->fifo_size = snd_hdac_stream_readw(azx_dev, SD_FIFOSIZE) + 1;
270 
271 	/* when LPIB delay correction gives a small negative value,
272 	 * we ignore it; currently set the threshold statically to
273 	 * 64 frames
274 	 */
275 	if (runtime && runtime->period_size > 64)
276 		azx_dev->delay_negative_threshold =
277 			-frames_to_bytes(runtime, 64);
278 	else
279 		azx_dev->delay_negative_threshold = 0;
280 
281 	/* wallclk has 24Mhz clock source */
282 	if (runtime)
283 		azx_dev->period_wallclk = (((runtime->period_size * 24000) /
284 				    runtime->rate) * 1000);
285 
286 	return 0;
287 }
288 EXPORT_SYMBOL_GPL(snd_hdac_stream_setup);
289 
290 /**
291  * snd_hdac_stream_cleanup - cleanup a stream
292  * @azx_dev: HD-audio core stream to clean up
293  */
snd_hdac_stream_cleanup(struct hdac_stream * azx_dev)294 void snd_hdac_stream_cleanup(struct hdac_stream *azx_dev)
295 {
296 	snd_hdac_stream_writel(azx_dev, SD_BDLPL, 0);
297 	snd_hdac_stream_writel(azx_dev, SD_BDLPU, 0);
298 	snd_hdac_stream_writel(azx_dev, SD_CTL, 0);
299 	azx_dev->bufsize = 0;
300 	azx_dev->period_bytes = 0;
301 	azx_dev->format_val = 0;
302 }
303 EXPORT_SYMBOL_GPL(snd_hdac_stream_cleanup);
304 
305 /**
306  * snd_hdac_stream_assign - assign a stream for the PCM
307  * @bus: HD-audio core bus
308  * @substream: PCM substream to assign
309  *
310  * Look for an unused stream for the given PCM substream, assign it
311  * and return the stream object.  If no stream is free, returns NULL.
312  * The function tries to keep using the same stream object when it's used
313  * beforehand.  Also, when bus->reverse_assign flag is set, the last free
314  * or matching entry is returned.  This is needed for some strange codecs.
315  */
snd_hdac_stream_assign(struct hdac_bus * bus,struct snd_pcm_substream * substream)316 struct hdac_stream *snd_hdac_stream_assign(struct hdac_bus *bus,
317 					   struct snd_pcm_substream *substream)
318 {
319 	struct hdac_stream *azx_dev;
320 	struct hdac_stream *res = NULL;
321 
322 	/* make a non-zero unique key for the substream */
323 	int key = (substream->pcm->device << 16) | (substream->number << 2) |
324 		(substream->stream + 1);
325 
326 	spin_lock_irq(&bus->reg_lock);
327 	list_for_each_entry(azx_dev, &bus->stream_list, list) {
328 		if (azx_dev->direction != substream->stream)
329 			continue;
330 		if (azx_dev->opened)
331 			continue;
332 		if (azx_dev->assigned_key == key) {
333 			res = azx_dev;
334 			break;
335 		}
336 		if (!res || bus->reverse_assign)
337 			res = azx_dev;
338 	}
339 	if (res) {
340 		res->opened = 1;
341 		res->running = 0;
342 		res->assigned_key = key;
343 		res->substream = substream;
344 	}
345 	spin_unlock_irq(&bus->reg_lock);
346 	return res;
347 }
348 EXPORT_SYMBOL_GPL(snd_hdac_stream_assign);
349 
350 /**
351  * snd_hdac_stream_release - release the assigned stream
352  * @azx_dev: HD-audio core stream to release
353  *
354  * Release the stream that has been assigned by snd_hdac_stream_assign().
355  */
snd_hdac_stream_release(struct hdac_stream * azx_dev)356 void snd_hdac_stream_release(struct hdac_stream *azx_dev)
357 {
358 	struct hdac_bus *bus = azx_dev->bus;
359 
360 	spin_lock_irq(&bus->reg_lock);
361 	azx_dev->opened = 0;
362 	azx_dev->running = 0;
363 	azx_dev->substream = NULL;
364 	spin_unlock_irq(&bus->reg_lock);
365 }
366 EXPORT_SYMBOL_GPL(snd_hdac_stream_release);
367 
368 /**
369  * snd_hdac_get_stream - return hdac_stream based on stream_tag and
370  * direction
371  *
372  * @bus: HD-audio core bus
373  * @dir: direction for the stream to be found
374  * @stream_tag: stream tag for stream to be found
375  */
snd_hdac_get_stream(struct hdac_bus * bus,int dir,int stream_tag)376 struct hdac_stream *snd_hdac_get_stream(struct hdac_bus *bus,
377 					int dir, int stream_tag)
378 {
379 	struct hdac_stream *s;
380 
381 	list_for_each_entry(s, &bus->stream_list, list) {
382 		if (s->direction == dir && s->stream_tag == stream_tag)
383 			return s;
384 	}
385 
386 	return NULL;
387 }
388 EXPORT_SYMBOL_GPL(snd_hdac_get_stream);
389 
390 /*
391  * set up a BDL entry
392  */
setup_bdle(struct hdac_bus * bus,struct snd_dma_buffer * dmab,struct hdac_stream * azx_dev,__le32 ** bdlp,int ofs,int size,int with_ioc)393 static int setup_bdle(struct hdac_bus *bus,
394 		      struct snd_dma_buffer *dmab,
395 		      struct hdac_stream *azx_dev, __le32 **bdlp,
396 		      int ofs, int size, int with_ioc)
397 {
398 	__le32 *bdl = *bdlp;
399 
400 	while (size > 0) {
401 		dma_addr_t addr;
402 		int chunk;
403 
404 		if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
405 			return -EINVAL;
406 
407 		addr = snd_sgbuf_get_addr(dmab, ofs);
408 		/* program the address field of the BDL entry */
409 		bdl[0] = cpu_to_le32((u32)addr);
410 		bdl[1] = cpu_to_le32(upper_32_bits(addr));
411 		/* program the size field of the BDL entry */
412 		chunk = snd_sgbuf_get_chunk_size(dmab, ofs, size);
413 		/* one BDLE cannot cross 4K boundary on CTHDA chips */
414 		if (bus->align_bdle_4k) {
415 			u32 remain = 0x1000 - (ofs & 0xfff);
416 
417 			if (chunk > remain)
418 				chunk = remain;
419 		}
420 		bdl[2] = cpu_to_le32(chunk);
421 		/* program the IOC to enable interrupt
422 		 * only when the whole fragment is processed
423 		 */
424 		size -= chunk;
425 		bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
426 		bdl += 4;
427 		azx_dev->frags++;
428 		ofs += chunk;
429 	}
430 	*bdlp = bdl;
431 	return ofs;
432 }
433 
434 /**
435  * snd_hdac_stream_setup_periods - set up BDL entries
436  * @azx_dev: HD-audio core stream to set up
437  *
438  * Set up the buffer descriptor table of the given stream based on the
439  * period and buffer sizes of the assigned PCM substream.
440  */
snd_hdac_stream_setup_periods(struct hdac_stream * azx_dev)441 int snd_hdac_stream_setup_periods(struct hdac_stream *azx_dev)
442 {
443 	struct hdac_bus *bus = azx_dev->bus;
444 	struct snd_pcm_substream *substream = azx_dev->substream;
445 	struct snd_pcm_runtime *runtime = substream->runtime;
446 	__le32 *bdl;
447 	int i, ofs, periods, period_bytes;
448 	int pos_adj, pos_align;
449 
450 	/* reset BDL address */
451 	snd_hdac_stream_writel(azx_dev, SD_BDLPL, 0);
452 	snd_hdac_stream_writel(azx_dev, SD_BDLPU, 0);
453 
454 	period_bytes = azx_dev->period_bytes;
455 	periods = azx_dev->bufsize / period_bytes;
456 
457 	/* program the initial BDL entries */
458 	bdl = (__le32 *)azx_dev->bdl.area;
459 	ofs = 0;
460 	azx_dev->frags = 0;
461 
462 	pos_adj = bus->bdl_pos_adj;
463 	if (!azx_dev->no_period_wakeup && pos_adj > 0) {
464 		pos_align = pos_adj;
465 		pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
466 		if (!pos_adj)
467 			pos_adj = pos_align;
468 		else
469 			pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
470 				pos_align;
471 		pos_adj = frames_to_bytes(runtime, pos_adj);
472 		if (pos_adj >= period_bytes) {
473 			dev_warn(bus->dev, "Too big adjustment %d\n",
474 				 pos_adj);
475 			pos_adj = 0;
476 		} else {
477 			ofs = setup_bdle(bus, snd_pcm_get_dma_buf(substream),
478 					 azx_dev,
479 					 &bdl, ofs, pos_adj, true);
480 			if (ofs < 0)
481 				goto error;
482 		}
483 	} else
484 		pos_adj = 0;
485 
486 	for (i = 0; i < periods; i++) {
487 		if (i == periods - 1 && pos_adj)
488 			ofs = setup_bdle(bus, snd_pcm_get_dma_buf(substream),
489 					 azx_dev, &bdl, ofs,
490 					 period_bytes - pos_adj, 0);
491 		else
492 			ofs = setup_bdle(bus, snd_pcm_get_dma_buf(substream),
493 					 azx_dev, &bdl, ofs,
494 					 period_bytes,
495 					 !azx_dev->no_period_wakeup);
496 		if (ofs < 0)
497 			goto error;
498 	}
499 	return 0;
500 
501  error:
502 	dev_err(bus->dev, "Too many BDL entries: buffer=%d, period=%d\n",
503 		azx_dev->bufsize, period_bytes);
504 	return -EINVAL;
505 }
506 EXPORT_SYMBOL_GPL(snd_hdac_stream_setup_periods);
507 
508 /**
509  * snd_hdac_stream_set_params - set stream parameters
510  * @azx_dev: HD-audio core stream for which parameters are to be set
511  * @format_val: format value parameter
512  *
513  * Setup the HD-audio core stream parameters from substream of the stream
514  * and passed format value
515  */
snd_hdac_stream_set_params(struct hdac_stream * azx_dev,unsigned int format_val)516 int snd_hdac_stream_set_params(struct hdac_stream *azx_dev,
517 				 unsigned int format_val)
518 {
519 
520 	unsigned int bufsize, period_bytes;
521 	struct snd_pcm_substream *substream = azx_dev->substream;
522 	struct snd_pcm_runtime *runtime;
523 	int err;
524 
525 	if (!substream)
526 		return -EINVAL;
527 	runtime = substream->runtime;
528 	bufsize = snd_pcm_lib_buffer_bytes(substream);
529 	period_bytes = snd_pcm_lib_period_bytes(substream);
530 
531 	if (bufsize != azx_dev->bufsize ||
532 	    period_bytes != azx_dev->period_bytes ||
533 	    format_val != azx_dev->format_val ||
534 	    runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
535 		azx_dev->bufsize = bufsize;
536 		azx_dev->period_bytes = period_bytes;
537 		azx_dev->format_val = format_val;
538 		azx_dev->no_period_wakeup = runtime->no_period_wakeup;
539 		err = snd_hdac_stream_setup_periods(azx_dev);
540 		if (err < 0)
541 			return err;
542 	}
543 	return 0;
544 }
545 EXPORT_SYMBOL_GPL(snd_hdac_stream_set_params);
546 
azx_cc_read(const struct cyclecounter * cc)547 static u64 azx_cc_read(const struct cyclecounter *cc)
548 {
549 	struct hdac_stream *azx_dev = container_of(cc, struct hdac_stream, cc);
550 
551 	return snd_hdac_chip_readl(azx_dev->bus, WALLCLK);
552 }
553 
azx_timecounter_init(struct hdac_stream * azx_dev,bool force,u64 last)554 static void azx_timecounter_init(struct hdac_stream *azx_dev,
555 				 bool force, u64 last)
556 {
557 	struct timecounter *tc = &azx_dev->tc;
558 	struct cyclecounter *cc = &azx_dev->cc;
559 	u64 nsec;
560 
561 	cc->read = azx_cc_read;
562 	cc->mask = CLOCKSOURCE_MASK(32);
563 
564 	/*
565 	 * Converting from 24 MHz to ns means applying a 125/3 factor.
566 	 * To avoid any saturation issues in intermediate operations,
567 	 * the 125 factor is applied first. The division is applied
568 	 * last after reading the timecounter value.
569 	 * Applying the 1/3 factor as part of the multiplication
570 	 * requires at least 20 bits for a decent precision, however
571 	 * overflows occur after about 4 hours or less, not a option.
572 	 */
573 
574 	cc->mult = 125; /* saturation after 195 years */
575 	cc->shift = 0;
576 
577 	nsec = 0; /* audio time is elapsed time since trigger */
578 	timecounter_init(tc, cc, nsec);
579 	if (force) {
580 		/*
581 		 * force timecounter to use predefined value,
582 		 * used for synchronized starts
583 		 */
584 		tc->cycle_last = last;
585 	}
586 }
587 
588 /**
589  * snd_hdac_stream_timecounter_init - initialize time counter
590  * @azx_dev: HD-audio core stream (master stream)
591  * @streams: bit flags of streams to set up
592  *
593  * Initializes the time counter of streams marked by the bit flags (each
594  * bit corresponds to the stream index).
595  * The trigger timestamp of PCM substream assigned to the given stream is
596  * updated accordingly, too.
597  */
snd_hdac_stream_timecounter_init(struct hdac_stream * azx_dev,unsigned int streams)598 void snd_hdac_stream_timecounter_init(struct hdac_stream *azx_dev,
599 				      unsigned int streams)
600 {
601 	struct hdac_bus *bus = azx_dev->bus;
602 	struct snd_pcm_runtime *runtime = azx_dev->substream->runtime;
603 	struct hdac_stream *s;
604 	bool inited = false;
605 	u64 cycle_last = 0;
606 	int i = 0;
607 
608 	list_for_each_entry(s, &bus->stream_list, list) {
609 		if (streams & (1 << i)) {
610 			azx_timecounter_init(s, inited, cycle_last);
611 			if (!inited) {
612 				inited = true;
613 				cycle_last = s->tc.cycle_last;
614 			}
615 		}
616 		i++;
617 	}
618 
619 	snd_pcm_gettime(runtime, &runtime->trigger_tstamp);
620 	runtime->trigger_tstamp_latched = true;
621 }
622 EXPORT_SYMBOL_GPL(snd_hdac_stream_timecounter_init);
623 
624 /**
625  * snd_hdac_stream_sync_trigger - turn on/off stream sync register
626  * @azx_dev: HD-audio core stream (master stream)
627  * @set: true = set, false = clear
628  * @streams: bit flags of streams to sync
629  * @reg: the stream sync register address
630  */
snd_hdac_stream_sync_trigger(struct hdac_stream * azx_dev,bool set,unsigned int streams,unsigned int reg)631 void snd_hdac_stream_sync_trigger(struct hdac_stream *azx_dev, bool set,
632 				  unsigned int streams, unsigned int reg)
633 {
634 	struct hdac_bus *bus = azx_dev->bus;
635 	unsigned int val;
636 
637 	if (!reg)
638 		reg = AZX_REG_SSYNC;
639 	val = _snd_hdac_chip_readl(bus, reg);
640 	if (set)
641 		val |= streams;
642 	else
643 		val &= ~streams;
644 	_snd_hdac_chip_writel(bus, reg, val);
645 }
646 EXPORT_SYMBOL_GPL(snd_hdac_stream_sync_trigger);
647 
648 /**
649  * snd_hdac_stream_sync - sync with start/strop trigger operation
650  * @azx_dev: HD-audio core stream (master stream)
651  * @start: true = start, false = stop
652  * @streams: bit flags of streams to sync
653  *
654  * For @start = true, wait until all FIFOs get ready.
655  * For @start = false, wait until all RUN bits are cleared.
656  */
snd_hdac_stream_sync(struct hdac_stream * azx_dev,bool start,unsigned int streams)657 void snd_hdac_stream_sync(struct hdac_stream *azx_dev, bool start,
658 			  unsigned int streams)
659 {
660 	struct hdac_bus *bus = azx_dev->bus;
661 	int i, nwait, timeout;
662 	struct hdac_stream *s;
663 
664 	for (timeout = 5000; timeout; timeout--) {
665 		nwait = 0;
666 		i = 0;
667 		list_for_each_entry(s, &bus->stream_list, list) {
668 			if (!(streams & (1 << i++)))
669 				continue;
670 
671 			if (start) {
672 				/* check FIFO gets ready */
673 				if (!(snd_hdac_stream_readb(s, SD_STS) &
674 				      SD_STS_FIFO_READY))
675 					nwait++;
676 			} else {
677 				/* check RUN bit is cleared */
678 				if (snd_hdac_stream_readb(s, SD_CTL) &
679 				    SD_CTL_DMA_START) {
680 					nwait++;
681 					/*
682 					 * Perform stream reset if DMA RUN
683 					 * bit not cleared within given timeout
684 					 */
685 					if (timeout == 1)
686 						snd_hdac_stream_reset(s);
687 				}
688 			}
689 		}
690 		if (!nwait)
691 			break;
692 		cpu_relax();
693 	}
694 }
695 EXPORT_SYMBOL_GPL(snd_hdac_stream_sync);
696 
697 #ifdef CONFIG_SND_HDA_DSP_LOADER
698 /**
699  * snd_hdac_dsp_prepare - prepare for DSP loading
700  * @azx_dev: HD-audio core stream used for DSP loading
701  * @format: HD-audio stream format
702  * @byte_size: data chunk byte size
703  * @bufp: allocated buffer
704  *
705  * Allocate the buffer for the given size and set up the given stream for
706  * DSP loading.  Returns the stream tag (>= 0), or a negative error code.
707  */
snd_hdac_dsp_prepare(struct hdac_stream * azx_dev,unsigned int format,unsigned int byte_size,struct snd_dma_buffer * bufp)708 int snd_hdac_dsp_prepare(struct hdac_stream *azx_dev, unsigned int format,
709 			 unsigned int byte_size, struct snd_dma_buffer *bufp)
710 {
711 	struct hdac_bus *bus = azx_dev->bus;
712 	__le32 *bdl;
713 	int err;
714 
715 	snd_hdac_dsp_lock(azx_dev);
716 	spin_lock_irq(&bus->reg_lock);
717 	if (azx_dev->running || azx_dev->locked) {
718 		spin_unlock_irq(&bus->reg_lock);
719 		err = -EBUSY;
720 		goto unlock;
721 	}
722 	azx_dev->locked = true;
723 	spin_unlock_irq(&bus->reg_lock);
724 
725 	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV_SG, bus->dev,
726 				  byte_size, bufp);
727 	if (err < 0)
728 		goto err_alloc;
729 
730 	azx_dev->substream = NULL;
731 	azx_dev->bufsize = byte_size;
732 	azx_dev->period_bytes = byte_size;
733 	azx_dev->format_val = format;
734 
735 	snd_hdac_stream_reset(azx_dev);
736 
737 	/* reset BDL address */
738 	snd_hdac_stream_writel(azx_dev, SD_BDLPL, 0);
739 	snd_hdac_stream_writel(azx_dev, SD_BDLPU, 0);
740 
741 	azx_dev->frags = 0;
742 	bdl = (__le32 *)azx_dev->bdl.area;
743 	err = setup_bdle(bus, bufp, azx_dev, &bdl, 0, byte_size, 0);
744 	if (err < 0)
745 		goto error;
746 
747 	snd_hdac_stream_setup(azx_dev);
748 	snd_hdac_dsp_unlock(azx_dev);
749 	return azx_dev->stream_tag;
750 
751  error:
752 	snd_dma_free_pages(bufp);
753  err_alloc:
754 	spin_lock_irq(&bus->reg_lock);
755 	azx_dev->locked = false;
756 	spin_unlock_irq(&bus->reg_lock);
757  unlock:
758 	snd_hdac_dsp_unlock(azx_dev);
759 	return err;
760 }
761 EXPORT_SYMBOL_GPL(snd_hdac_dsp_prepare);
762 
763 /**
764  * snd_hdac_dsp_trigger - start / stop DSP loading
765  * @azx_dev: HD-audio core stream used for DSP loading
766  * @start: trigger start or stop
767  */
snd_hdac_dsp_trigger(struct hdac_stream * azx_dev,bool start)768 void snd_hdac_dsp_trigger(struct hdac_stream *azx_dev, bool start)
769 {
770 	if (start)
771 		snd_hdac_stream_start(azx_dev, true);
772 	else
773 		snd_hdac_stream_stop(azx_dev);
774 }
775 EXPORT_SYMBOL_GPL(snd_hdac_dsp_trigger);
776 
777 /**
778  * snd_hdac_dsp_cleanup - clean up the stream from DSP loading to normal
779  * @azx_dev: HD-audio core stream used for DSP loading
780  * @dmab: buffer used by DSP loading
781  */
snd_hdac_dsp_cleanup(struct hdac_stream * azx_dev,struct snd_dma_buffer * dmab)782 void snd_hdac_dsp_cleanup(struct hdac_stream *azx_dev,
783 			  struct snd_dma_buffer *dmab)
784 {
785 	struct hdac_bus *bus = azx_dev->bus;
786 
787 	if (!dmab->area || !azx_dev->locked)
788 		return;
789 
790 	snd_hdac_dsp_lock(azx_dev);
791 	/* reset BDL address */
792 	snd_hdac_stream_writel(azx_dev, SD_BDLPL, 0);
793 	snd_hdac_stream_writel(azx_dev, SD_BDLPU, 0);
794 	snd_hdac_stream_writel(azx_dev, SD_CTL, 0);
795 	azx_dev->bufsize = 0;
796 	azx_dev->period_bytes = 0;
797 	azx_dev->format_val = 0;
798 
799 	snd_dma_free_pages(dmab);
800 	dmab->area = NULL;
801 
802 	spin_lock_irq(&bus->reg_lock);
803 	azx_dev->locked = false;
804 	spin_unlock_irq(&bus->reg_lock);
805 	snd_hdac_dsp_unlock(azx_dev);
806 }
807 EXPORT_SYMBOL_GPL(snd_hdac_dsp_cleanup);
808 #endif /* CONFIG_SND_HDA_DSP_LOADER */
809