Searched +full:0 +full:x70000 (Results 1 – 25 of 149) sorted by relevance
123456
/kernel/linux/linux-5.10/drivers/misc/habanalabs/include/goya/asic_reg/ |
D | mme1_rtr_masks.h | 23 #define MME1_RTR_HBW_RD_RQ_E_ARB_W_SHIFT 0 24 #define MME1_RTR_HBW_RD_RQ_E_ARB_W_MASK 0x7 26 #define MME1_RTR_HBW_RD_RQ_E_ARB_S_MASK 0x700 28 #define MME1_RTR_HBW_RD_RQ_E_ARB_N_MASK 0x70000 30 #define MME1_RTR_HBW_RD_RQ_E_ARB_L_MASK 0x7000000 33 #define MME1_RTR_HBW_RD_RQ_W_ARB_E_SHIFT 0 34 #define MME1_RTR_HBW_RD_RQ_W_ARB_E_MASK 0x7 36 #define MME1_RTR_HBW_RD_RQ_W_ARB_S_MASK 0x700 38 #define MME1_RTR_HBW_RD_RQ_W_ARB_N_MASK 0x70000 40 #define MME1_RTR_HBW_RD_RQ_W_ARB_L_MASK 0x7000000 [all …]
|
D | tpc0_nrtr_masks.h | 23 #define TPC0_NRTR_HBW_MAX_CRED_WR_RQ_SHIFT 0 24 #define TPC0_NRTR_HBW_MAX_CRED_WR_RQ_MASK 0x3F 26 #define TPC0_NRTR_HBW_MAX_CRED_WR_RS_MASK 0x3F00 28 #define TPC0_NRTR_HBW_MAX_CRED_RD_RQ_MASK 0x3F0000 30 #define TPC0_NRTR_HBW_MAX_CRED_RD_RS_MASK 0x3F000000 33 #define TPC0_NRTR_LBW_MAX_CRED_WR_RQ_SHIFT 0 34 #define TPC0_NRTR_LBW_MAX_CRED_WR_RQ_MASK 0x3F 36 #define TPC0_NRTR_LBW_MAX_CRED_WR_RS_MASK 0x3F00 38 #define TPC0_NRTR_LBW_MAX_CRED_RD_RQ_MASK 0x3F0000 40 #define TPC0_NRTR_LBW_MAX_CRED_RD_RS_MASK 0x3F000000 [all …]
|
D | pci_nrtr_masks.h | 23 #define PCI_NRTR_HBW_MAX_CRED_WR_RQ_SHIFT 0 24 #define PCI_NRTR_HBW_MAX_CRED_WR_RQ_MASK 0x3F 26 #define PCI_NRTR_HBW_MAX_CRED_WR_RS_MASK 0x3F00 28 #define PCI_NRTR_HBW_MAX_CRED_RD_RQ_MASK 0x3F0000 30 #define PCI_NRTR_HBW_MAX_CRED_RD_RS_MASK 0x3F000000 33 #define PCI_NRTR_LBW_MAX_CRED_WR_RQ_SHIFT 0 34 #define PCI_NRTR_LBW_MAX_CRED_WR_RQ_MASK 0x3F 36 #define PCI_NRTR_LBW_MAX_CRED_WR_RS_MASK 0x3F00 38 #define PCI_NRTR_LBW_MAX_CRED_RD_RQ_MASK 0x3F0000 40 #define PCI_NRTR_LBW_MAX_CRED_RD_RS_MASK 0x3F000000 [all …]
|
D | dma_nrtr_masks.h | 23 #define DMA_NRTR_HBW_MAX_CRED_WR_RQ_SHIFT 0 24 #define DMA_NRTR_HBW_MAX_CRED_WR_RQ_MASK 0x3F 26 #define DMA_NRTR_HBW_MAX_CRED_WR_RS_MASK 0x3F00 28 #define DMA_NRTR_HBW_MAX_CRED_RD_RQ_MASK 0x3F0000 30 #define DMA_NRTR_HBW_MAX_CRED_RD_RS_MASK 0x3F000000 33 #define DMA_NRTR_LBW_MAX_CRED_WR_RQ_SHIFT 0 34 #define DMA_NRTR_LBW_MAX_CRED_WR_RQ_MASK 0x3F 36 #define DMA_NRTR_LBW_MAX_CRED_WR_RS_MASK 0x3F00 38 #define DMA_NRTR_LBW_MAX_CRED_RD_RQ_MASK 0x3F0000 40 #define DMA_NRTR_LBW_MAX_CRED_RD_RS_MASK 0x3F000000 [all …]
|
D | tpc0_cfg_masks.h | 23 #define TPC0_CFG_KERNEL_TENSOR_0_BASE_ADDR_LOW_V_SHIFT 0 24 #define TPC0_CFG_KERNEL_TENSOR_0_BASE_ADDR_LOW_V_MASK 0xFFFFFFFF 27 #define TPC0_CFG_KERNEL_TENSOR_0_BASE_ADDR_HIGH_V_SHIFT 0 28 #define TPC0_CFG_KERNEL_TENSOR_0_BASE_ADDR_HIGH_V_MASK 0xFFFFFFFF 31 #define TPC0_CFG_KERNEL_TENSOR_0_PADDING_VALUE_V_SHIFT 0 32 #define TPC0_CFG_KERNEL_TENSOR_0_PADDING_VALUE_V_MASK 0xFFFFFFFF 35 #define TPC0_CFG_KERNEL_TENSOR_0_TENSOR_CONFIG_DATA_TYPE_SHIFT 0 36 #define TPC0_CFG_KERNEL_TENSOR_0_TENSOR_CONFIG_DATA_TYPE_MASK 0x3 38 #define TPC0_CFG_KERNEL_TENSOR_0_TENSOR_CONFIG_VALID_DIM_MASK_MASK 0x1F00 40 #define TPC0_CFG_KERNEL_TENSOR_0_TENSOR_CONFIG_LAST_DIM_MASK 0x70000 [all …]
|
D | mme_masks.h | 23 #define MME_ARCH_STATUS_A_SHIFT 0 24 #define MME_ARCH_STATUS_A_MASK 0x1 26 #define MME_ARCH_STATUS_B_MASK 0x2 28 #define MME_ARCH_STATUS_CIN_MASK 0x4 30 #define MME_ARCH_STATUS_COUT_MASK 0x8 32 #define MME_ARCH_STATUS_TE_MASK 0x10 34 #define MME_ARCH_STATUS_LD_MASK 0x20 36 #define MME_ARCH_STATUS_ST_MASK 0x40 38 #define MME_ARCH_STATUS_SB_A_EMPTY_MASK 0x80 40 #define MME_ARCH_STATUS_SB_B_EMPTY_MASK 0x100 [all …]
|
D | mmu_masks.h | 23 #define MMU_INPUT_FIFO_THRESHOLD_PCI_SHIFT 0 24 #define MMU_INPUT_FIFO_THRESHOLD_PCI_MASK 0x7 26 #define MMU_INPUT_FIFO_THRESHOLD_PSOC_MASK 0x70 28 #define MMU_INPUT_FIFO_THRESHOLD_DMA_MASK 0x700 30 #define MMU_INPUT_FIFO_THRESHOLD_CPU_MASK 0x7000 32 #define MMU_INPUT_FIFO_THRESHOLD_MME_MASK 0x70000 34 #define MMU_INPUT_FIFO_THRESHOLD_TPC_MASK 0x700000 36 #define MMU_INPUT_FIFO_THRESHOLD_OTHER_MASK 0x7000000 39 #define MMU_MMU_ENABLE_R_SHIFT 0 40 #define MMU_MMU_ENABLE_R_MASK 0x1 [all …]
|
/kernel/linux/linux-5.10/drivers/misc/habanalabs/include/gaudi/asic_reg/ |
D | tpc0_cfg_masks.h | 23 #define TPC0_CFG_KERNEL_TENSOR_0_BASE_ADDR_LOW_V_SHIFT 0 24 #define TPC0_CFG_KERNEL_TENSOR_0_BASE_ADDR_LOW_V_MASK 0xFFFFFFFF 27 #define TPC0_CFG_KERNEL_TENSOR_0_BASE_ADDR_HIGH_V_SHIFT 0 28 #define TPC0_CFG_KERNEL_TENSOR_0_BASE_ADDR_HIGH_V_MASK 0xFFFFFFFF 31 #define TPC0_CFG_KERNEL_TENSOR_0_PADDING_VALUE_V_SHIFT 0 32 #define TPC0_CFG_KERNEL_TENSOR_0_PADDING_VALUE_V_MASK 0xFFFFFFFF 35 #define TPC0_CFG_KERNEL_TENSOR_0_TENSOR_CONFIG_DATA_TYPE_SHIFT 0 36 #define TPC0_CFG_KERNEL_TENSOR_0_TENSOR_CONFIG_DATA_TYPE_MASK 0x7 38 #define TPC0_CFG_KERNEL_TENSOR_0_TENSOR_CONFIG_VALID_DIM_MASK_MASK 0x1F00 40 #define TPC0_CFG_KERNEL_TENSOR_0_TENSOR_CONFIG_LAST_DIM_MASK 0x70000 [all …]
|
/kernel/linux/linux-5.10/drivers/clk/imx/ |
D | clk-imx8qxp-lpcg.h | 11 #define LSIO_PWM_0_LPCG 0x00000 12 #define LSIO_PWM_1_LPCG 0x10000 13 #define LSIO_PWM_2_LPCG 0x20000 14 #define LSIO_PWM_3_LPCG 0x30000 15 #define LSIO_PWM_4_LPCG 0x40000 16 #define LSIO_PWM_5_LPCG 0x50000 17 #define LSIO_PWM_6_LPCG 0x60000 18 #define LSIO_PWM_7_LPCG 0x70000 19 #define LSIO_GPIO_0_LPCG 0x80000 20 #define LSIO_GPIO_1_LPCG 0x90000 [all …]
|
/kernel/linux/linux-5.10/drivers/gpu/drm/amd/include/asic_reg/uvd/ |
D | uvd_5_0_sh_mask.h | 27 #define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff 28 #define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 29 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff 30 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 31 #define UVD_SEMA_CMD__REQ_CMD_MASK 0xf 32 #define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 33 #define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 34 #define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 35 #define UVD_SEMA_CMD__MODE_MASK 0x40 36 #define UVD_SEMA_CMD__MODE__SHIFT 0x6 [all …]
|
D | uvd_6_0_sh_mask.h | 27 #define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff 28 #define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 29 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff 30 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 31 #define UVD_SEMA_CMD__REQ_CMD_MASK 0xf 32 #define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 33 #define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 34 #define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 35 #define UVD_SEMA_CMD__MODE_MASK 0x40 36 #define UVD_SEMA_CMD__MODE__SHIFT 0x6 [all …]
|
D | uvd_4_2_sh_mask.h | 27 #define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff 28 #define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 29 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff 30 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 31 #define UVD_SEMA_CMD__REQ_CMD_MASK 0xf 32 #define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 33 #define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 34 #define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 35 #define UVD_SEMA_CMD__MODE_MASK 0x40 36 #define UVD_SEMA_CMD__MODE__SHIFT 0x6 [all …]
|
D | uvd_3_1_sh_mask.h | 27 #define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff 28 #define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 29 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff 30 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 31 #define UVD_SEMA_CMD__REQ_CMD_MASK 0xf 32 #define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 33 #define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 34 #define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 35 #define UVD_SEMA_CMD__MODE_MASK 0x40 36 #define UVD_SEMA_CMD__MODE__SHIFT 0x6 [all …]
|
/kernel/linux/linux-5.10/drivers/gpu/drm/msm/disp/mdp5/ |
D | mdp5_cfg.c | 22 0, 35 .base = { 0x00500, 0x00600, 0x00700, 0x00800, 0x00900 }, 36 .flush_hw_mask = 0x0003ffff, 40 .base = { 0x01100, 0x01500, 0x01900 }, 45 0, 49 .base = { 0x01d00, 0x02100, 0x02500 }, 53 0, 57 .base = { 0x02900, 0x02d00 }, 60 0, 64 .base = { 0x03100, 0x03500, 0x03900, 0x03d00, 0x04100 }, [all …]
|
/kernel/uniproton/src/arch/cpu/armv7-m/cortex-m4/ |
D | prt_vector.S | 46 OS_NVIC_SHCSR = 0xE000ED24 47 OS_NVIC_CCR = 0xE000ED14 50 OS_NVIC_VTOR = 0xE000ED08 52 OS_NVIC_UBM_FAULT_ENABLE = 0x70000 53 @Enable DIV 0, but disbale unaligned exception, because filesystem have unaligned operation 54 OS_NVIC_UBM_DIV_0_TRP_ENABLE = 0x10 64 .long 0 65 .long 0 66 .long 0 67 .long 0 [all …]
|
/kernel/linux/linux-5.10/arch/arm/boot/dts/ |
D | rtd1195.dtsi | 6 /memreserve/ 0x00000000 0x0000a800; /* boot code */ 7 /memreserve/ 0x0000a800 0x000f5800; 8 /memreserve/ 0x17fff000 0x00001000; 21 #size-cells = <0>; 23 cpu0: cpu@0 { 26 reg = <0x0>; 33 reg = <0x1>; 44 reg = <0x0000b000 0x1000>; 48 reg = <0x01b00000 0x400000>; 52 reg = <0x01ffe000 0x4000>; [all …]
|
D | spear600-evb.dts | 17 reg = <0 0x10000000>; 55 reg = <0xf8000000 0x800000>; 63 partition@0 { 65 reg = <0x0 0x10000>; 69 reg = <0x10000 0x50000>; 73 reg = <0x60000 0x10000>; 77 reg = <0x70000 0x10000>; 81 reg = <0x80000 0x310000>; 85 reg = <0x390000 0x0>;
|
/kernel/linux/linux-5.10/arch/arm/mach-orion5x/ |
D | orion5x.h | 39 #define ORION5X_REGS_PHYS_BASE 0xf1000000 40 #define ORION5X_REGS_VIRT_BASE IOMEM(0xfec00000) 43 #define ORION5X_PCIE_IO_PHYS_BASE 0xf2000000 44 #define ORION5X_PCIE_IO_BUS_BASE 0x00000000 47 #define ORION5X_PCI_IO_PHYS_BASE 0xf2100000 48 #define ORION5X_PCI_IO_BUS_BASE 0x00010000 51 #define ORION5X_SRAM_PHYS_BASE (0xf2200000) 55 #define ORION5X_PCIE_WA_PHYS_BASE 0xf0000000 56 #define ORION5X_PCIE_WA_VIRT_BASE IOMEM(0xfd000000) 59 #define ORION5X_PCIE_MEM_PHYS_BASE 0xe0000000 [all …]
|
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/mmc/ |
D | amlogic,meson-gx.txt | 33 reg = <0x0 0x70000 0x0 0x2000>; 37 pinctrl-0 = <&emmc_pins>;
|
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/usb/ |
D | ti,keystone-dwc3.yaml | 53 PHY specifier for the USB3.0 PHY. Some SoCs need the USB3.0 PHY 89 reg = <0x2680000 0x10000>; 96 reg = <0x2690000 0x70000>;
|
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/net/ |
D | marvell-armada-370-neta.txt | 40 reg = <0x70000 0x2500>; 47 bm,pool-long = <0>;
|
/kernel/linux/linux-5.10/arch/arm64/boot/dts/freescale/ |
D | qoriq-bman-portals.dtsi | 14 bman-portal@0 { 20 reg = <0x0 0x4000>, <0x4000000 0x4000>; 26 reg = <0x10000 0x4000>, <0x4010000 0x4000>; 32 reg = <0x20000 0x4000>, <0x4020000 0x4000>; 38 reg = <0x30000 0x4000>, <0x4030000 0x4000>; 44 reg = <0x40000 0x4000>, <0x4040000 0x4000>; 50 reg = <0x50000 0x4000>, <0x4050000 0x4000>; 56 reg = <0x60000 0x4000>, <0x4060000 0x4000>; 62 reg = <0x70000 0x4000>, <0x4070000 0x4000>; 68 reg = <0x80000 0x4000>, <0x4080000 0x4000>; [all …]
|
D | qoriq-qman-portals.dtsi | 14 qportal0: qman-portal@0 { 20 reg = <0x0 0x4000>, <0x4000000 0x4000>; 22 cell-index = <0>; 27 reg = <0x10000 0x4000>, <0x4010000 0x4000>; 34 reg = <0x20000 0x4000>, <0x4020000 0x4000>; 41 reg = <0x30000 0x4000>, <0x4030000 0x4000>; 48 reg = <0x40000 0x4000>, <0x4040000 0x4000>; 55 reg = <0x50000 0x4000>, <0x4050000 0x4000>; 62 reg = <0x60000 0x4000>, <0x4060000 0x4000>; 69 reg = <0x70000 0x4000>, <0x4070000 0x4000>; [all …]
|
/kernel/linux/linux-5.10/drivers/infiniband/sw/rxe/ |
D | rxe_param.h | 15 return 0; in rxe_mtu_int_to_enum() 39 RXE_PAGE_SIZE_CAP = 0xfffff000, 40 RXE_MAX_QP = 0x10000, 41 RXE_MAX_QP_WR = 0x4000, 62 RXE_MAX_PD = 0x7ffc, 64 RXE_MAX_RES_RD_ATOM = 0x3f000, 68 RXE_MAX_TOT_MCAST_QP_ATTACH = 0x70000, 71 RXE_MAX_SRQ_WR = 0x4000, 84 RXE_MAX_QP_INDEX = 0x00020000, 86 RXE_MIN_SRQ_INDEX = 0x00020001, [all …]
|
/kernel/linux/linux-5.10/drivers/net/ethernet/hisilicon/hns/ |
D | hns_dsaf_ppe.h | 19 #define PPE_COMMON_REG_OFFSET 0x70000 20 #define PPE_REG_OFFSET 0x10000 29 #define HNS_PPEV2_MAX_FRAME_LEN 0X980 32 PPE_QID_MODE0 = 0, /* fixed queue id mode */ 47 PPE_MODE_GE = 0, 52 PPE_COMMON_MODE_DEBUG = 0,
|
123456