Home
last modified time | relevance | path

Searched full:armv7 (Results 1 – 25 of 230) sorted by relevance

12345678910

/kernel/liteos_a/arch/arm/
DKconfig11 It is not limited to ARMv7-A but also ARMv7-R, ARMv8-A 32-bit and etc.
21 default "armv7-a" if ARCH_ARM_V7A
29 …onal extension to the Arm, Thumb, and ThumbEE instruction sets in the ARMv7-A and ARMv7-R profiles.
35 …onal extension to the Arm, Thumb, and ThumbEE instruction sets in the ARMv7-A and ARMv7-R profiles.
/kernel/liteos_m/arch/arm/
DKconfig11 It is not limited to ARMv7-A but also ARMv7-R, ARMv8-A 32-bit and etc.
27 default "armv7-m" if ARCH_ARM_V7M
48 …onal extension to the Arm, Thumb, and ThumbEE instruction sets in the ARMv7-A and ARMv7-R profiles.
54 …onal extension to the Arm, Thumb, and ThumbEE instruction sets in the ARMv7-A and ARMv7-R profiles.
/kernel/uniproton/
Duniproton.gni245 "$OSTOPDIR/arch/cpu/armv7-m/common/boot/prt_hw_boot.c",
246 "$OSTOPDIR/arch/cpu/armv7-m/common/exc/prt_exc.c",
247 "$OSTOPDIR/arch/cpu/armv7-m/common/hwi/prt_hwi.c",
248 "$OSTOPDIR/arch/cpu/armv7-m/common/hwi/prt_vi_dispatch.c",
249 "$OSTOPDIR/arch/cpu/armv7-m/common/tick/prt_hw_tick.c",
250 "$OSTOPDIR/arch/cpu/armv7-m/common/tick/prt_hw_tick_minor.c",
251 "$OSTOPDIR/arch/cpu/armv7-m/common/prt_port.c",
254 ARCH_ARMVM7_M_INCLUDE_DIRS = [ "$OSTOPDIR/arch/cpu/armv7-m/common" ]
257 "$OSTOPDIR/arch/cpu/armv7-m/cortex-m4/prt_dispatch.S",
258 "$OSTOPDIR/arch/cpu/armv7-m/cortex-m4/prt_div64.c",
[all …]
/kernel/linux/linux-5.10/arch/arm/mach-mmp/
DKconfig67 ARMv7 architecture.
78 ARMv7 architecture.
89 ARMv7 architecture.
121 bool "Support MMP2 (ARMv7) platforms from device tree"
134 bool "Support MMP3 (ARMv7) platforms"
169 Select code specific to MMP2. MMP2 is ARMv7 compatible.
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/arm/
Dpmu.yaml83 Indicates that the ARMv7 Secure Debug Enable Register
85 any setup required that is only possible in ARMv7 secure
86 state. If not present the ARMv7 SDER will not be touched,
90 not valid for non-ARMv7 CPUs or ARMv7 CPUs booting Linux
/kernel/linux/linux-5.10/Documentation/arm/
Dmarvel.rst114 Sheeva ARMv7 compatible PJ4B
165 Sheeva ARMv7 compatible Dual-core or Quad-core PJ4B-MP
258 Sheeva ARMv7 comatible Quad-core PJ4C
281 ARMv7 compatible
318 - Core: ARMv7 compatible Sheeva PJ4 core
358 - Core: ARMv7 compatible Sheeva PJ4 88sv581x core
362 - Core: Dual-core ARMv7 compatible Sheeva PJ4C core
365 - Core: ARMv7 compatible Sheeva PJ4 core
368 - Core: Dual-core ARMv7 compatible Sheeva PJ4B-MP core
371 - Core: quad-core ARMv7 Cortex-A7
[all …]
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/timer/
Darm,arch_timer.yaml28 - arm,armv7-timer
31 - arm,armv7-timer
78 supported for 32-bit systems which follow the ARMv7 architected reset
103 "arm,armv7-timer";
Darm,arch_timer_mmio.yaml23 - arm,armv7-timer-mem
52 supported for 32-bit systems which follow the ARMv7 architected reset
102 compatible = "arm,armv7-timer-mem";
/kernel/linux/linux-5.10/arch/arm/mm/
DMakefile38 AFLAGS_abort-ev7.o :=-Wa,-march=armv7-a
54 AFLAGS_cache-v7.o :=-Wa,-march=armv7-a
55 AFLAGS_cache-v7m.o :=-Wa,-march=armv7-m
77 AFLAGS_tlb-v7.o :=-Wa,-march=armv7-a
106 AFLAGS_proc-v7.o :=-Wa,-march=armv7-a
Dproc-v7m.S8 * This is the "shell" of the ARMv7-M processor support.
104 * This should be able to cover all ARMv7-M cores.
178 string cpu_v7m_name "ARMv7-M"
227 * Match any ARMv7-M processor core.
Dcache-tauros2.c246 * not complying with all of the other ARMv7 requirements), in tauros2_internal_init()
254 * When Tauros2 is used in an ARMv7 system, the L2 in tauros2_internal_init()
257 * ARMv7 spec to contain fine-grained cache control bits). in tauros2_internal_init()
265 mode = "ARMv7"; in tauros2_internal_init()
DKconfig405 # ARMv7
668 Say Y if you have an ARMv7 processor supporting the LPAE page
723 ARMv7 multiprocessing extensions introduce the ability to disable
758 Support for the BE-8 (big-endian) mode on ARMv6 and ARMv7 processors.
889 run on ARMv4 through to ARMv7 without modification.
1106 provide DMA coherent memory. With the advent of ARMv7, mapping
1118 On some of the beefier ARMv7-M machines (with DMA and write
/kernel/linux/linux-5.10/arch/arm/mach-mstar/
DKconfig2 bool "MStar/Sigmastar Armv7 SoC Support"
10 based on Armv7 cores like the Cortex A7 and share the same
Dmstarv7.c3 * Device Tree support for MStar/Sigmastar Armv7 SoCs
77 DT_MACHINE_START(MSTARV7_DT, "MStar/Sigmastar Armv7 (Device Tree)")
/kernel/linux/linux-5.10/arch/arm/mach-stm32/
DKconfig42 endif # ARMv7-M
51 endif # ARMv7-A
/kernel/linux/linux-5.10/arch/arm/mach-vexpress/
DMakefile10 CFLAGS_dcscb.o += -march=armv7-a
15 CFLAGS_tc2_pm.o += -march=armv7-a
/kernel/linux/linux-5.10/arch/arm/mach-imx/
DMakefile39 AFLAGS_headsmp.o :=-Wa,-march=armv7-a
53 AFLAGS_suspend-imx6.o :=-Wa,-march=armv7-a
58 AFLAGS_resume-imx6.o :=-Wa,-march=armv7-a
/kernel/linux/linux-5.10/arch/arm/common/
DMakefile17 AFLAGS_mcpm_head.o := -march=armv7-a
18 AFLAGS_vlock.o := -march=armv7-a
/kernel/linux/linux-5.10/arch/arm/mach-mvebu/
DMakefile4 AFLAGS_coherency_ll.o := -Wa,-march=armv7-a
5 CFLAGS_pmsu.o := -march=armv7-a
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/arm/mstar/
Dmstar,l3bridge.yaml8 title: MStar/SigmaStar Armv7 SoC l3bridge
14 MStar/SigmaStar's Armv7 SoCs have a pipeline in the interface
/kernel/linux/linux-5.10/drivers/soc/samsung/
DKconfig17 bool "Exynos ASV ARMv7-specific driver extensions" if COMPILE_TEST
33 bool "Exynos PMU ARMv7-specific driver extensions" if COMPILE_TEST
/kernel/linux/linux-5.10/Documentation/trace/coresight/
Dcoresight-cpu-debug.rst49 - ARMv8-a (ARM DDI 0487A.k) and ARMv7-a (ARM DDI 0406C.b) have different
53 but ARMv7-a defines "PCSR samples are offset by a value that depends on the
54 instruction set state". For ARMv7-a, the driver checks furthermore if CPU
56 detailed description for offset is in ARMv7-a ARM (ARM DDI 0406C.b) chapter
/kernel/liteos_a/lib/libc/musl/
DBUILD.gn46 if (LOSCFG_ARCH_ARM_VER == "armv7-a") {
76 # arch is not armv7-a
/kernel/linux/linux-5.10/arch/arm/kernel/
Dentry-v7m.S7 * Low-level vector interface routines for the ARMv7-M architecture
92 * Register switch for ARMv7-M processors.
/kernel/linux/linux-5.10/arch/arm/oprofile/
Dcommon.c42 { "armv7_cortex_a8", "arm/armv7" },
43 { "armv7_cortex_a9", "arm/armv7-ca9" },

12345678910