1 // SPDX-License-Identifier: GPL-2.0
2 /*
3 * TUSB6010 USB 2.0 OTG Dual Role controller
4 *
5 * Copyright (C) 2006 Nokia Corporation
6 * Tony Lindgren <tony@atomide.com>
7 *
8 * Notes:
9 * - Driver assumes that interface to external host (main CPU) is
10 * configured for NOR FLASH interface instead of VLYNQ serial
11 * interface.
12 */
13
14 #include <linux/module.h>
15 #include <linux/kernel.h>
16 #include <linux/errno.h>
17 #include <linux/err.h>
18 #include <linux/prefetch.h>
19 #include <linux/usb.h>
20 #include <linux/irq.h>
21 #include <linux/io.h>
22 #include <linux/device.h>
23 #include <linux/platform_device.h>
24 #include <linux/dma-mapping.h>
25 #include <linux/usb/usb_phy_generic.h>
26
27 #include "musb_core.h"
28
29 struct tusb6010_glue {
30 struct device *dev;
31 struct platform_device *musb;
32 struct platform_device *phy;
33 };
34
35 static void tusb_musb_set_vbus(struct musb *musb, int is_on);
36
37 #define TUSB_REV_MAJOR(reg_val) ((reg_val >> 4) & 0xf)
38 #define TUSB_REV_MINOR(reg_val) (reg_val & 0xf)
39
40 /*
41 * Checks the revision. We need to use the DMA register as 3.0 does not
42 * have correct versions for TUSB_PRCM_REV or TUSB_INT_CTRL_REV.
43 */
tusb_get_revision(struct musb * musb)44 static u8 tusb_get_revision(struct musb *musb)
45 {
46 void __iomem *tbase = musb->ctrl_base;
47 u32 die_id;
48 u8 rev;
49
50 rev = musb_readl(tbase, TUSB_DMA_CTRL_REV) & 0xff;
51 if (TUSB_REV_MAJOR(rev) == 3) {
52 die_id = TUSB_DIDR1_HI_CHIP_REV(musb_readl(tbase,
53 TUSB_DIDR1_HI));
54 if (die_id >= TUSB_DIDR1_HI_REV_31)
55 rev |= 1;
56 }
57
58 return rev;
59 }
60
tusb_print_revision(struct musb * musb)61 static void tusb_print_revision(struct musb *musb)
62 {
63 void __iomem *tbase = musb->ctrl_base;
64 u8 rev;
65
66 rev = musb->tusb_revision;
67
68 pr_info("tusb: %s%i.%i %s%i.%i %s%i.%i %s%i.%i %s%i %s%i.%i\n",
69 "prcm",
70 TUSB_REV_MAJOR(musb_readl(tbase, TUSB_PRCM_REV)),
71 TUSB_REV_MINOR(musb_readl(tbase, TUSB_PRCM_REV)),
72 "int",
73 TUSB_REV_MAJOR(musb_readl(tbase, TUSB_INT_CTRL_REV)),
74 TUSB_REV_MINOR(musb_readl(tbase, TUSB_INT_CTRL_REV)),
75 "gpio",
76 TUSB_REV_MAJOR(musb_readl(tbase, TUSB_GPIO_REV)),
77 TUSB_REV_MINOR(musb_readl(tbase, TUSB_GPIO_REV)),
78 "dma",
79 TUSB_REV_MAJOR(musb_readl(tbase, TUSB_DMA_CTRL_REV)),
80 TUSB_REV_MINOR(musb_readl(tbase, TUSB_DMA_CTRL_REV)),
81 "dieid",
82 TUSB_DIDR1_HI_CHIP_REV(musb_readl(tbase, TUSB_DIDR1_HI)),
83 "rev",
84 TUSB_REV_MAJOR(rev), TUSB_REV_MINOR(rev));
85 }
86
87 #define WBUS_QUIRK_MASK (TUSB_PHY_OTG_CTRL_TESTM2 | TUSB_PHY_OTG_CTRL_TESTM1 \
88 | TUSB_PHY_OTG_CTRL_TESTM0)
89
90 /*
91 * Workaround for spontaneous WBUS wake-up issue #2 for tusb3.0.
92 * Disables power detection in PHY for the duration of idle.
93 */
tusb_wbus_quirk(struct musb * musb,int enabled)94 static void tusb_wbus_quirk(struct musb *musb, int enabled)
95 {
96 void __iomem *tbase = musb->ctrl_base;
97 static u32 phy_otg_ctrl, phy_otg_ena;
98 u32 tmp;
99
100 if (enabled) {
101 phy_otg_ctrl = musb_readl(tbase, TUSB_PHY_OTG_CTRL);
102 phy_otg_ena = musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE);
103 tmp = TUSB_PHY_OTG_CTRL_WRPROTECT
104 | phy_otg_ena | WBUS_QUIRK_MASK;
105 musb_writel(tbase, TUSB_PHY_OTG_CTRL, tmp);
106 tmp = phy_otg_ena & ~WBUS_QUIRK_MASK;
107 tmp |= TUSB_PHY_OTG_CTRL_WRPROTECT | TUSB_PHY_OTG_CTRL_TESTM2;
108 musb_writel(tbase, TUSB_PHY_OTG_CTRL_ENABLE, tmp);
109 dev_dbg(musb->controller, "Enabled tusb wbus quirk ctrl %08x ena %08x\n",
110 musb_readl(tbase, TUSB_PHY_OTG_CTRL),
111 musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE));
112 } else if (musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE)
113 & TUSB_PHY_OTG_CTRL_TESTM2) {
114 tmp = TUSB_PHY_OTG_CTRL_WRPROTECT | phy_otg_ctrl;
115 musb_writel(tbase, TUSB_PHY_OTG_CTRL, tmp);
116 tmp = TUSB_PHY_OTG_CTRL_WRPROTECT | phy_otg_ena;
117 musb_writel(tbase, TUSB_PHY_OTG_CTRL_ENABLE, tmp);
118 dev_dbg(musb->controller, "Disabled tusb wbus quirk ctrl %08x ena %08x\n",
119 musb_readl(tbase, TUSB_PHY_OTG_CTRL),
120 musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE));
121 phy_otg_ctrl = 0;
122 phy_otg_ena = 0;
123 }
124 }
125
tusb_fifo_offset(u8 epnum)126 static u32 tusb_fifo_offset(u8 epnum)
127 {
128 return 0x200 + (epnum * 0x20);
129 }
130
tusb_ep_offset(u8 epnum,u16 offset)131 static u32 tusb_ep_offset(u8 epnum, u16 offset)
132 {
133 return 0x10 + offset;
134 }
135
136 /* TUSB mapping: "flat" plus ep0 special cases */
tusb_ep_select(void __iomem * mbase,u8 epnum)137 static void tusb_ep_select(void __iomem *mbase, u8 epnum)
138 {
139 musb_writeb(mbase, MUSB_INDEX, epnum);
140 }
141
142 /*
143 * TUSB6010 doesn't allow 8-bit access; 16-bit access is the minimum.
144 */
tusb_readb(void __iomem * addr,u32 offset)145 static u8 tusb_readb(void __iomem *addr, u32 offset)
146 {
147 u16 tmp;
148 u8 val;
149
150 tmp = __raw_readw(addr + (offset & ~1));
151 if (offset & 1)
152 val = (tmp >> 8);
153 else
154 val = tmp & 0xff;
155
156 return val;
157 }
158
tusb_writeb(void __iomem * addr,u32 offset,u8 data)159 static void tusb_writeb(void __iomem *addr, u32 offset, u8 data)
160 {
161 u16 tmp;
162
163 tmp = __raw_readw(addr + (offset & ~1));
164 if (offset & 1)
165 tmp = (data << 8) | (tmp & 0xff);
166 else
167 tmp = (tmp & 0xff00) | data;
168
169 __raw_writew(tmp, addr + (offset & ~1));
170 }
171
172 /*
173 * TUSB 6010 may use a parallel bus that doesn't support byte ops;
174 * so both loading and unloading FIFOs need explicit byte counts.
175 */
176
177 static inline void
tusb_fifo_write_unaligned(void __iomem * fifo,const u8 * buf,u16 len)178 tusb_fifo_write_unaligned(void __iomem *fifo, const u8 *buf, u16 len)
179 {
180 u32 val;
181 int i;
182
183 if (len > 4) {
184 for (i = 0; i < (len >> 2); i++) {
185 memcpy(&val, buf, 4);
186 musb_writel(fifo, 0, val);
187 buf += 4;
188 }
189 len %= 4;
190 }
191 if (len > 0) {
192 /* Write the rest 1 - 3 bytes to FIFO */
193 val = 0;
194 memcpy(&val, buf, len);
195 musb_writel(fifo, 0, val);
196 }
197 }
198
tusb_fifo_read_unaligned(void __iomem * fifo,void * buf,u16 len)199 static inline void tusb_fifo_read_unaligned(void __iomem *fifo,
200 void *buf, u16 len)
201 {
202 u32 val;
203 int i;
204
205 if (len > 4) {
206 for (i = 0; i < (len >> 2); i++) {
207 val = musb_readl(fifo, 0);
208 memcpy(buf, &val, 4);
209 buf += 4;
210 }
211 len %= 4;
212 }
213 if (len > 0) {
214 /* Read the rest 1 - 3 bytes from FIFO */
215 val = musb_readl(fifo, 0);
216 memcpy(buf, &val, len);
217 }
218 }
219
tusb_write_fifo(struct musb_hw_ep * hw_ep,u16 len,const u8 * buf)220 static void tusb_write_fifo(struct musb_hw_ep *hw_ep, u16 len, const u8 *buf)
221 {
222 struct musb *musb = hw_ep->musb;
223 void __iomem *ep_conf = hw_ep->conf;
224 void __iomem *fifo = hw_ep->fifo;
225 u8 epnum = hw_ep->epnum;
226
227 prefetch(buf);
228
229 dev_dbg(musb->controller, "%cX ep%d fifo %p count %d buf %p\n",
230 'T', epnum, fifo, len, buf);
231
232 if (epnum)
233 musb_writel(ep_conf, TUSB_EP_TX_OFFSET,
234 TUSB_EP_CONFIG_XFR_SIZE(len));
235 else
236 musb_writel(ep_conf, 0, TUSB_EP0_CONFIG_DIR_TX |
237 TUSB_EP0_CONFIG_XFR_SIZE(len));
238
239 if (likely((0x01 & (unsigned long) buf) == 0)) {
240
241 /* Best case is 32bit-aligned destination address */
242 if ((0x02 & (unsigned long) buf) == 0) {
243 if (len >= 4) {
244 iowrite32_rep(fifo, buf, len >> 2);
245 buf += (len & ~0x03);
246 len &= 0x03;
247 }
248 } else {
249 if (len >= 2) {
250 u32 val;
251 int i;
252
253 /* Cannot use writesw, fifo is 32-bit */
254 for (i = 0; i < (len >> 2); i++) {
255 val = (u32)(*(u16 *)buf);
256 buf += 2;
257 val |= (*(u16 *)buf) << 16;
258 buf += 2;
259 musb_writel(fifo, 0, val);
260 }
261 len &= 0x03;
262 }
263 }
264 }
265
266 if (len > 0)
267 tusb_fifo_write_unaligned(fifo, buf, len);
268 }
269
tusb_read_fifo(struct musb_hw_ep * hw_ep,u16 len,u8 * buf)270 static void tusb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *buf)
271 {
272 struct musb *musb = hw_ep->musb;
273 void __iomem *ep_conf = hw_ep->conf;
274 void __iomem *fifo = hw_ep->fifo;
275 u8 epnum = hw_ep->epnum;
276
277 dev_dbg(musb->controller, "%cX ep%d fifo %p count %d buf %p\n",
278 'R', epnum, fifo, len, buf);
279
280 if (epnum)
281 musb_writel(ep_conf, TUSB_EP_RX_OFFSET,
282 TUSB_EP_CONFIG_XFR_SIZE(len));
283 else
284 musb_writel(ep_conf, 0, TUSB_EP0_CONFIG_XFR_SIZE(len));
285
286 if (likely((0x01 & (unsigned long) buf) == 0)) {
287
288 /* Best case is 32bit-aligned destination address */
289 if ((0x02 & (unsigned long) buf) == 0) {
290 if (len >= 4) {
291 ioread32_rep(fifo, buf, len >> 2);
292 buf += (len & ~0x03);
293 len &= 0x03;
294 }
295 } else {
296 if (len >= 2) {
297 u32 val;
298 int i;
299
300 /* Cannot use readsw, fifo is 32-bit */
301 for (i = 0; i < (len >> 2); i++) {
302 val = musb_readl(fifo, 0);
303 *(u16 *)buf = (u16)(val & 0xffff);
304 buf += 2;
305 *(u16 *)buf = (u16)(val >> 16);
306 buf += 2;
307 }
308 len &= 0x03;
309 }
310 }
311 }
312
313 if (len > 0)
314 tusb_fifo_read_unaligned(fifo, buf, len);
315 }
316
317 static struct musb *the_musb;
318
319 /* This is used by gadget drivers, and OTG transceiver logic, allowing
320 * at most mA current to be drawn from VBUS during a Default-B session
321 * (that is, while VBUS exceeds 4.4V). In Default-A (including pure host
322 * mode), or low power Default-B sessions, something else supplies power.
323 * Caller must take care of locking.
324 */
tusb_draw_power(struct usb_phy * x,unsigned mA)325 static int tusb_draw_power(struct usb_phy *x, unsigned mA)
326 {
327 struct musb *musb = the_musb;
328 void __iomem *tbase = musb->ctrl_base;
329 u32 reg;
330
331 /* tps65030 seems to consume max 100mA, with maybe 60mA available
332 * (measured on one board) for things other than tps and tusb.
333 *
334 * Boards sharing the CPU clock with CLKIN will need to prevent
335 * certain idle sleep states while the USB link is active.
336 *
337 * REVISIT we could use VBUS to supply only _one_ of { 1.5V, 3.3V }.
338 * The actual current usage would be very board-specific. For now,
339 * it's simpler to just use an aggregate (also board-specific).
340 */
341 if (x->otg->default_a || mA < (musb->min_power << 1))
342 mA = 0;
343
344 reg = musb_readl(tbase, TUSB_PRCM_MNGMT);
345 if (mA) {
346 musb->is_bus_powered = 1;
347 reg |= TUSB_PRCM_MNGMT_15_SW_EN | TUSB_PRCM_MNGMT_33_SW_EN;
348 } else {
349 musb->is_bus_powered = 0;
350 reg &= ~(TUSB_PRCM_MNGMT_15_SW_EN | TUSB_PRCM_MNGMT_33_SW_EN);
351 }
352 musb_writel(tbase, TUSB_PRCM_MNGMT, reg);
353
354 dev_dbg(musb->controller, "draw max %d mA VBUS\n", mA);
355 return 0;
356 }
357
358 /* workaround for issue 13: change clock during chip idle
359 * (to be fixed in rev3 silicon) ... symptoms include disconnect
360 * or looping suspend/resume cycles
361 */
tusb_set_clock_source(struct musb * musb,unsigned mode)362 static void tusb_set_clock_source(struct musb *musb, unsigned mode)
363 {
364 void __iomem *tbase = musb->ctrl_base;
365 u32 reg;
366
367 reg = musb_readl(tbase, TUSB_PRCM_CONF);
368 reg &= ~TUSB_PRCM_CONF_SYS_CLKSEL(0x3);
369
370 /* 0 = refclk (clkin, XI)
371 * 1 = PHY 60 MHz (internal PLL)
372 * 2 = not supported
373 * 3 = what?
374 */
375 if (mode > 0)
376 reg |= TUSB_PRCM_CONF_SYS_CLKSEL(mode & 0x3);
377
378 musb_writel(tbase, TUSB_PRCM_CONF, reg);
379
380 /* FIXME tusb6010_platform_retime(mode == 0); */
381 }
382
383 /*
384 * Idle TUSB6010 until next wake-up event; NOR access always wakes.
385 * Other code ensures that we idle unless we're connected _and_ the
386 * USB link is not suspended ... and tells us the relevant wakeup
387 * events. SW_EN for voltage is handled separately.
388 */
tusb_allow_idle(struct musb * musb,u32 wakeup_enables)389 static void tusb_allow_idle(struct musb *musb, u32 wakeup_enables)
390 {
391 void __iomem *tbase = musb->ctrl_base;
392 u32 reg;
393
394 if ((wakeup_enables & TUSB_PRCM_WBUS)
395 && (musb->tusb_revision == TUSB_REV_30))
396 tusb_wbus_quirk(musb, 1);
397
398 tusb_set_clock_source(musb, 0);
399
400 wakeup_enables |= TUSB_PRCM_WNORCS;
401 musb_writel(tbase, TUSB_PRCM_WAKEUP_MASK, ~wakeup_enables);
402
403 /* REVISIT writeup of WID implies that if WID set and ID is grounded,
404 * TUSB_PHY_OTG_CTRL.TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP must be cleared.
405 * Presumably that's mostly to save power, hence WID is immaterial ...
406 */
407
408 reg = musb_readl(tbase, TUSB_PRCM_MNGMT);
409 /* issue 4: when driving vbus, use hipower (vbus_det) comparator */
410 if (is_host_active(musb)) {
411 reg |= TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN;
412 reg &= ~TUSB_PRCM_MNGMT_OTG_SESS_END_EN;
413 } else {
414 reg |= TUSB_PRCM_MNGMT_OTG_SESS_END_EN;
415 reg &= ~TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN;
416 }
417 reg |= TUSB_PRCM_MNGMT_PM_IDLE | TUSB_PRCM_MNGMT_DEV_IDLE;
418 musb_writel(tbase, TUSB_PRCM_MNGMT, reg);
419
420 dev_dbg(musb->controller, "idle, wake on %02x\n", wakeup_enables);
421 }
422
423 /*
424 * Updates cable VBUS status. Caller must take care of locking.
425 */
tusb_musb_vbus_status(struct musb * musb)426 static int tusb_musb_vbus_status(struct musb *musb)
427 {
428 void __iomem *tbase = musb->ctrl_base;
429 u32 otg_stat, prcm_mngmt;
430 int ret = 0;
431
432 otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
433 prcm_mngmt = musb_readl(tbase, TUSB_PRCM_MNGMT);
434
435 /* Temporarily enable VBUS detection if it was disabled for
436 * suspend mode. Unless it's enabled otg_stat and devctl will
437 * not show correct VBUS state.
438 */
439 if (!(prcm_mngmt & TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN)) {
440 u32 tmp = prcm_mngmt;
441 tmp |= TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN;
442 musb_writel(tbase, TUSB_PRCM_MNGMT, tmp);
443 otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
444 musb_writel(tbase, TUSB_PRCM_MNGMT, prcm_mngmt);
445 }
446
447 if (otg_stat & TUSB_DEV_OTG_STAT_VBUS_VALID)
448 ret = 1;
449
450 return ret;
451 }
452
musb_do_idle(struct timer_list * t)453 static void musb_do_idle(struct timer_list *t)
454 {
455 struct musb *musb = from_timer(musb, t, dev_timer);
456 unsigned long flags;
457
458 spin_lock_irqsave(&musb->lock, flags);
459
460 switch (musb->xceiv->otg->state) {
461 case OTG_STATE_A_WAIT_BCON:
462 if ((musb->a_wait_bcon != 0)
463 && (musb->idle_timeout == 0
464 || time_after(jiffies, musb->idle_timeout))) {
465 dev_dbg(musb->controller, "Nothing connected %s, turning off VBUS\n",
466 usb_otg_state_string(musb->xceiv->otg->state));
467 }
468 fallthrough;
469 case OTG_STATE_A_IDLE:
470 tusb_musb_set_vbus(musb, 0);
471 default:
472 break;
473 }
474
475 if (!musb->is_active) {
476 u32 wakeups;
477
478 /* wait until hub_wq handles port change status */
479 if (is_host_active(musb) && (musb->port1_status >> 16))
480 goto done;
481
482 if (!musb->gadget_driver) {
483 wakeups = 0;
484 } else {
485 wakeups = TUSB_PRCM_WHOSTDISCON
486 | TUSB_PRCM_WBUS
487 | TUSB_PRCM_WVBUS;
488 wakeups |= TUSB_PRCM_WID;
489 }
490 tusb_allow_idle(musb, wakeups);
491 }
492 done:
493 spin_unlock_irqrestore(&musb->lock, flags);
494 }
495
496 /*
497 * Maybe put TUSB6010 into idle mode mode depending on USB link status,
498 * like "disconnected" or "suspended". We'll be woken out of it by
499 * connect, resume, or disconnect.
500 *
501 * Needs to be called as the last function everywhere where there is
502 * register access to TUSB6010 because of NOR flash wake-up.
503 * Caller should own controller spinlock.
504 *
505 * Delay because peripheral enables D+ pullup 3msec after SE0, and
506 * we don't want to treat that full speed J as a wakeup event.
507 * ... peripherals must draw only suspend current after 10 msec.
508 */
tusb_musb_try_idle(struct musb * musb,unsigned long timeout)509 static void tusb_musb_try_idle(struct musb *musb, unsigned long timeout)
510 {
511 unsigned long default_timeout = jiffies + msecs_to_jiffies(3);
512 static unsigned long last_timer;
513
514 if (timeout == 0)
515 timeout = default_timeout;
516
517 /* Never idle if active, or when VBUS timeout is not set as host */
518 if (musb->is_active || ((musb->a_wait_bcon == 0)
519 && (musb->xceiv->otg->state == OTG_STATE_A_WAIT_BCON))) {
520 dev_dbg(musb->controller, "%s active, deleting timer\n",
521 usb_otg_state_string(musb->xceiv->otg->state));
522 del_timer(&musb->dev_timer);
523 last_timer = jiffies;
524 return;
525 }
526
527 if (time_after(last_timer, timeout)) {
528 if (!timer_pending(&musb->dev_timer))
529 last_timer = timeout;
530 else {
531 dev_dbg(musb->controller, "Longer idle timer already pending, ignoring\n");
532 return;
533 }
534 }
535 last_timer = timeout;
536
537 dev_dbg(musb->controller, "%s inactive, for idle timer for %lu ms\n",
538 usb_otg_state_string(musb->xceiv->otg->state),
539 (unsigned long)jiffies_to_msecs(timeout - jiffies));
540 mod_timer(&musb->dev_timer, timeout);
541 }
542
543 /* ticks of 60 MHz clock */
544 #define DEVCLOCK 60000000
545 #define OTG_TIMER_MS(msecs) ((msecs) \
546 ? (TUSB_DEV_OTG_TIMER_VAL((DEVCLOCK/1000)*(msecs)) \
547 | TUSB_DEV_OTG_TIMER_ENABLE) \
548 : 0)
549
tusb_musb_set_vbus(struct musb * musb,int is_on)550 static void tusb_musb_set_vbus(struct musb *musb, int is_on)
551 {
552 void __iomem *tbase = musb->ctrl_base;
553 u32 conf, prcm, timer;
554 u8 devctl;
555 struct usb_otg *otg = musb->xceiv->otg;
556
557 /* HDRC controls CPEN, but beware current surges during device
558 * connect. They can trigger transient overcurrent conditions
559 * that must be ignored.
560 */
561
562 prcm = musb_readl(tbase, TUSB_PRCM_MNGMT);
563 conf = musb_readl(tbase, TUSB_DEV_CONF);
564 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
565
566 if (is_on) {
567 timer = OTG_TIMER_MS(OTG_TIME_A_WAIT_VRISE);
568 otg->default_a = 1;
569 musb->xceiv->otg->state = OTG_STATE_A_WAIT_VRISE;
570 devctl |= MUSB_DEVCTL_SESSION;
571
572 conf |= TUSB_DEV_CONF_USB_HOST_MODE;
573 MUSB_HST_MODE(musb);
574 } else {
575 u32 otg_stat;
576
577 timer = 0;
578
579 /* If ID pin is grounded, we want to be a_idle */
580 otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
581 if (!(otg_stat & TUSB_DEV_OTG_STAT_ID_STATUS)) {
582 switch (musb->xceiv->otg->state) {
583 case OTG_STATE_A_WAIT_VRISE:
584 case OTG_STATE_A_WAIT_BCON:
585 musb->xceiv->otg->state = OTG_STATE_A_WAIT_VFALL;
586 break;
587 case OTG_STATE_A_WAIT_VFALL:
588 musb->xceiv->otg->state = OTG_STATE_A_IDLE;
589 break;
590 default:
591 musb->xceiv->otg->state = OTG_STATE_A_IDLE;
592 }
593 musb->is_active = 0;
594 otg->default_a = 1;
595 MUSB_HST_MODE(musb);
596 } else {
597 musb->is_active = 0;
598 otg->default_a = 0;
599 musb->xceiv->otg->state = OTG_STATE_B_IDLE;
600 MUSB_DEV_MODE(musb);
601 }
602
603 devctl &= ~MUSB_DEVCTL_SESSION;
604 conf &= ~TUSB_DEV_CONF_USB_HOST_MODE;
605 }
606 prcm &= ~(TUSB_PRCM_MNGMT_15_SW_EN | TUSB_PRCM_MNGMT_33_SW_EN);
607
608 musb_writel(tbase, TUSB_PRCM_MNGMT, prcm);
609 musb_writel(tbase, TUSB_DEV_OTG_TIMER, timer);
610 musb_writel(tbase, TUSB_DEV_CONF, conf);
611 musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
612
613 dev_dbg(musb->controller, "VBUS %s, devctl %02x otg %3x conf %08x prcm %08x\n",
614 usb_otg_state_string(musb->xceiv->otg->state),
615 musb_readb(musb->mregs, MUSB_DEVCTL),
616 musb_readl(tbase, TUSB_DEV_OTG_STAT),
617 conf, prcm);
618 }
619
620 /*
621 * Sets the mode to OTG, peripheral or host by changing the ID detection.
622 * Caller must take care of locking.
623 *
624 * Note that if a mini-A cable is plugged in the ID line will stay down as
625 * the weak ID pull-up is not able to pull the ID up.
626 */
tusb_musb_set_mode(struct musb * musb,u8 musb_mode)627 static int tusb_musb_set_mode(struct musb *musb, u8 musb_mode)
628 {
629 void __iomem *tbase = musb->ctrl_base;
630 u32 otg_stat, phy_otg_ctrl, phy_otg_ena, dev_conf;
631
632 otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
633 phy_otg_ctrl = musb_readl(tbase, TUSB_PHY_OTG_CTRL);
634 phy_otg_ena = musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE);
635 dev_conf = musb_readl(tbase, TUSB_DEV_CONF);
636
637 switch (musb_mode) {
638
639 case MUSB_HOST: /* Disable PHY ID detect, ground ID */
640 phy_otg_ctrl &= ~TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
641 phy_otg_ena |= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
642 dev_conf |= TUSB_DEV_CONF_ID_SEL;
643 dev_conf &= ~TUSB_DEV_CONF_SOFT_ID;
644 break;
645 case MUSB_PERIPHERAL: /* Disable PHY ID detect, keep ID pull-up on */
646 phy_otg_ctrl |= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
647 phy_otg_ena |= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
648 dev_conf |= (TUSB_DEV_CONF_ID_SEL | TUSB_DEV_CONF_SOFT_ID);
649 break;
650 case MUSB_OTG: /* Use PHY ID detection */
651 phy_otg_ctrl |= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
652 phy_otg_ena |= TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
653 dev_conf &= ~(TUSB_DEV_CONF_ID_SEL | TUSB_DEV_CONF_SOFT_ID);
654 break;
655
656 default:
657 dev_dbg(musb->controller, "Trying to set mode %i\n", musb_mode);
658 return -EINVAL;
659 }
660
661 musb_writel(tbase, TUSB_PHY_OTG_CTRL,
662 TUSB_PHY_OTG_CTRL_WRPROTECT | phy_otg_ctrl);
663 musb_writel(tbase, TUSB_PHY_OTG_CTRL_ENABLE,
664 TUSB_PHY_OTG_CTRL_WRPROTECT | phy_otg_ena);
665 musb_writel(tbase, TUSB_DEV_CONF, dev_conf);
666
667 otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
668 if ((musb_mode == MUSB_PERIPHERAL) &&
669 !(otg_stat & TUSB_DEV_OTG_STAT_ID_STATUS))
670 INFO("Cannot be peripheral with mini-A cable "
671 "otg_stat: %08x\n", otg_stat);
672
673 return 0;
674 }
675
676 static inline unsigned long
tusb_otg_ints(struct musb * musb,u32 int_src,void __iomem * tbase)677 tusb_otg_ints(struct musb *musb, u32 int_src, void __iomem *tbase)
678 {
679 u32 otg_stat = musb_readl(tbase, TUSB_DEV_OTG_STAT);
680 unsigned long idle_timeout = 0;
681 struct usb_otg *otg = musb->xceiv->otg;
682
683 /* ID pin */
684 if ((int_src & TUSB_INT_SRC_ID_STATUS_CHNG)) {
685 int default_a;
686
687 default_a = !(otg_stat & TUSB_DEV_OTG_STAT_ID_STATUS);
688 dev_dbg(musb->controller, "Default-%c\n", default_a ? 'A' : 'B');
689 otg->default_a = default_a;
690 tusb_musb_set_vbus(musb, default_a);
691
692 /* Don't allow idling immediately */
693 if (default_a)
694 idle_timeout = jiffies + (HZ * 3);
695 }
696
697 /* VBUS state change */
698 if (int_src & TUSB_INT_SRC_VBUS_SENSE_CHNG) {
699
700 /* B-dev state machine: no vbus ~= disconnect */
701 if (!otg->default_a) {
702 /* ? musb_root_disconnect(musb); */
703 musb->port1_status &=
704 ~(USB_PORT_STAT_CONNECTION
705 | USB_PORT_STAT_ENABLE
706 | USB_PORT_STAT_LOW_SPEED
707 | USB_PORT_STAT_HIGH_SPEED
708 | USB_PORT_STAT_TEST
709 );
710
711 if (otg_stat & TUSB_DEV_OTG_STAT_SESS_END) {
712 dev_dbg(musb->controller, "Forcing disconnect (no interrupt)\n");
713 if (musb->xceiv->otg->state != OTG_STATE_B_IDLE) {
714 /* INTR_DISCONNECT can hide... */
715 musb->xceiv->otg->state = OTG_STATE_B_IDLE;
716 musb->int_usb |= MUSB_INTR_DISCONNECT;
717 }
718 musb->is_active = 0;
719 }
720 dev_dbg(musb->controller, "vbus change, %s, otg %03x\n",
721 usb_otg_state_string(musb->xceiv->otg->state), otg_stat);
722 idle_timeout = jiffies + (1 * HZ);
723 schedule_delayed_work(&musb->irq_work, 0);
724
725 } else /* A-dev state machine */ {
726 dev_dbg(musb->controller, "vbus change, %s, otg %03x\n",
727 usb_otg_state_string(musb->xceiv->otg->state), otg_stat);
728
729 switch (musb->xceiv->otg->state) {
730 case OTG_STATE_A_IDLE:
731 dev_dbg(musb->controller, "Got SRP, turning on VBUS\n");
732 musb_platform_set_vbus(musb, 1);
733
734 /* CONNECT can wake if a_wait_bcon is set */
735 if (musb->a_wait_bcon != 0)
736 musb->is_active = 0;
737 else
738 musb->is_active = 1;
739
740 /*
741 * OPT FS A TD.4.6 needs few seconds for
742 * A_WAIT_VRISE
743 */
744 idle_timeout = jiffies + (2 * HZ);
745
746 break;
747 case OTG_STATE_A_WAIT_VRISE:
748 /* ignore; A-session-valid < VBUS_VALID/2,
749 * we monitor this with the timer
750 */
751 break;
752 case OTG_STATE_A_WAIT_VFALL:
753 /* REVISIT this irq triggers during short
754 * spikes caused by enumeration ...
755 */
756 if (musb->vbuserr_retry) {
757 musb->vbuserr_retry--;
758 tusb_musb_set_vbus(musb, 1);
759 } else {
760 musb->vbuserr_retry
761 = VBUSERR_RETRY_COUNT;
762 tusb_musb_set_vbus(musb, 0);
763 }
764 break;
765 default:
766 break;
767 }
768 }
769 }
770
771 /* OTG timer expiration */
772 if (int_src & TUSB_INT_SRC_OTG_TIMEOUT) {
773 u8 devctl;
774
775 dev_dbg(musb->controller, "%s timer, %03x\n",
776 usb_otg_state_string(musb->xceiv->otg->state), otg_stat);
777
778 switch (musb->xceiv->otg->state) {
779 case OTG_STATE_A_WAIT_VRISE:
780 /* VBUS has probably been valid for a while now,
781 * but may well have bounced out of range a bit
782 */
783 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
784 if (otg_stat & TUSB_DEV_OTG_STAT_VBUS_VALID) {
785 if ((devctl & MUSB_DEVCTL_VBUS)
786 != MUSB_DEVCTL_VBUS) {
787 dev_dbg(musb->controller, "devctl %02x\n", devctl);
788 break;
789 }
790 musb->xceiv->otg->state = OTG_STATE_A_WAIT_BCON;
791 musb->is_active = 0;
792 idle_timeout = jiffies
793 + msecs_to_jiffies(musb->a_wait_bcon);
794 } else {
795 /* REVISIT report overcurrent to hub? */
796 ERR("vbus too slow, devctl %02x\n", devctl);
797 tusb_musb_set_vbus(musb, 0);
798 }
799 break;
800 case OTG_STATE_A_WAIT_BCON:
801 if (musb->a_wait_bcon != 0)
802 idle_timeout = jiffies
803 + msecs_to_jiffies(musb->a_wait_bcon);
804 break;
805 case OTG_STATE_A_SUSPEND:
806 break;
807 case OTG_STATE_B_WAIT_ACON:
808 break;
809 default:
810 break;
811 }
812 }
813 schedule_delayed_work(&musb->irq_work, 0);
814
815 return idle_timeout;
816 }
817
tusb_musb_interrupt(int irq,void * __hci)818 static irqreturn_t tusb_musb_interrupt(int irq, void *__hci)
819 {
820 struct musb *musb = __hci;
821 void __iomem *tbase = musb->ctrl_base;
822 unsigned long flags, idle_timeout = 0;
823 u32 int_mask, int_src;
824
825 spin_lock_irqsave(&musb->lock, flags);
826
827 /* Mask all interrupts to allow using both edge and level GPIO irq */
828 int_mask = musb_readl(tbase, TUSB_INT_MASK);
829 musb_writel(tbase, TUSB_INT_MASK, ~TUSB_INT_MASK_RESERVED_BITS);
830
831 int_src = musb_readl(tbase, TUSB_INT_SRC) & ~TUSB_INT_SRC_RESERVED_BITS;
832 dev_dbg(musb->controller, "TUSB IRQ %08x\n", int_src);
833
834 musb->int_usb = (u8) int_src;
835
836 /* Acknowledge wake-up source interrupts */
837 if (int_src & TUSB_INT_SRC_DEV_WAKEUP) {
838 u32 reg;
839 u32 i;
840
841 if (musb->tusb_revision == TUSB_REV_30)
842 tusb_wbus_quirk(musb, 0);
843
844 /* there are issues re-locking the PLL on wakeup ... */
845
846 /* work around issue 8 */
847 for (i = 0xf7f7f7; i > 0xf7f7f7 - 1000; i--) {
848 musb_writel(tbase, TUSB_SCRATCH_PAD, 0);
849 musb_writel(tbase, TUSB_SCRATCH_PAD, i);
850 reg = musb_readl(tbase, TUSB_SCRATCH_PAD);
851 if (reg == i)
852 break;
853 dev_dbg(musb->controller, "TUSB NOR not ready\n");
854 }
855
856 /* work around issue 13 (2nd half) */
857 tusb_set_clock_source(musb, 1);
858
859 reg = musb_readl(tbase, TUSB_PRCM_WAKEUP_SOURCE);
860 musb_writel(tbase, TUSB_PRCM_WAKEUP_CLEAR, reg);
861 if (reg & ~TUSB_PRCM_WNORCS) {
862 musb->is_active = 1;
863 schedule_delayed_work(&musb->irq_work, 0);
864 }
865 dev_dbg(musb->controller, "wake %sactive %02x\n",
866 musb->is_active ? "" : "in", reg);
867
868 /* REVISIT host side TUSB_PRCM_WHOSTDISCON, TUSB_PRCM_WBUS */
869 }
870
871 if (int_src & TUSB_INT_SRC_USB_IP_CONN)
872 del_timer(&musb->dev_timer);
873
874 /* OTG state change reports (annoyingly) not issued by Mentor core */
875 if (int_src & (TUSB_INT_SRC_VBUS_SENSE_CHNG
876 | TUSB_INT_SRC_OTG_TIMEOUT
877 | TUSB_INT_SRC_ID_STATUS_CHNG))
878 idle_timeout = tusb_otg_ints(musb, int_src, tbase);
879
880 /*
881 * Just clear the DMA interrupt if it comes as the completion for both
882 * TX and RX is handled by the DMA callback in tusb6010_omap
883 */
884 if ((int_src & TUSB_INT_SRC_TXRX_DMA_DONE)) {
885 u32 dma_src = musb_readl(tbase, TUSB_DMA_INT_SRC);
886
887 dev_dbg(musb->controller, "DMA IRQ %08x\n", dma_src);
888 musb_writel(tbase, TUSB_DMA_INT_CLEAR, dma_src);
889 }
890
891 /* EP interrupts. In OCP mode tusb6010 mirrors the MUSB interrupts */
892 if (int_src & (TUSB_INT_SRC_USB_IP_TX | TUSB_INT_SRC_USB_IP_RX)) {
893 u32 musb_src = musb_readl(tbase, TUSB_USBIP_INT_SRC);
894
895 musb_writel(tbase, TUSB_USBIP_INT_CLEAR, musb_src);
896 musb->int_rx = (((musb_src >> 16) & 0xffff) << 1);
897 musb->int_tx = (musb_src & 0xffff);
898 } else {
899 musb->int_rx = 0;
900 musb->int_tx = 0;
901 }
902
903 if (int_src & (TUSB_INT_SRC_USB_IP_TX | TUSB_INT_SRC_USB_IP_RX | 0xff))
904 musb_interrupt(musb);
905
906 /* Acknowledge TUSB interrupts. Clear only non-reserved bits */
907 musb_writel(tbase, TUSB_INT_SRC_CLEAR,
908 int_src & ~TUSB_INT_MASK_RESERVED_BITS);
909
910 tusb_musb_try_idle(musb, idle_timeout);
911
912 musb_writel(tbase, TUSB_INT_MASK, int_mask);
913 spin_unlock_irqrestore(&musb->lock, flags);
914
915 return IRQ_HANDLED;
916 }
917
918 static int dma_off;
919
920 /*
921 * Enables TUSB6010. Caller must take care of locking.
922 * REVISIT:
923 * - Check what is unnecessary in MGC_HdrcStart()
924 */
tusb_musb_enable(struct musb * musb)925 static void tusb_musb_enable(struct musb *musb)
926 {
927 void __iomem *tbase = musb->ctrl_base;
928
929 /* Setup TUSB6010 main interrupt mask. Enable all interrupts except SOF.
930 * REVISIT: Enable and deal with TUSB_INT_SRC_USB_IP_SOF */
931 musb_writel(tbase, TUSB_INT_MASK, TUSB_INT_SRC_USB_IP_SOF);
932
933 /* Setup TUSB interrupt, disable DMA and GPIO interrupts */
934 musb_writel(tbase, TUSB_USBIP_INT_MASK, 0);
935 musb_writel(tbase, TUSB_DMA_INT_MASK, 0x7fffffff);
936 musb_writel(tbase, TUSB_GPIO_INT_MASK, 0x1ff);
937
938 /* Clear all subsystem interrups */
939 musb_writel(tbase, TUSB_USBIP_INT_CLEAR, 0x7fffffff);
940 musb_writel(tbase, TUSB_DMA_INT_CLEAR, 0x7fffffff);
941 musb_writel(tbase, TUSB_GPIO_INT_CLEAR, 0x1ff);
942
943 /* Acknowledge pending interrupt(s) */
944 musb_writel(tbase, TUSB_INT_SRC_CLEAR, ~TUSB_INT_MASK_RESERVED_BITS);
945
946 /* Only 0 clock cycles for minimum interrupt de-assertion time and
947 * interrupt polarity active low seems to work reliably here */
948 musb_writel(tbase, TUSB_INT_CTRL_CONF,
949 TUSB_INT_CTRL_CONF_INT_RELCYC(0));
950
951 irq_set_irq_type(musb->nIrq, IRQ_TYPE_LEVEL_LOW);
952
953 /* maybe force into the Default-A OTG state machine */
954 if (!(musb_readl(tbase, TUSB_DEV_OTG_STAT)
955 & TUSB_DEV_OTG_STAT_ID_STATUS))
956 musb_writel(tbase, TUSB_INT_SRC_SET,
957 TUSB_INT_SRC_ID_STATUS_CHNG);
958
959 if (is_dma_capable() && dma_off)
960 printk(KERN_WARNING "%s %s: dma not reactivated\n",
961 __FILE__, __func__);
962 else
963 dma_off = 1;
964 }
965
966 /*
967 * Disables TUSB6010. Caller must take care of locking.
968 */
tusb_musb_disable(struct musb * musb)969 static void tusb_musb_disable(struct musb *musb)
970 {
971 void __iomem *tbase = musb->ctrl_base;
972
973 /* FIXME stop DMA, IRQs, timers, ... */
974
975 /* disable all IRQs */
976 musb_writel(tbase, TUSB_INT_MASK, ~TUSB_INT_MASK_RESERVED_BITS);
977 musb_writel(tbase, TUSB_USBIP_INT_MASK, 0x7fffffff);
978 musb_writel(tbase, TUSB_DMA_INT_MASK, 0x7fffffff);
979 musb_writel(tbase, TUSB_GPIO_INT_MASK, 0x1ff);
980
981 del_timer(&musb->dev_timer);
982
983 if (is_dma_capable() && !dma_off) {
984 printk(KERN_WARNING "%s %s: dma still active\n",
985 __FILE__, __func__);
986 dma_off = 1;
987 }
988 }
989
990 /*
991 * Sets up TUSB6010 CPU interface specific signals and registers
992 * Note: Settings optimized for OMAP24xx
993 */
tusb_setup_cpu_interface(struct musb * musb)994 static void tusb_setup_cpu_interface(struct musb *musb)
995 {
996 void __iomem *tbase = musb->ctrl_base;
997
998 /*
999 * Disable GPIO[5:0] pullups (used as output DMA requests)
1000 * Don't disable GPIO[7:6] as they are needed for wake-up.
1001 */
1002 musb_writel(tbase, TUSB_PULLUP_1_CTRL, 0x0000003F);
1003
1004 /* Disable all pullups on NOR IF, DMAREQ0 and DMAREQ1 */
1005 musb_writel(tbase, TUSB_PULLUP_2_CTRL, 0x01FFFFFF);
1006
1007 /* Turn GPIO[5:0] to DMAREQ[5:0] signals */
1008 musb_writel(tbase, TUSB_GPIO_CONF, TUSB_GPIO_CONF_DMAREQ(0x3f));
1009
1010 /* Burst size 16x16 bits, all six DMA requests enabled, DMA request
1011 * de-assertion time 2 system clocks p 62 */
1012 musb_writel(tbase, TUSB_DMA_REQ_CONF,
1013 TUSB_DMA_REQ_CONF_BURST_SIZE(2) |
1014 TUSB_DMA_REQ_CONF_DMA_REQ_EN(0x3f) |
1015 TUSB_DMA_REQ_CONF_DMA_REQ_ASSER(2));
1016
1017 /* Set 0 wait count for synchronous burst access */
1018 musb_writel(tbase, TUSB_WAIT_COUNT, 1);
1019 }
1020
tusb_musb_start(struct musb * musb)1021 static int tusb_musb_start(struct musb *musb)
1022 {
1023 void __iomem *tbase = musb->ctrl_base;
1024 int ret = 0;
1025 unsigned long flags;
1026 u32 reg;
1027
1028 if (musb->board_set_power)
1029 ret = musb->board_set_power(1);
1030 if (ret != 0) {
1031 printk(KERN_ERR "tusb: Cannot enable TUSB6010\n");
1032 return ret;
1033 }
1034
1035 spin_lock_irqsave(&musb->lock, flags);
1036
1037 if (musb_readl(tbase, TUSB_PROD_TEST_RESET) !=
1038 TUSB_PROD_TEST_RESET_VAL) {
1039 printk(KERN_ERR "tusb: Unable to detect TUSB6010\n");
1040 goto err;
1041 }
1042
1043 musb->tusb_revision = tusb_get_revision(musb);
1044 tusb_print_revision(musb);
1045 if (musb->tusb_revision < 2) {
1046 printk(KERN_ERR "tusb: Unsupported TUSB6010 revision %i\n",
1047 musb->tusb_revision);
1048 goto err;
1049 }
1050
1051 /* The uint bit for "USB non-PDR interrupt enable" has to be 1 when
1052 * NOR FLASH interface is used */
1053 musb_writel(tbase, TUSB_VLYNQ_CTRL, 8);
1054
1055 /* Select PHY free running 60MHz as a system clock */
1056 tusb_set_clock_source(musb, 1);
1057
1058 /* VBus valid timer 1us, disable DFT/Debug and VLYNQ clocks for
1059 * power saving, enable VBus detect and session end comparators,
1060 * enable IDpullup, enable VBus charging */
1061 musb_writel(tbase, TUSB_PRCM_MNGMT,
1062 TUSB_PRCM_MNGMT_VBUS_VALID_TIMER(0xa) |
1063 TUSB_PRCM_MNGMT_VBUS_VALID_FLT_EN |
1064 TUSB_PRCM_MNGMT_OTG_SESS_END_EN |
1065 TUSB_PRCM_MNGMT_OTG_VBUS_DET_EN |
1066 TUSB_PRCM_MNGMT_OTG_ID_PULLUP);
1067 tusb_setup_cpu_interface(musb);
1068
1069 /* simplify: always sense/pullup ID pins, as if in OTG mode */
1070 reg = musb_readl(tbase, TUSB_PHY_OTG_CTRL_ENABLE);
1071 reg |= TUSB_PHY_OTG_CTRL_WRPROTECT | TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
1072 musb_writel(tbase, TUSB_PHY_OTG_CTRL_ENABLE, reg);
1073
1074 reg = musb_readl(tbase, TUSB_PHY_OTG_CTRL);
1075 reg |= TUSB_PHY_OTG_CTRL_WRPROTECT | TUSB_PHY_OTG_CTRL_OTG_ID_PULLUP;
1076 musb_writel(tbase, TUSB_PHY_OTG_CTRL, reg);
1077
1078 spin_unlock_irqrestore(&musb->lock, flags);
1079
1080 return 0;
1081
1082 err:
1083 spin_unlock_irqrestore(&musb->lock, flags);
1084
1085 if (musb->board_set_power)
1086 musb->board_set_power(0);
1087
1088 return -ENODEV;
1089 }
1090
tusb_musb_init(struct musb * musb)1091 static int tusb_musb_init(struct musb *musb)
1092 {
1093 struct platform_device *pdev;
1094 struct resource *mem;
1095 void __iomem *sync = NULL;
1096 int ret;
1097
1098 musb->xceiv = usb_get_phy(USB_PHY_TYPE_USB2);
1099 if (IS_ERR_OR_NULL(musb->xceiv))
1100 return -EPROBE_DEFER;
1101
1102 pdev = to_platform_device(musb->controller);
1103
1104 /* dma address for async dma */
1105 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1106 if (!mem) {
1107 pr_debug("no async dma resource?\n");
1108 ret = -ENODEV;
1109 goto done;
1110 }
1111 musb->async = mem->start;
1112
1113 /* dma address for sync dma */
1114 mem = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1115 if (!mem) {
1116 pr_debug("no sync dma resource?\n");
1117 ret = -ENODEV;
1118 goto done;
1119 }
1120 musb->sync = mem->start;
1121
1122 sync = ioremap(mem->start, resource_size(mem));
1123 if (!sync) {
1124 pr_debug("ioremap for sync failed\n");
1125 ret = -ENOMEM;
1126 goto done;
1127 }
1128 musb->sync_va = sync;
1129
1130 /* Offsets from base: VLYNQ at 0x000, MUSB regs at 0x400,
1131 * FIFOs at 0x600, TUSB at 0x800
1132 */
1133 musb->mregs += TUSB_BASE_OFFSET;
1134
1135 ret = tusb_musb_start(musb);
1136 if (ret) {
1137 printk(KERN_ERR "Could not start tusb6010 (%d)\n",
1138 ret);
1139 goto done;
1140 }
1141 musb->isr = tusb_musb_interrupt;
1142
1143 musb->xceiv->set_power = tusb_draw_power;
1144 the_musb = musb;
1145
1146 timer_setup(&musb->dev_timer, musb_do_idle, 0);
1147
1148 done:
1149 if (ret < 0) {
1150 if (sync)
1151 iounmap(sync);
1152
1153 usb_put_phy(musb->xceiv);
1154 }
1155 return ret;
1156 }
1157
tusb_musb_exit(struct musb * musb)1158 static int tusb_musb_exit(struct musb *musb)
1159 {
1160 del_timer_sync(&musb->dev_timer);
1161 the_musb = NULL;
1162
1163 if (musb->board_set_power)
1164 musb->board_set_power(0);
1165
1166 iounmap(musb->sync_va);
1167
1168 usb_put_phy(musb->xceiv);
1169 return 0;
1170 }
1171
1172 static const struct musb_platform_ops tusb_ops = {
1173 .quirks = MUSB_DMA_TUSB_OMAP | MUSB_IN_TUSB |
1174 MUSB_G_NO_SKB_RESERVE,
1175 .init = tusb_musb_init,
1176 .exit = tusb_musb_exit,
1177
1178 .ep_offset = tusb_ep_offset,
1179 .ep_select = tusb_ep_select,
1180 .fifo_offset = tusb_fifo_offset,
1181 .readb = tusb_readb,
1182 .writeb = tusb_writeb,
1183 .read_fifo = tusb_read_fifo,
1184 .write_fifo = tusb_write_fifo,
1185 #ifdef CONFIG_USB_TUSB_OMAP_DMA
1186 .dma_init = tusb_dma_controller_create,
1187 .dma_exit = tusb_dma_controller_destroy,
1188 #endif
1189 .enable = tusb_musb_enable,
1190 .disable = tusb_musb_disable,
1191
1192 .set_mode = tusb_musb_set_mode,
1193 .try_idle = tusb_musb_try_idle,
1194
1195 .vbus_status = tusb_musb_vbus_status,
1196 .set_vbus = tusb_musb_set_vbus,
1197 };
1198
1199 static const struct platform_device_info tusb_dev_info = {
1200 .name = "musb-hdrc",
1201 .id = PLATFORM_DEVID_AUTO,
1202 .dma_mask = DMA_BIT_MASK(32),
1203 };
1204
tusb_probe(struct platform_device * pdev)1205 static int tusb_probe(struct platform_device *pdev)
1206 {
1207 struct resource musb_resources[3];
1208 struct musb_hdrc_platform_data *pdata = dev_get_platdata(&pdev->dev);
1209 struct platform_device *musb;
1210 struct tusb6010_glue *glue;
1211 struct platform_device_info pinfo;
1212 int ret;
1213
1214 glue = devm_kzalloc(&pdev->dev, sizeof(*glue), GFP_KERNEL);
1215 if (!glue)
1216 return -ENOMEM;
1217
1218 glue->dev = &pdev->dev;
1219
1220 pdata->platform_ops = &tusb_ops;
1221
1222 usb_phy_generic_register();
1223 platform_set_drvdata(pdev, glue);
1224
1225 memset(musb_resources, 0x00, sizeof(*musb_resources) *
1226 ARRAY_SIZE(musb_resources));
1227
1228 musb_resources[0].name = pdev->resource[0].name;
1229 musb_resources[0].start = pdev->resource[0].start;
1230 musb_resources[0].end = pdev->resource[0].end;
1231 musb_resources[0].flags = pdev->resource[0].flags;
1232
1233 musb_resources[1].name = pdev->resource[1].name;
1234 musb_resources[1].start = pdev->resource[1].start;
1235 musb_resources[1].end = pdev->resource[1].end;
1236 musb_resources[1].flags = pdev->resource[1].flags;
1237
1238 musb_resources[2].name = pdev->resource[2].name;
1239 musb_resources[2].start = pdev->resource[2].start;
1240 musb_resources[2].end = pdev->resource[2].end;
1241 musb_resources[2].flags = pdev->resource[2].flags;
1242
1243 pinfo = tusb_dev_info;
1244 pinfo.parent = &pdev->dev;
1245 pinfo.res = musb_resources;
1246 pinfo.num_res = ARRAY_SIZE(musb_resources);
1247 pinfo.data = pdata;
1248 pinfo.size_data = sizeof(*pdata);
1249
1250 glue->musb = musb = platform_device_register_full(&pinfo);
1251 if (IS_ERR(musb)) {
1252 ret = PTR_ERR(musb);
1253 dev_err(&pdev->dev, "failed to register musb device: %d\n", ret);
1254 return ret;
1255 }
1256
1257 return 0;
1258 }
1259
tusb_remove(struct platform_device * pdev)1260 static int tusb_remove(struct platform_device *pdev)
1261 {
1262 struct tusb6010_glue *glue = platform_get_drvdata(pdev);
1263
1264 platform_device_unregister(glue->musb);
1265 usb_phy_generic_unregister(glue->phy);
1266
1267 return 0;
1268 }
1269
1270 static struct platform_driver tusb_driver = {
1271 .probe = tusb_probe,
1272 .remove = tusb_remove,
1273 .driver = {
1274 .name = "musb-tusb",
1275 },
1276 };
1277
1278 MODULE_DESCRIPTION("TUSB6010 MUSB Glue Layer");
1279 MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
1280 MODULE_LICENSE("GPL v2");
1281 module_platform_driver(tusb_driver);
1282