Searched refs:CLK_SCLK_MPLL (Results 1 – 5 of 5) sorted by relevance
/kernel/linux/linux-5.10/arch/arm/boot/dts/ |
D | exynos4210-trats.dts | 215 assigned-clock-parents = <&clock CLK_SCLK_MPLL>; 223 assigned-clock-parents = <&clock CLK_SCLK_MPLL>; 231 assigned-clock-parents = <&clock CLK_SCLK_MPLL>; 239 assigned-clock-parents = <&clock CLK_SCLK_MPLL>;
|
D | exynos4210-universal_c210.dts | 230 assigned-clock-parents = <&clock CLK_SCLK_MPLL>; 238 assigned-clock-parents = <&clock CLK_SCLK_MPLL>; 246 assigned-clock-parents = <&clock CLK_SCLK_MPLL>; 254 assigned-clock-parents = <&clock CLK_SCLK_MPLL>;
|
D | exynos4210-i9100.dts | 260 assigned-clock-parents = <&clock CLK_SCLK_MPLL>; 268 assigned-clock-parents = <&clock CLK_SCLK_MPLL>; 276 assigned-clock-parents = <&clock CLK_SCLK_MPLL>; 284 assigned-clock-parents = <&clock CLK_SCLK_MPLL>;
|
/kernel/linux/linux-5.10/include/dt-bindings/clock/ |
D | exynos4.h | 21 #define CLK_SCLK_MPLL 9 macro
|
/kernel/linux/linux-5.10/drivers/clk/samsung/ |
D | clk-exynos4.c | 463 MUX(CLK_SCLK_MPLL, "sclk_mpll", mout_mpll_p, SRC_CPU, 8, 1), 540 MUX(CLK_SCLK_MPLL, "sclk_mpll", mout_mpll_p, SRC_DMC, 12, 1), 1308 hws[CLK_MOUT_APLL], hws[CLK_SCLK_MPLL], 0x14200, in exynos4_clk_init()
|