Home
last modified time | relevance | path

Searched refs:CLK_TOP_UNIVPLL1_D2 (Results 1 – 21 of 21) sorted by relevance

/kernel/linux/linux-5.10/Documentation/devicetree/bindings/spi/
Dspi-slave-mt27xx.txt16 - <&topckgen CLK_TOP_UNIVPLL1_D2>: specify parent clock 312MHZ.
31 assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL1_D2>;
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/media/
Dmediatek-vcodec.txt114 <&topckgen CLK_TOP_UNIVPLL1_D2>,
123 <&topckgen CLK_TOP_UNIVPLL1_D2>;
/kernel/linux/linux-5.10/arch/arm/boot/dts/
Dmt7629.dtsi101 assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL1_D2>;
325 <&topckgen CLK_TOP_UNIVPLL1_D2>;
387 <&topckgen CLK_TOP_UNIVPLL1_D2>;
470 assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL1_D2>,
/kernel/linux/linux-5.10/include/dt-bindings/clock/
Dmt8135-clk.h43 #define CLK_TOP_UNIVPLL1_D2 32 macro
Dmt7629-clk.h50 #define CLK_TOP_UNIVPLL1_D2 40 macro
Dmt7622-clk.h44 #define CLK_TOP_UNIVPLL1_D2 32 macro
Dmt6797-clk.h68 #define CLK_TOP_UNIVPLL1_D2 58 macro
Dmt6765-clk.h58 #define CLK_TOP_UNIVPLL1_D2 23 macro
Dmt8173-clk.h73 #define CLK_TOP_UNIVPLL1_D2 63 macro
Dmt2712-clk.h57 #define CLK_TOP_UNIVPLL1_D2 26 macro
Dmt2701-clk.h36 #define CLK_TOP_UNIVPLL1_D2 26 macro
/kernel/linux/linux-5.10/drivers/clk/mediatek/
Dclk-mt8135.c61 FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll_624m", 1, 2),
Dclk-mt7629.c418 FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll", 1, 4),
Dclk-mt6797.c49 FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll_d2", 1, 2),
Dclk-mt7622.c410 FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll", 1, 4),
Dclk-mt2701.c84 FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll_d2", 1, 2),
Dclk-mt6765.c107 FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll_d2", 1, 2),
Dclk-mt2712.c98 FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll_d2", 1,
Dclk-mt8173.c108 FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univ_624m", 1, 2),
/kernel/linux/linux-5.10/arch/arm64/boot/dts/mediatek/
Dmt2712e.dtsi322 assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL1_D2>;
Dmt8173.dtsi1426 <&topckgen CLK_TOP_UNIVPLL1_D2>,