Searched refs:CSR7 (Results 1 – 9 of 9) sorted by relevance
/kernel/linux/linux-5.10/drivers/net/ethernet/dec/tulip/ |
D | pnic.c | 62 iowrite32((ioread32(ioaddr + CSR7) & ~TPLnkFail) | TPLnkPass, ioaddr + CSR7); in pnic_lnk_change() 83 iowrite32((ioread32(ioaddr + CSR7) & ~TPLnkPass) | TPLnkFail, ioaddr + CSR7); in pnic_lnk_change() 94 if(!ioread32(ioaddr + CSR7)) { in pnic_timer() 162 if(!ioread32(ioaddr + CSR7)) { in pnic_timer() 168 iowrite32(tulip_tbl[tp->chip_id].valid_intrs, ioaddr + CSR7); in pnic_timer()
|
D | xircom_cb.c | 55 #define CSR7 0x38 macro 871 val = xr32(CSR7); /* Interrupt enable register */ in enable_transmit_interrupt() 873 xw32(CSR7, val); in enable_transmit_interrupt() 887 val = xr32(CSR7); /* Interrupt enable register */ in enable_receive_interrupt() 889 xw32(CSR7, val); in enable_receive_interrupt() 902 val = xr32(CSR7); /* Interrupt enable register */ in enable_link_interrupt() 904 xw32(CSR7, val); in enable_link_interrupt() 918 xw32(CSR7, 0); in disable_all_interrupts() 931 val = xr32(CSR7); /* Interrupt enable register */ in enable_common_interrupts() 940 xw32(CSR7, val); in enable_common_interrupts()
|
D | interrupt.c | 327 iowrite32(tulip_tbl[tp->chip_id].valid_intrs, tp->base_addr+CSR7); in tulip_poll() 561 iowrite32(tulip_tbl[tp->chip_id].valid_intrs&~RxPollInt, ioaddr + CSR7); in tulip_interrupt() 735 iowrite32(tulip_tbl[tp->chip_id].valid_intrs, ioaddr + CSR7); in tulip_interrupt() 752 iowrite32(0x00, ioaddr + CSR7); in tulip_interrupt() 757 … iowrite32(((~csr5) & 0x0001ebef) | AbnormalIntr | TimerInt, ioaddr + CSR7); in tulip_interrupt() 795 iowrite32(0x00, ioaddr + CSR7); 804 ioaddr + CSR7);
|
D | tulip_core.c | 435 iowrite32(ioread32(ioaddr+CSR7)| 0x00008010, ioaddr + CSR7); in tulip_up() 481 iowrite32(tulip_tbl[tp->chip_id].valid_intrs, ioaddr + CSR7); in tulip_up() 555 (int)ioread32(ioaddr + CSR7), in tulip_tx_timeout() 757 iowrite32 (0x00000000, ioaddr + CSR7); in tulip_down()
|
D | tulip.h | 113 CSR7 = 0x38, enumerator
|
/kernel/linux/linux-5.10/drivers/net/wireless/ralink/rt2x00/ |
D | rt2400pci.c | 969 reg = rt2x00mmio_register_read(rt2x00dev, CSR7); in rt2400pci_toggle_irq() 970 rt2x00mmio_register_write(rt2x00dev, CSR7, reg); in rt2400pci_toggle_irq() 1378 reg = rt2x00mmio_register_read(rt2x00dev, CSR7); in rt2400pci_interrupt() 1379 rt2x00mmio_register_write(rt2x00dev, CSR7, reg); in rt2400pci_interrupt()
|
D | rt2400pci.h | 116 #define CSR7 0x001c macro
|
D | rt2500pci.c | 1123 reg = rt2x00mmio_register_read(rt2x00dev, CSR7); in rt2500pci_toggle_irq() 1124 rt2x00mmio_register_write(rt2x00dev, CSR7, reg); in rt2500pci_toggle_irq() 1506 reg = rt2x00mmio_register_read(rt2x00dev, CSR7); in rt2500pci_interrupt() 1507 rt2x00mmio_register_write(rt2x00dev, CSR7, reg); in rt2500pci_interrupt()
|
D | rt2500pci.h | 141 #define CSR7 0x001c macro
|